i915_debugfs.c 61.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <linux/list_sort.h>
34
#include <asm/msr-index.h>
35
#include <drm/drmP.h>
36
#include "intel_drv.h"
37
#include "intel_ringbuffer.h"
38
#include <drm/i915_drm.h>
39 40 41 42 43 44 45
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
46
enum {
47
	ACTIVE_LIST,
C
Chris Wilson 已提交
48
	INACTIVE_LIST,
49
	PINNED_LIST,
C
Chris Wilson 已提交
50
};
51

52 53 54 55 56 57 58 59 60 61 62 63
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
64
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
65 66 67 68 69
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
70 71 72

	return 0;
}
73

74
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
75
{
76
	if (obj->user_pin_count > 0)
77
		return "P";
78
	else if (obj->pin_count > 0)
79 80 81 82 83
		return "p";
	else
		return " ";
}

84
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
85
{
86 87 88 89 90 91
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
92 93
}

B
Ben Widawsky 已提交
94 95 96 97 98
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

99 100 101
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
102
	struct i915_vma *vma;
103
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
104 105 106
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
107
		   get_global_flag(obj),
108
		   obj->base.size / 1024,
109 110
		   obj->base.read_domains,
		   obj->base.write_domain,
111 112
		   obj->last_read_seqno,
		   obj->last_write_seqno,
113
		   obj->last_fenced_seqno,
114
		   i915_cache_level_str(obj->cache_level),
115 116 117 118
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
119 120
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
121 122
	if (obj->pin_display)
		seq_printf(m, " (display)");
123 124
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
125 126 127 128 129 130 131 132
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
133 134
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
135 136 137 138 139 140 141 142 143
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
144 145
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
146 147
}

148 149 150 151 152 153 154
static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

155
static int i915_gem_object_list_info(struct seq_file *m, void *data)
156 157
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
158 159
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
160
	struct drm_device *dev = node->minor->dev;
161 162
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
163
	struct i915_vma *vma;
164 165
	size_t total_obj_size, total_gtt_size;
	int count, ret;
166 167 168 169

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
170

B
Ben Widawsky 已提交
171
	/* FIXME: the user of this interface might want more than just GGTT */
172 173
	switch (list) {
	case ACTIVE_LIST:
174
		seq_puts(m, "Active:\n");
175
		head = &vm->active_list;
176 177
		break;
	case INACTIVE_LIST:
178
		seq_puts(m, "Inactive:\n");
179
		head = &vm->inactive_list;
180 181
		break;
	default:
182 183
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
184 185
	}

186
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
187 188 189 190 191 192
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
193
		count++;
194
	}
195
	mutex_unlock(&dev->struct_mutex);
196

197 198
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
199 200 201
	return 0;
}

202 203 204 205
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
206
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
207
	struct drm_i915_gem_object *b =
208
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

232
		list_add(&obj->obj_exec_link, &stolen);
233 234 235 236 237 238 239 240 241

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

242
		list_add(&obj->obj_exec_link, &stolen);
243 244 245 246 247 248 249

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
250
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
251 252 253
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
254
		list_del_init(&obj->obj_exec_link);
255 256 257 258 259 260 261 262
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

263 264
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
265
		size += i915_gem_obj_ggtt_size(obj); \
266 267
		++count; \
		if (obj->map_and_fenceable) { \
268
			mappable_size += i915_gem_obj_ggtt_size(obj); \
269 270 271
			++mappable_count; \
		} \
	} \
272
} while (0)
273

274 275 276 277 278 279 280 281 282 283 284 285 286
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

287
	if (i915_gem_obj_ggtt_bound(obj)) {
288 289 290 291 292 293 294 295 296 297 298 299
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
300 301 302 303 304 305 306 307 308 309 310 311
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
312 313 314 315
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
316 317
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
318
	struct drm_i915_gem_object *obj;
319
	struct i915_address_space *vm = &dev_priv->gtt.base;
320
	struct drm_file *file;
B
Ben Widawsky 已提交
321
	struct i915_vma *vma;
322 323 324 325 326 327
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

328 329 330 331 332
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
333
	count_objects(&dev_priv->mm.bound_list, global_list);
334 335 336 337
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
338
	count_vmas(&vm->active_list, mm_list);
339 340 341 342
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
343
	count_vmas(&vm->inactive_list, mm_list);
344 345 346
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

347
	size = count = purgeable_size = purgeable_count = 0;
348
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
349
		size += obj->base.size, ++count;
350 351 352
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
353 354
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

355
	size = count = mappable_size = mappable_count = 0;
356
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
357
		if (obj->fault_mappable) {
358
			size += i915_gem_obj_ggtt_size(obj);
359 360 361
			++count;
		}
		if (obj->pin_mappable) {
362
			mappable_size += i915_gem_obj_ggtt_size(obj);
363 364
			++mappable_count;
		}
365 366 367 368
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
369
	}
370 371
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
372 373 374 375 376
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

377
	seq_printf(m, "%zu [%lu] gtt total\n",
378 379
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
380

381
	seq_putc(m, '\n');
382 383 384 385 386 387 388 389 390 391 392 393 394 395
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

396 397 398 399 400
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

401
static int i915_gem_gtt_info(struct seq_file *m, void *data)
402 403 404
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
405
	uintptr_t list = (uintptr_t) node->info_ent->data;
406 407 408 409 410 411 412 413 414 415
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
416
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
417 418 419
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

420
		seq_puts(m, "   ");
421
		describe_obj(m, obj);
422
		seq_putc(m, '\n');
423
		total_obj_size += obj->base.size;
424
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
425 426 427 428 429 430 431 432 433 434 435
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

436 437 438 439 440 441 442 443
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
444 445
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
446 447 448 449 450
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
451
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
452 453
				   pipe, plane);
		} else {
454
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
455
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
456 457
					   pipe, plane);
			} else {
458
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
459 460 461
					   pipe, plane);
			}
			if (work->enable_stall_check)
462
				seq_puts(m, "Stall check enabled, ");
463
			else
464
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
465
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
466 467

			if (work->old_fb_obj) {
468 469
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
470 471
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
472 473
			}
			if (work->pending_flip_obj) {
474 475
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
476 477
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
478 479 480 481 482 483 484 485
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

486 487 488 489 490
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
491
	struct intel_ring_buffer *ring;
492
	struct drm_i915_gem_request *gem_request;
493
	int ret, count, i;
494 495 496 497

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
498

499
	count = 0;
500 501 502 503 504
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
505
		list_for_each_entry(gem_request,
506
				    &ring->request_list,
507 508 509 510 511 512
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
513
	}
514 515
	mutex_unlock(&dev->struct_mutex);

516
	if (count == 0)
517
		seq_puts(m, "No requests\n");
518

519 520 521
	return 0;
}

522 523 524 525
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
526
		seq_printf(m, "Current sequence (%s): %u\n",
527
			   ring->name, ring->get_seqno(ring, false));
528 529 530
	}
}

531 532 533 534 535
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
536
	struct intel_ring_buffer *ring;
537
	int ret, i;
538 539 540 541

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
542

543 544
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
545 546 547

	mutex_unlock(&dev->struct_mutex);

548 549 550 551 552 553 554 555 556
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
557
	struct intel_ring_buffer *ring;
558
	int ret, i, pipe;
559 560 561 562

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
563

J
Jesse Barnes 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
603 604 605 606 607 608
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
609 610 611 612
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
633 634
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
635
	for_each_ring(ring, dev_priv, i) {
636
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
637 638 639
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
640
		}
641
		i915_ring_seqno_info(m, ring);
642
	}
643 644
	mutex_unlock(&dev->struct_mutex);

645 646 647
	return 0;
}

648 649 650 651 652
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
653 654 655 656 657
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
658 659 660 661

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
662
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
663

C
Chris Wilson 已提交
664 665
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
666
		if (obj == NULL)
667
			seq_puts(m, "unused");
668
		else
669
			describe_obj(m, obj);
670
		seq_putc(m, '\n');
671 672
	}

673
	mutex_unlock(&dev->struct_mutex);
674 675 676
	return 0;
}

677 678 679 680 681
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
682
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
683
	const u32 *hws;
684 685
	int i;

686
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
687
	hws = ring->status_page.page_addr;
688 689 690 691 692 693 694 695 696 697 698
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

699 700 701 702 703 704
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
705
	struct i915_error_state_file_priv *error_priv = filp->private_data;
706
	struct drm_device *dev = error_priv->dev;
707
	int ret;
708 709 710

	DRM_DEBUG_DRIVER("Resetting error state\n");

711 712 713 714
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

732
	i915_error_state_get(dev, error_priv);
733

734 735 736
	file->private_data = error_priv;

	return 0;
737 738 739 740
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
741
	struct i915_error_state_file_priv *error_priv = file->private_data;
742

743
	i915_error_state_put(error_priv);
744 745
	kfree(error_priv);

746 747 748
	return 0;
}

749 750 751 752 753 754 755 756 757 758 759 760
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
761

762
	ret = i915_error_state_to_str(&error_str, error_priv);
763 764 765 766 767 768 769 770 771 772 773 774
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
775
	i915_error_state_buf_release(&error_str);
776
	return ret ?: ret_count;
777 778 779 780 781
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
782
	.read = i915_error_state_read,
783 784 785 786 787
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

788 789
static int
i915_next_seqno_get(void *data, u64 *val)
790
{
791
	struct drm_device *dev = data;
792 793 794 795 796 797 798
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

799
	*val = dev_priv->next_seqno;
800 801
	mutex_unlock(&dev->struct_mutex);

802
	return 0;
803 804
}

805 806 807 808
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
809 810 811 812 813 814
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

815
	ret = i915_gem_set_seqno(dev, val);
816 817
	mutex_unlock(&dev->struct_mutex);

818
	return ret;
819 820
}

821 822
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
823
			"0x%llx\n");
824

825 826 827 828 829
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
830 831 832 833 834 835 836 837 838 839
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
840 841 842 843 844 845 846 847 848 849 850

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
851
	int ret;
852 853 854 855 856 857 858 859 860 861 862

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
863
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
864 865 866
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
867
		u32 rpstat, cagf, reqf;
868 869
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
870 871 872
		int max_freq;

		/* RPSTAT1 is in the GT power well */
873 874 875 876
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

877
		gen6_gt_force_wake_get(dev_priv);
878

879 880 881 882 883 884 885 886
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
		if (IS_HASWELL(dev))
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

887 888 889 890 891 892 893
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
894 895 896 897 898
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
899

900 901 902
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

903
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
904
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
905 906 907 908 909 910
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
911
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
912
		seq_printf(m, "CAGF: %dMHz\n", cagf);
913 914 915 916 917 918 919 920 921 922 923 924
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
925 926 927

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
928
			   max_freq * GT_FREQUENCY_MULTIPLIER);
929 930 931

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
932
			   max_freq * GT_FREQUENCY_MULTIPLIER);
933 934 935

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
936
			   max_freq * GT_FREQUENCY_MULTIPLIER);
937 938 939

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
940 941 942
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

943
		mutex_lock(&dev_priv->rps.hw_lock);
944
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
945 946 947
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

948
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
949 950 951
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

952
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
953 954 955 956 957 958
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
959
		mutex_unlock(&dev_priv->rps.hw_lock);
960
	} else {
961
		seq_puts(m, "no P-state info available\n");
962
	}
963 964 965 966 967 968 969 970 971 972

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
973 974 975 976 977
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
978 979 980

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
981 982
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
983 984
	}

985 986
	mutex_unlock(&dev->struct_mutex);

987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
1001 1002 1003 1004 1005
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1006 1007 1008 1009 1010 1011

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1012 1013
	mutex_unlock(&dev->struct_mutex);

1014 1015 1016
	return 0;
}

1017
static int ironlake_drpc_info(struct seq_file *m)
1018 1019 1020 1021
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1049
	seq_printf(m, "Max P-state: P%d\n",
1050
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1051 1052 1053 1054 1055
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1056
	seq_puts(m, "Current RS state: ");
1057 1058
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1059
		seq_puts(m, "on\n");
1060 1061
		break;
	case RSX_STATUS_RC1:
1062
		seq_puts(m, "RC1\n");
1063 1064
		break;
	case RSX_STATUS_RC1E:
1065
		seq_puts(m, "RC1E\n");
1066 1067
		break;
	case RSX_STATUS_RS1:
1068
		seq_puts(m, "RS1\n");
1069 1070
		break;
	case RSX_STATUS_RS2:
1071
		seq_puts(m, "RS2 (RC6)\n");
1072 1073
		break;
	case RSX_STATUS_RS3:
1074
		seq_puts(m, "RC3 (RC6+)\n");
1075 1076
		break;
	default:
1077
		seq_puts(m, "unknown\n");
1078 1079
		break;
	}
1080 1081 1082 1083

	return 0;
}

1084 1085 1086 1087 1088 1089
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1090
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1091
	unsigned forcewake_count;
1092
	int count = 0, ret;
1093 1094 1095 1096 1097

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1098 1099 1100
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1101 1102

	if (forcewake_count) {
1103 1104
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1105 1106 1107 1108 1109 1110 1111 1112
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1113
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1114 1115 1116 1117

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1118 1119 1120
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1121 1122 1123 1124 1125 1126 1127 1128

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1129
	seq_printf(m, "RC1e Enabled: %s\n",
1130 1131 1132 1133 1134 1135 1136
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1137
	seq_puts(m, "Current RC state: ");
1138 1139 1140
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1141
			seq_puts(m, "Core Power Down\n");
1142
		else
1143
			seq_puts(m, "on\n");
1144 1145
		break;
	case GEN6_RC3:
1146
		seq_puts(m, "RC3\n");
1147 1148
		break;
	case GEN6_RC6:
1149
		seq_puts(m, "RC6\n");
1150 1151
		break;
	case GEN6_RC7:
1152
		seq_puts(m, "RC7\n");
1153 1154
		break;
	default:
1155
		seq_puts(m, "Unknown\n");
1156 1157 1158 1159 1160
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1172 1173 1174 1175 1176 1177
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1192 1193 1194 1195 1196 1197
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1198
	if (!I915_HAS_FBC(dev)) {
1199
		seq_puts(m, "FBC unsupported on this chipset\n");
1200 1201 1202
		return 0;
	}

1203
	if (intel_fbc_enabled(dev)) {
1204
		seq_puts(m, "FBC enabled\n");
1205
	} else {
1206
		seq_puts(m, "FBC disabled: ");
1207
		switch (dev_priv->fbc.no_fbc_reason) {
1208 1209 1210 1211 1212 1213
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1214
		case FBC_NO_OUTPUT:
1215
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1216
			break;
1217
		case FBC_STOLEN_TOO_SMALL:
1218
			seq_puts(m, "not enough stolen memory");
1219 1220
			break;
		case FBC_UNSUPPORTED_MODE:
1221
			seq_puts(m, "mode not supported");
1222 1223
			break;
		case FBC_MODE_TOO_LARGE:
1224
			seq_puts(m, "mode too large");
1225 1226
			break;
		case FBC_BAD_PLANE:
1227
			seq_puts(m, "FBC unsupported on plane");
1228 1229
			break;
		case FBC_NOT_TILED:
1230
			seq_puts(m, "scanout buffer not tiled");
1231
			break;
1232
		case FBC_MULTIPLE_PIPES:
1233
			seq_puts(m, "multiple pipes are enabled");
1234
			break;
1235
		case FBC_MODULE_PARAM:
1236
			seq_puts(m, "disabled per module param (default off)");
1237
			break;
1238
		case FBC_CHIP_DEFAULT:
1239
			seq_puts(m, "disabled per chip default");
1240
			break;
1241
		default:
1242
			seq_puts(m, "unknown reason");
1243
		}
1244
		seq_putc(m, '\n');
1245 1246 1247 1248
	}
	return 0;
}

1249 1250 1251 1252 1253 1254
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1255
	if (!HAS_IPS(dev)) {
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1268 1269 1270 1271 1272 1273 1274
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1275
	if (HAS_PCH_SPLIT(dev))
1276
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1277
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1278 1279 1280 1281 1282 1283
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1284 1285
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1286 1287 1288 1289

	return 0;
}

1290 1291 1292 1293 1294 1295
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1296 1297
	int ret;

1298 1299 1300
	if (!IS_GEN5(dev))
		return -ENODEV;

1301 1302 1303
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1304 1305 1306 1307

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1308
	mutex_unlock(&dev->struct_mutex);
1309 1310 1311 1312 1313 1314 1315 1316 1317

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1326
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1327
		seq_puts(m, "unsupported on this chipset\n");
1328 1329 1330
		return 0;
	}

1331
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1332 1333 1334
	if (ret)
		return ret;

1335
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1336

1337 1338
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1339
	     gpu_freq++) {
B
Ben Widawsky 已提交
1340 1341 1342 1343
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1344 1345 1346 1347
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1348 1349
	}

1350
	mutex_unlock(&dev_priv->rps.hw_lock);
1351 1352 1353 1354

	return 0;
}

1355 1356 1357 1358 1359
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1360 1361 1362 1363 1364
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1365 1366 1367

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1368 1369
	mutex_unlock(&dev->struct_mutex);

1370 1371 1372
	return 0;
}

1373 1374 1375 1376 1377 1378
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1379
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1380 1381
	int ret;

1382 1383 1384
	if (data == NULL)
		return -ENOMEM;

1385 1386
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1387
		goto out;
1388

1389 1390 1391 1392
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1393 1394 1395

	mutex_unlock(&dev->struct_mutex);

1396 1397
out:
	kfree(data);
1398 1399 1400
	return 0;
}

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1417
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1418 1419 1420
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1421 1422
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1423
	describe_obj(m, fb->obj);
1424
	seq_putc(m, '\n');
1425
	mutex_unlock(&dev->mode_config.mutex);
1426

1427
	mutex_lock(&dev->mode_config.fb_lock);
1428 1429 1430 1431
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1432
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1433 1434 1435
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1436 1437
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1438
		describe_obj(m, fb->obj);
1439
		seq_putc(m, '\n');
1440
	}
1441
	mutex_unlock(&dev->mode_config.fb_lock);
1442 1443 1444 1445

	return 0;
}

1446 1447 1448 1449 1450
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1451
	struct intel_ring_buffer *ring;
1452
	struct i915_hw_context *ctx;
1453
	int ret, i;
1454 1455 1456 1457 1458

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1459
	if (dev_priv->ips.pwrctx) {
1460
		seq_puts(m, "power context ");
1461
		describe_obj(m, dev_priv->ips.pwrctx);
1462
		seq_putc(m, '\n');
1463
	}
1464

1465
	if (dev_priv->ips.renderctx) {
1466
		seq_puts(m, "render context ");
1467
		describe_obj(m, dev_priv->ips.renderctx);
1468
		seq_putc(m, '\n');
1469
	}
1470

1471 1472
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		seq_puts(m, "HW context ");
1473
		describe_ctx(m, ctx);
1474 1475 1476 1477 1478 1479
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1480 1481
	}

1482 1483 1484 1485 1486
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1487 1488 1489 1490 1491
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1492
	unsigned forcewake_count;
1493

1494 1495 1496
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1497

1498
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1499 1500 1501 1502

	return 0;
}

1503 1504
static const char *swizzle_string(unsigned swizzle)
{
1505
	switch (swizzle) {
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1521
		return "unknown";
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1532 1533 1534 1535 1536
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1563 1564 1565 1566 1567 1568
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1584
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1595
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1596 1597 1598 1599 1600 1601 1602 1603
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1604 1605 1606 1607 1608 1609 1610 1611 1612
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1613
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1614 1615 1616
		return 0;
	}

1617
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1618 1619 1620 1621 1622 1623
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1624
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1625
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1626
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1627 1628

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1629
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1630
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1631
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1632 1633

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1634
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1635
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1636
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1637

1638
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1639
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
1640
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1641
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1642 1643

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1644
		   vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1645

1646
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1647 1648 1649 1650

	return 0;
}

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1664 1665 1666 1667 1668
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1669
	u32 psrstat, psrperf;
1670 1671 1672

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "PSR not supported on this platform\n");
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	} else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
		seq_puts(m, "PSR enabled\n");
	} else {
		seq_puts(m, "PSR disabled: ");
		switch (dev_priv->no_psr_reason) {
		case PSR_NO_SOURCE:
			seq_puts(m, "not supported on this platform");
			break;
		case PSR_NO_SINK:
			seq_puts(m, "not supported by panel");
			break;
1684 1685 1686
		case PSR_MODULE_PARAM:
			seq_puts(m, "disabled by flag");
			break;
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
		case PSR_CRTC_NOT_ACTIVE:
			seq_puts(m, "crtc not active");
			break;
		case PSR_PWR_WELL_ENABLED:
			seq_puts(m, "power well enabled");
			break;
		case PSR_NOT_TILED:
			seq_puts(m, "not tiled");
			break;
		case PSR_SPRITE_ENABLED:
			seq_puts(m, "sprite enabled");
			break;
		case PSR_S3D_ENABLED:
			seq_puts(m, "stereo 3d enabled");
			break;
		case PSR_INTERLACED_ENABLED:
			seq_puts(m, "interlaced enabled");
			break;
		case PSR_HSW_NOT_DDIA:
			seq_puts(m, "HSW ties PSR to DDI A (eDP)");
			break;
		default:
			seq_puts(m, "unknown reason");
		}
		seq_puts(m, "\n");
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		return 0;
	}

	psrstat = I915_READ(EDP_PSR_STATUS_CTL);

	seq_puts(m, "PSR Current State: ");
	switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
	case EDP_PSR_STATUS_STATE_IDLE:
		seq_puts(m, "Reset state\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDONACK:
		seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDENT:
		seq_puts(m, "SRD entry\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFOFF:
		seq_puts(m, "Wait for buffer turn off\n");
		break;
	case EDP_PSR_STATUS_STATE_BUFON:
		seq_puts(m, "Wait for buffer turn on\n");
		break;
	case EDP_PSR_STATUS_STATE_AUXACK:
		seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
		break;
	case EDP_PSR_STATUS_STATE_SRDOFFACK:
		seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_puts(m, "Link Status: ");
	switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
	case EDP_PSR_STATUS_LINK_FULL_OFF:
		seq_puts(m, "Link is fully off\n");
		break;
	case EDP_PSR_STATUS_LINK_FULL_ON:
		seq_puts(m, "Link is fully on\n");
		break;
	case EDP_PSR_STATUS_LINK_STANDBY:
		seq_puts(m, "Link is in standby\n");
		break;
	default:
		seq_puts(m, "Unknown\n");
		break;
	}

	seq_printf(m, "PSR Entry Count: %u\n",
		   psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
		   EDP_PSR_STATUS_COUNT_MASK);

	seq_printf(m, "Max Sleep Timer Counter: %u\n",
		   psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
		   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);

	seq_printf(m, "Had AUX error: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));

	seq_printf(m, "Sending AUX: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));

	seq_printf(m, "Sending Idle: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));

	seq_printf(m, "Sending TP2 TP3: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));

	seq_printf(m, "Sending TP1: %s\n",
		   yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));

	seq_printf(m, "Idle Count: %u\n",
		   psrstat & EDP_PSR_STATUS_IDLE_MASK);

	psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance Counter: %u\n", psrperf);

	return 0;
}

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

	seq_printf(m, "%llu", (long long unsigned)power);
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	mutex_lock(&dev_priv->pc8.lock);
	seq_printf(m, "Requirements met: %s\n",
		   yesno(dev_priv->pc8.requirements_met));
	seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
	seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
	seq_printf(m, "IRQs disabled: %s\n",
		   yesno(dev_priv->pc8.irqs_disabled));
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
	mutex_unlock(&dev_priv->pc8.lock);

1836 1837 1838
	return 0;
}

1839 1840
static int
i915_wedged_get(void *data, u64 *val)
1841
{
1842
	struct drm_device *dev = data;
1843 1844
	drm_i915_private_t *dev_priv = dev->dev_private;

1845
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1846

1847
	return 0;
1848 1849
}

1850 1851
static int
i915_wedged_set(void *data, u64 val)
1852
{
1853
	struct drm_device *dev = data;
1854

1855
	DRM_INFO("Manually setting wedged to %llu\n", val);
1856
	i915_handle_error(dev, val);
1857

1858
	return 0;
1859 1860
}

1861 1862
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
1863
			"%llu\n");
1864

1865 1866
static int
i915_ring_stop_get(void *data, u64 *val)
1867
{
1868
	struct drm_device *dev = data;
1869 1870
	drm_i915_private_t *dev_priv = dev->dev_private;

1871
	*val = dev_priv->gpu_error.stop_rings;
1872

1873
	return 0;
1874 1875
}

1876 1877
static int
i915_ring_stop_set(void *data, u64 val)
1878
{
1879
	struct drm_device *dev = data;
1880
	struct drm_i915_private *dev_priv = dev->dev_private;
1881
	int ret;
1882

1883
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
1884

1885 1886 1887 1888
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1889
	dev_priv->gpu_error.stop_rings = val;
1890 1891
	mutex_unlock(&dev->struct_mutex);

1892
	return 0;
1893 1894
}

1895 1896 1897
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
1898

1899 1900 1901 1902 1903 1904 1905 1906
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
1907 1908
static int
i915_drop_caches_get(void *data, u64 *val)
1909
{
1910
	*val = DROP_ALL;
1911

1912
	return 0;
1913 1914
}

1915 1916
static int
i915_drop_caches_set(void *data, u64 val)
1917
{
1918
	struct drm_device *dev = data;
1919 1920
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
1921 1922
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
1923
	int ret;
1924

1925
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
1953
		}
1954 1955 1956
	}

	if (val & DROP_UNBOUND) {
1957 1958
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

1969
	return ret;
1970 1971
}

1972 1973 1974
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
1975

1976 1977
static int
i915_max_freq_get(void *data, u64 *val)
1978
{
1979
	struct drm_device *dev = data;
1980
	drm_i915_private_t *dev_priv = dev->dev_private;
1981
	int ret;
1982 1983 1984 1985

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1986
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1987 1988
	if (ret)
		return ret;
1989

1990 1991 1992 1993 1994
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
1995
	mutex_unlock(&dev_priv->rps.hw_lock);
1996

1997
	return 0;
1998 1999
}

2000 2001
static int
i915_max_freq_set(void *data, u64 val)
2002
{
2003
	struct drm_device *dev = data;
2004
	struct drm_i915_private *dev_priv = dev->dev_private;
2005
	int ret;
2006 2007 2008

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2009

2010
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
2011

2012
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2013 2014 2015
	if (ret)
		return ret;

2016 2017 2018
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

2029
	mutex_unlock(&dev_priv->rps.hw_lock);
2030

2031
	return 0;
2032 2033
}

2034 2035
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
2036
			"%llu\n");
2037

2038 2039
static int
i915_min_freq_get(void *data, u64 *val)
2040
{
2041
	struct drm_device *dev = data;
2042
	drm_i915_private_t *dev_priv = dev->dev_private;
2043
	int ret;
2044 2045 2046 2047

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2048
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2049 2050
	if (ret)
		return ret;
2051

2052 2053 2054 2055 2056
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
2057
	mutex_unlock(&dev_priv->rps.hw_lock);
2058

2059
	return 0;
2060 2061
}

2062 2063
static int
i915_min_freq_set(void *data, u64 val)
2064
{
2065
	struct drm_device *dev = data;
2066
	struct drm_i915_private *dev_priv = dev->dev_private;
2067
	int ret;
2068 2069 2070

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2071

2072
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2073

2074
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2075 2076 2077
	if (ret)
		return ret;

2078 2079 2080
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
2081 2082 2083 2084 2085 2086 2087 2088 2089
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
2090
	mutex_unlock(&dev_priv->rps.hw_lock);
2091

2092
	return 0;
2093 2094
}

2095 2096
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
2097
			"%llu\n");
2098

2099 2100
static int
i915_cache_sharing_get(void *data, u64 *val)
2101
{
2102
	struct drm_device *dev = data;
2103 2104
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
2105
	int ret;
2106

2107 2108 2109
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2110 2111 2112 2113
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2114 2115 2116
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

2117
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2118

2119
	return 0;
2120 2121
}

2122 2123
static int
i915_cache_sharing_set(void *data, u64 val)
2124
{
2125
	struct drm_device *dev = data;
2126 2127 2128
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

2129 2130 2131
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2132
	if (val > 3)
2133 2134
		return -EINVAL;

2135
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2136 2137 2138 2139 2140 2141 2142

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2143
	return 0;
2144 2145
}

2146 2147 2148
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2149

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2168 2169 2170 2171

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2172 2173 2174 2175

	return 0;
}

2176 2177 2178 2179 2180
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2181
	if (INTEL_INFO(dev)->gen < 6)
2182 2183 2184 2185 2186 2187 2188
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2189
static int i915_forcewake_release(struct inode *inode, struct file *file)
2190 2191 2192 2193
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2194
	if (INTEL_INFO(dev)->gen < 6)
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2214
				  S_IRUSR,
2215 2216 2217 2218 2219
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2220
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2221 2222
}

2223 2224 2225 2226
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2227 2228 2229 2230
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2231
	ent = debugfs_create_file(name,
2232 2233
				  S_IRUGO | S_IWUSR,
				  root, dev,
2234
				  fops);
2235 2236 2237
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2238
	return drm_add_fake_info_node(minor, ent, fops);
2239 2240
}

2241
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2242
	{"i915_capabilities", i915_capabilities, 0},
2243
	{"i915_gem_objects", i915_gem_object_info, 0},
2244
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2245
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2246 2247
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2248
	{"i915_gem_stolen", i915_gem_stolen_list_info },
2249
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2250 2251
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2252
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2253
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2254 2255 2256
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2257
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2258 2259 2260 2261 2262
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2263
	{"i915_emon_status", i915_emon_status, 0},
2264
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2265
	{"i915_gfxec", i915_gfxec, 0},
2266
	{"i915_fbc_status", i915_fbc_status, 0},
2267
	{"i915_ips_status", i915_ips_status, 0},
2268
	{"i915_sr_status", i915_sr_status, 0},
2269
	{"i915_opregion", i915_opregion, 0},
2270
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2271
	{"i915_context_status", i915_context_status, 0},
2272
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2273
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2274
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2275
	{"i915_dpio", i915_dpio_info, 0},
2276
	{"i915_llc", i915_llc, 0},
2277
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2278
	{"i915_energy_uJ", i915_energy_uJ, 0},
2279
	{"i915_pc8_status", i915_pc8_status, 0},
2280
};
2281
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2282

2283
static struct i915_debugfs_files {
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
};

2297
int i915_debugfs_init(struct drm_minor *minor)
2298
{
2299
	int ret, i;
2300

2301
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2302 2303
	if (ret)
		return ret;
2304

2305 2306 2307 2308 2309 2310 2311
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2312

2313 2314
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2315 2316 2317
					minor->debugfs_root, minor);
}

2318
void i915_debugfs_cleanup(struct drm_minor *minor)
2319
{
2320 2321
	int i;

2322 2323
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2324 2325
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2326 2327 2328 2329 2330 2331
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2332 2333 2334
}

#endif /* CONFIG_DEBUG_FS */