dmaengine.h 28.1 KB
Newer Older
C
Chris Leech 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the Free
 * Software Foundation; either version 2 of the License, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59
 * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 * The full GNU General Public License is included in this distribution in the
 * file called COPYING.
 */
#ifndef DMAENGINE_H
#define DMAENGINE_H
23

C
Chris Leech 已提交
24 25
#include <linux/device.h>
#include <linux/uio.h>
26
#include <linux/dma-direction.h>
27
#include <linux/scatterlist.h>
28

C
Chris Leech 已提交
29
/**
30
 * typedef dma_cookie_t - an opaque DMA cookie
C
Chris Leech 已提交
31 32 33 34
 *
 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
 */
typedef s32 dma_cookie_t;
S
Steven J. Magnani 已提交
35 36
#define DMA_MIN_COOKIE	1
#define DMA_MAX_COOKIE	INT_MAX
C
Chris Leech 已提交
37 38 39 40 41 42 43

#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)

/**
 * enum dma_status - DMA transaction status
 * @DMA_SUCCESS: transaction completed successfully
 * @DMA_IN_PROGRESS: transaction not yet processed
44
 * @DMA_PAUSED: transaction is paused
C
Chris Leech 已提交
45 46 47 48 49
 * @DMA_ERROR: transaction failed
 */
enum dma_status {
	DMA_SUCCESS,
	DMA_IN_PROGRESS,
50
	DMA_PAUSED,
C
Chris Leech 已提交
51 52 53
	DMA_ERROR,
};

54 55
/**
 * enum dma_transaction_type - DMA transaction types/indexes
56 57 58
 *
 * Note: The DMA_ASYNC_TX capability is not to be set by drivers.  It is
 * automatically set as dma devices are registered.
59 60 61 62
 */
enum dma_transaction_type {
	DMA_MEMCPY,
	DMA_XOR,
63
	DMA_PQ,
D
Dan Williams 已提交
64 65
	DMA_XOR_VAL,
	DMA_PQ_VAL,
66 67
	DMA_MEMSET,
	DMA_INTERRUPT,
68
	DMA_SG,
69
	DMA_PRIVATE,
70
	DMA_ASYNC_TX,
71
	DMA_SLAVE,
72
	DMA_CYCLIC,
73 74 75
};

/* last transaction type for creation of the capabilities mask */
76
#define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
77

78

79
/**
80
 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
81
 *  control completion, and communicate status.
82
 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
83
 *  this transaction
84
 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
85 86
 *  acknowledges receipt, i.e. has has a chance to establish any dependency
 *  chains
87 88
 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
89 90 91 92
 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
 * 	(if not set, do the source dma-unmapping as page)
 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
 * 	(if not set, do the destination dma-unmapping as page)
93 94 95 96 97
 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
 *  sources that were the result of a previous operation, in the case of a PQ
 *  operation it continues the calculation with new sources
D
Dan Williams 已提交
98 99
 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
 *  on the result of this operation
100
 */
101
enum dma_ctrl_flags {
102
	DMA_PREP_INTERRUPT = (1 << 0),
103
	DMA_CTRL_ACK = (1 << 1),
104 105
	DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
	DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
106 107
	DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
	DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
108 109 110
	DMA_PREP_PQ_DISABLE_P = (1 << 6),
	DMA_PREP_PQ_DISABLE_Q = (1 << 7),
	DMA_PREP_CONTINUE = (1 << 8),
D
Dan Williams 已提交
111
	DMA_PREP_FENCE = (1 << 9),
112 113
};

114 115 116 117 118 119
/**
 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
 * on a running channel.
 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
 * @DMA_PAUSE: pause ongoing transfers
 * @DMA_RESUME: resume paused transfer
120 121 122 123 124
 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
 * that need to runtime reconfigure the slave channels (as opposed to passing
 * configuration data in statically from the platform). An additional
 * argument of struct dma_slave_config must be passed in with this
 * command.
I
Ira Snyder 已提交
125 126
 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
 * into external start mode.
127 128 129 130 131
 */
enum dma_ctrl_cmd {
	DMA_TERMINATE_ALL,
	DMA_PAUSE,
	DMA_RESUME,
132
	DMA_SLAVE_CONFIG,
I
Ira Snyder 已提交
133
	FSLDMA_EXTERNAL_START,
134 135
};

D
Dan Williams 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
/**
 * enum sum_check_bits - bit position of pq_check_flags
 */
enum sum_check_bits {
	SUM_CHECK_P = 0,
	SUM_CHECK_Q = 1,
};

/**
 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
 */
enum sum_check_flags {
	SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
	SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
};


155 156 157 158 159 160
/**
 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
 * See linux/cpumask.h
 */
typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;

C
Chris Leech 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174
/**
 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
 * @memcpy_count: transaction counter
 * @bytes_transferred: byte counter
 */

struct dma_chan_percpu {
	/* stats */
	unsigned long memcpy_count;
	unsigned long bytes_transferred;
};

/**
 * struct dma_chan - devices supply DMA channels, clients use them
175
 * @device: ptr to the dma device who supplies this channel, always !%NULL
C
Chris Leech 已提交
176
 * @cookie: last cookie value returned to client
177
 * @chan_id: channel ID for sysfs
178
 * @dev: class device for sysfs
C
Chris Leech 已提交
179 180
 * @device_node: used to add this to the device chan list
 * @local: per-cpu pointer to a struct dma_chan_percpu
181
 * @client-count: how many clients are using this channel
182
 * @table_count: number of appearances in the mem-to-mem allocation table
183
 * @private: private data for certain client-channel associations
C
Chris Leech 已提交
184 185 186 187 188 189 190
 */
struct dma_chan {
	struct dma_device *device;
	dma_cookie_t cookie;

	/* sysfs */
	int chan_id;
191
	struct dma_chan_dev *dev;
C
Chris Leech 已提交
192 193

	struct list_head device_node;
194
	struct dma_chan_percpu __percpu *local;
195
	int client_count;
196
	int table_count;
197
	void *private;
C
Chris Leech 已提交
198 199
};

200 201 202 203
/**
 * struct dma_chan_dev - relate sysfs device node to backing channel device
 * @chan - driver channel device
 * @device - sysfs device
204 205
 * @dev_id - parent dma_device dev_id
 * @idr_ref - reference count to gate release of dma_device dev_id
206 207 208 209
 */
struct dma_chan_dev {
	struct dma_chan *chan;
	struct device device;
210 211
	int dev_id;
	atomic_t *idr_ref;
212 213
};

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
/**
 * enum dma_slave_buswidth - defines bus with of the DMA slave
 * device, source or target buses
 */
enum dma_slave_buswidth {
	DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
	DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
	DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
	DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
	DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
};

/**
 * struct dma_slave_config - dma slave channel runtime config
 * @direction: whether the data shall go in or out on this slave
 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
 * need to differentiate source and target addresses.
 * @src_addr: this is the physical address where DMA slave data
 * should be read (RX), if the source is memory this argument is
 * ignored.
 * @dst_addr: this is the physical address where DMA slave data
 * should be written (TX), if the source is memory this argument
 * is ignored.
 * @src_addr_width: this is the width in bytes of the source (RX)
 * register where DMA data shall be read. If the source
 * is memory this may be ignored depending on architecture.
 * Legal values: 1, 2, 4, 8.
 * @dst_addr_width: same as src_addr_width but for destination
 * target (TX) mutatis mutandis.
 * @src_maxburst: the maximum number of words (note: words, as in
 * units of the src_addr_width member, not bytes) that can be sent
 * in one burst to the device. Typically something like half the
 * FIFO depth on I/O peripherals so you don't overflow it. This
 * may or may not be applicable on memory sources.
 * @dst_maxburst: same as src_maxburst but for destination target
 * mutatis mutandis.
 *
 * This struct is passed in as configuration data to a DMA engine
 * in order to set up a certain channel for DMA transport at runtime.
 * The DMA device/engine has to provide support for an additional
 * command in the channel config interface, DMA_SLAVE_CONFIG
 * and this struct will then be passed in as an argument to the
 * DMA engine device_control() function.
 *
 * The rationale for adding configuration information to this struct
 * is as follows: if it is likely that most DMA slave controllers in
 * the world will support the configuration option, then make it
 * generic. If not: if it is fixed so that it be sent in static from
 * the platform data, then prefer to do that. Else, if it is neither
 * fixed at runtime, nor generic enough (such as bus mastership on
 * some CPU family and whatnot) then create a custom slave config
 * struct and pass that, then make this config a member of that
 * struct, if applicable.
 */
struct dma_slave_config {
	enum dma_data_direction direction;
	dma_addr_t src_addr;
	dma_addr_t dst_addr;
	enum dma_slave_buswidth src_addr_width;
	enum dma_slave_buswidth dst_addr_width;
	u32 src_maxburst;
	u32 dst_maxburst;
};

279 280 281 282
static inline const char *dma_chan_name(struct dma_chan *chan)
{
	return dev_name(&chan->dev->device);
}
283

C
Chris Leech 已提交
284 285
void dma_chan_cleanup(struct kref *kref);

286 287 288 289 290 291 292 293
/**
 * typedef dma_filter_fn - callback filter for dma_request_channel
 * @chan: channel to be reviewed
 * @filter_param: opaque parameter passed through dma_request_channel
 *
 * When this optional parameter is specified in a call to dma_request_channel a
 * suitable channel is passed to this routine for further dispositioning before
 * being returned.  Where 'suitable' indicates a non-busy channel that
294 295
 * satisfies the given capability mask.  It returns 'true' to indicate that the
 * channel is suitable.
296
 */
297
typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
298

299 300 301 302 303 304
typedef void (*dma_async_tx_callback)(void *dma_async_param);
/**
 * struct dma_async_tx_descriptor - async transaction descriptor
 * ---dma generic offload fields---
 * @cookie: tracking cookie for this transaction, set to -EBUSY if
 *	this tx is sitting on a dependency list
305 306
 * @flags: flags to augment operation preparation, control completion, and
 * 	communicate status
307 308 309 310 311 312
 * @phys: physical address of the descriptor
 * @chan: target channel for this operation
 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
 * @callback: routine to call after this operation is complete
 * @callback_param: general parameter to pass to the callback routine
 * ---async_tx api specific fields---
313
 * @next: at completion submit this descriptor
314
 * @parent: pointer to the next level up in the dependency chain
315
 * @lock: protect the parent and next pointers
316 317 318
 */
struct dma_async_tx_descriptor {
	dma_cookie_t cookie;
319
	enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
320 321 322 323 324
	dma_addr_t phys;
	struct dma_chan *chan;
	dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
	dma_async_tx_callback callback;
	void *callback_param;
325
#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
326
	struct dma_async_tx_descriptor *next;
327 328
	struct dma_async_tx_descriptor *parent;
	spinlock_t lock;
329
#endif
330 331
};

332
#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
static inline void txd_lock(struct dma_async_tx_descriptor *txd)
{
}
static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
{
}
static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
{
	BUG();
}
static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
{
}
static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
{
}
static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
{
	return NULL;
}
static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
{
	return NULL;
}

#else
static inline void txd_lock(struct dma_async_tx_descriptor *txd)
{
	spin_lock_bh(&txd->lock);
}
static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
{
	spin_unlock_bh(&txd->lock);
}
static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
{
	txd->next = next;
	next->parent = txd;
}
static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
{
	txd->parent = NULL;
}
static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
{
	txd->next = NULL;
}
static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
{
	return txd->parent;
}
static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
{
	return txd->next;
}
#endif

390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
/**
 * struct dma_tx_state - filled in to report the status of
 * a transfer.
 * @last: last completed DMA cookie
 * @used: last issued DMA cookie (i.e. the one in progress)
 * @residue: the remaining number of bytes left to transmit
 *	on the selected transfer for states DMA_IN_PROGRESS and
 *	DMA_PAUSED if this is implemented in the driver, else 0
 */
struct dma_tx_state {
	dma_cookie_t last;
	dma_cookie_t used;
	u32 residue;
};

C
Chris Leech 已提交
405 406 407
/**
 * struct dma_device - info on the entity supplying DMA services
 * @chancnt: how many DMA channels are supported
408
 * @privatecnt: how many DMA channels are requested by dma_request_channel
C
Chris Leech 已提交
409 410
 * @channels: the list of struct dma_chan
 * @global_node: list_head for global dma_device_list
411 412
 * @cap_mask: one or more dma_capability flags
 * @max_xor: maximum number of xor sources, 0 if no capability
413
 * @max_pq: maximum number of PQ sources and PQ-continue capability
414 415 416 417
 * @copy_align: alignment shift for memcpy operations
 * @xor_align: alignment shift for xor operations
 * @pq_align: alignment shift for pq operations
 * @fill_align: alignment shift for memset operations
418
 * @dev_id: unique device ID
419
 * @dev: struct device reference for dma mapping api
420 421 422
 * @device_alloc_chan_resources: allocate resources and return the
 *	number of allocated descriptors
 * @device_free_chan_resources: release DMA channel's resources
423 424
 * @device_prep_dma_memcpy: prepares a memcpy operation
 * @device_prep_dma_xor: prepares a xor operation
D
Dan Williams 已提交
425
 * @device_prep_dma_xor_val: prepares a xor validation operation
426 427
 * @device_prep_dma_pq: prepares a pq operation
 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
428 429
 * @device_prep_dma_memset: prepares a memset operation
 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
430
 * @device_prep_slave_sg: prepares a slave dma operation
431 432 433
 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
 *	The function takes a buffer of size buf_len. The callback function will
 *	be called after period_len bytes have been transferred.
434 435
 * @device_control: manipulate all pending operations on a channel, returns
 *	zero or error code
436 437
 * @device_tx_status: poll for transaction completion, the optional
 *	txstate parameter can be supplied with a pointer to get a
L
Lucas De Marchi 已提交
438
 *	struct with auxiliary transfer status information, otherwise the call
439
 *	will just return a simple status code
440
 * @device_issue_pending: push pending transactions to hardware
C
Chris Leech 已提交
441 442 443 444
 */
struct dma_device {

	unsigned int chancnt;
445
	unsigned int privatecnt;
C
Chris Leech 已提交
446 447
	struct list_head channels;
	struct list_head global_node;
448
	dma_cap_mask_t  cap_mask;
449 450
	unsigned short max_xor;
	unsigned short max_pq;
451 452 453 454
	u8 copy_align;
	u8 xor_align;
	u8 pq_align;
	u8 fill_align;
455
	#define DMA_HAS_PQ_CONTINUE (1 << 15)
C
Chris Leech 已提交
456 457

	int dev_id;
458
	struct device *dev;
C
Chris Leech 已提交
459

460
	int (*device_alloc_chan_resources)(struct dma_chan *chan);
C
Chris Leech 已提交
461
	void (*device_free_chan_resources)(struct dma_chan *chan);
462 463

	struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
464
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
465
		size_t len, unsigned long flags);
466
	struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
467
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
468
		unsigned int src_cnt, size_t len, unsigned long flags);
D
Dan Williams 已提交
469
	struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
470
		struct dma_chan *chan, dma_addr_t *src,	unsigned int src_cnt,
D
Dan Williams 已提交
471
		size_t len, enum sum_check_flags *result, unsigned long flags);
472 473 474 475 476 477 478 479
	struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
		struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
		unsigned int src_cnt, const unsigned char *scf,
		size_t len, unsigned long flags);
	struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
		struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
		unsigned int src_cnt, const unsigned char *scf, size_t len,
		enum sum_check_flags *pqres, unsigned long flags);
480
	struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
481
		struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
482
		unsigned long flags);
483
	struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
484
		struct dma_chan *chan, unsigned long flags);
485 486 487 488 489
	struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
		struct dma_chan *chan,
		struct scatterlist *dst_sg, unsigned int dst_nents,
		struct scatterlist *src_sg, unsigned int src_nents,
		unsigned long flags);
490

491 492 493 494
	struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
		struct dma_chan *chan, struct scatterlist *sgl,
		unsigned int sg_len, enum dma_data_direction direction,
		unsigned long flags);
495 496 497
	struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
		struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
		size_t period_len, enum dma_data_direction direction);
498 499
	int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		unsigned long arg);
500

501 502 503
	enum dma_status (*device_tx_status)(struct dma_chan *chan,
					    dma_cookie_t cookie,
					    struct dma_tx_state *txstate);
504
	void (*device_issue_pending)(struct dma_chan *chan);
C
Chris Leech 已提交
505 506
};

507 508 509 510 511 512 513 514 515 516 517 518 519 520
static inline int dmaengine_device_control(struct dma_chan *chan,
					   enum dma_ctrl_cmd cmd,
					   unsigned long arg)
{
	return chan->device->device_control(chan, cmd, arg);
}

static inline int dmaengine_slave_config(struct dma_chan *chan,
					  struct dma_slave_config *config)
{
	return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
			(unsigned long)config);
}

521 522 523 524 525 526 527 528 529 530
static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
	struct dma_chan *chan, void *buf, size_t len,
	enum dma_data_direction dir, unsigned long flags)
{
	struct scatterlist sg;
	sg_init_one(&sg, buf, len);

	return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static inline int dmaengine_terminate_all(struct dma_chan *chan)
{
	return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
}

static inline int dmaengine_pause(struct dma_chan *chan)
{
	return dmaengine_device_control(chan, DMA_PAUSE, 0);
}

static inline int dmaengine_resume(struct dma_chan *chan)
{
	return dmaengine_device_control(chan, DMA_RESUME, 0);
}

546
static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
547 548 549 550
{
	return desc->tx_submit(desc);
}

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
{
	size_t mask;

	if (!align)
		return true;
	mask = (1 << align) - 1;
	if (mask & (off1 | off2 | len))
		return false;
	return true;
}

static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
				       size_t off2, size_t len)
{
	return dmaengine_check_align(dev->copy_align, off1, off2, len);
}

static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
				      size_t off2, size_t len)
{
	return dmaengine_check_align(dev->xor_align, off1, off2, len);
}

static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
				     size_t off2, size_t len)
{
	return dmaengine_check_align(dev->pq_align, off1, off2, len);
}

static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
				       size_t off2, size_t len)
{
	return dmaengine_check_align(dev->fill_align, off1, off2, len);
}

587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
static inline void
dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
{
	dma->max_pq = maxpq;
	if (has_pq_continue)
		dma->max_pq |= DMA_HAS_PQ_CONTINUE;
}

static inline bool dmaf_continue(enum dma_ctrl_flags flags)
{
	return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
}

static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
{
	enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;

	return (flags & mask) == mask;
}

static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
{
	return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
}

612
static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
{
	return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
}

/* dma_maxpq - reduce maxpq in the face of continued operations
 * @dma - dma device with PQ capability
 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
 *
 * When an engine does not support native continuation we need 3 extra
 * source slots to reuse P and Q with the following coefficients:
 * 1/ {00} * P : remove P from Q', but use it as a source for P'
 * 2/ {01} * Q : use Q to continue Q' calculation
 * 3/ {00} * Q : subtract Q from P' to cancel (2)
 *
 * In the case where P is disabled we only need 1 extra source:
 * 1/ {01} * Q : use Q to continue Q' calculation
 */
static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
{
	if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
		return dma_dev_to_maxpq(dma);
	else if (dmaf_p_disabled_continue(flags))
		return dma_dev_to_maxpq(dma) - 1;
	else if (dmaf_continue(flags))
		return dma_dev_to_maxpq(dma) - 3;
	BUG();
}

C
Chris Leech 已提交
641 642
/* --- public DMA engine API --- */

643
#ifdef CONFIG_DMA_ENGINE
644 645
void dmaengine_get(void);
void dmaengine_put(void);
646 647 648 649 650 651 652 653 654
#else
static inline void dmaengine_get(void)
{
}
static inline void dmaengine_put(void)
{
}
#endif

655 656 657 658 659 660 661 662 663 664 665 666
#ifdef CONFIG_NET_DMA
#define net_dmaengine_get()	dmaengine_get()
#define net_dmaengine_put()	dmaengine_put()
#else
static inline void net_dmaengine_get(void)
{
}
static inline void net_dmaengine_put(void)
{
}
#endif

667 668 669
#ifdef CONFIG_ASYNC_TX_DMA
#define async_dmaengine_get()	dmaengine_get()
#define async_dmaengine_put()	dmaengine_put()
670
#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
671 672
#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
#else
673
#define async_dma_find_channel(type) dma_find_channel(type)
674
#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
675 676 677 678 679 680 681 682 683 684 685 686
#else
static inline void async_dmaengine_get(void)
{
}
static inline void async_dmaengine_put(void)
{
}
static inline struct dma_chan *
async_dma_find_channel(enum dma_transaction_type type)
{
	return NULL;
}
687
#endif /* CONFIG_ASYNC_TX_DMA */
688

689 690 691 692 693 694 695 696 697
dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
	void *dest, void *src, size_t len);
dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
	struct page *page, unsigned int offset, void *kdata, size_t len);
dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
	struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
	unsigned int src_off, size_t len);
void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
	struct dma_chan *chan);
C
Chris Leech 已提交
698

699
static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
700
{
701 702 703
	tx->flags |= DMA_CTRL_ACK;
}

704 705 706 707 708
static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
{
	tx->flags &= ~DMA_CTRL_ACK;
}

709
static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
710
{
711
	return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
C
Chris Leech 已提交
712 713
}

714 715
#define first_dma_cap(mask) __first_dma_cap(&(mask))
static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
C
Chris Leech 已提交
716
{
717 718 719
	return min_t(int, DMA_TX_TYPE_END,
		find_first_bit(srcp->bits, DMA_TX_TYPE_END));
}
C
Chris Leech 已提交
720

721 722 723 724 725
#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
{
	return min_t(int, DMA_TX_TYPE_END,
		find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
C
Chris Leech 已提交
726 727
}

728 729 730
#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
static inline void
__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
C
Chris Leech 已提交
731
{
732 733
	set_bit(tx_type, dstp->bits);
}
C
Chris Leech 已提交
734

735 736 737 738 739 740 741
#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
static inline void
__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
{
	clear_bit(tx_type, dstp->bits);
}

742 743 744 745 746 747
#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
{
	bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
}

748 749 750 751 752
#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
static inline int
__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
{
	return test_bit(tx_type, srcp->bits);
C
Chris Leech 已提交
753 754
}

755 756 757 758 759
#define for_each_dma_cap_mask(cap, mask) \
	for ((cap) = first_dma_cap(mask);	\
		(cap) < DMA_TX_TYPE_END;	\
		(cap) = next_dma_cap((cap), (mask)))

C
Chris Leech 已提交
760
/**
761
 * dma_async_issue_pending - flush pending transactions to HW
762
 * @chan: target DMA channel
C
Chris Leech 已提交
763 764 765 766
 *
 * This allows drivers to push copies to HW in batches,
 * reducing MMIO writes where possible.
 */
767
static inline void dma_async_issue_pending(struct dma_chan *chan)
C
Chris Leech 已提交
768
{
D
Dan Williams 已提交
769
	chan->device->device_issue_pending(chan);
C
Chris Leech 已提交
770 771
}

772 773
#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)

C
Chris Leech 已提交
774
/**
775
 * dma_async_is_tx_complete - poll for transaction completion
C
Chris Leech 已提交
776 777 778 779 780 781 782 783 784
 * @chan: DMA channel
 * @cookie: transaction identifier to check status of
 * @last: returns last completed cookie, can be NULL
 * @used: returns last issued cookie, can be NULL
 *
 * If @last and @used are passed in, upon return they reflect the driver
 * internal state and can be used with dma_async_is_complete() to check
 * the status of multiple cookies without re-checking hardware state.
 */
785
static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
C
Chris Leech 已提交
786 787
	dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
{
788 789 790 791 792 793 794 795 796
	struct dma_tx_state state;
	enum dma_status status;

	status = chan->device->device_tx_status(chan, cookie, &state);
	if (last)
		*last = state.last;
	if (used)
		*used = state.used;
	return status;
C
Chris Leech 已提交
797 798
}

799 800 801
#define dma_async_memcpy_complete(chan, cookie, last, used)\
	dma_async_is_tx_complete(chan, cookie, last, used)

C
Chris Leech 已提交
802 803 804 805 806 807 808
/**
 * dma_async_is_complete - test a cookie against chan state
 * @cookie: transaction identifier to test status of
 * @last_complete: last know completed transaction
 * @last_used: last cookie value handed out
 *
 * dma_async_is_complete() is used in dma_async_memcpy_complete()
S
Sebastian Siewior 已提交
809
 * the test logic is separated for lightweight testing of multiple cookies
C
Chris Leech 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823
 */
static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
			dma_cookie_t last_complete, dma_cookie_t last_used)
{
	if (last_complete <= last_used) {
		if ((cookie <= last_complete) || (cookie > last_used))
			return DMA_SUCCESS;
	} else {
		if ((cookie <= last_complete) && (cookie > last_used))
			return DMA_SUCCESS;
	}
	return DMA_IN_PROGRESS;
}

824 825 826 827 828 829 830 831 832 833
static inline void
dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
{
	if (st) {
		st->last = last;
		st->used = used;
		st->residue = residue;
	}
}

834
enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
835 836
#ifdef CONFIG_DMA_ENGINE
enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
837
void dma_issue_pending_all(void);
838 839
struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
void dma_release_channel(struct dma_chan *chan);
840 841 842 843 844
#else
static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
{
	return DMA_SUCCESS;
}
845 846
static inline void dma_issue_pending_all(void)
{
847 848 849 850 851 852 853 854
}
static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
					      dma_filter_fn fn, void *fn_param)
{
	return NULL;
}
static inline void dma_release_channel(struct dma_chan *chan)
{
855
}
856
#endif
C
Chris Leech 已提交
857 858 859 860 861

/* --- DMA device --- */

int dma_async_device_register(struct dma_device *device);
void dma_async_device_unregister(struct dma_device *device);
862
void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
863
struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
864
#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
C
Chris Leech 已提交
865

866 867 868
/* --- Helper iov-locking functions --- */

struct dma_page_list {
869
	char __user *base_address;
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
	int nr_pages;
	struct page **pages;
};

struct dma_pinned_list {
	int nr_iovecs;
	struct dma_page_list page_list[0];
};

struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);

dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, struct page *page,
	unsigned int offset, size_t len);

C
Chris Leech 已提交
888
#endif /* DMAENGINE_H */