dmaengine.h 21.5 KB
Newer Older
C
Chris Leech 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the Free
 * Software Foundation; either version 2 of the License, or (at your option)
 * any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59
 * Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 * The full GNU General Public License is included in this distribution in the
 * file called COPYING.
 */
#ifndef DMAENGINE_H
#define DMAENGINE_H
23

C
Chris Leech 已提交
24 25
#include <linux/device.h>
#include <linux/uio.h>
26
#include <linux/dma-mapping.h>
C
Chris Leech 已提交
27 28

/**
29
 * typedef dma_cookie_t - an opaque DMA cookie
C
Chris Leech 已提交
30 31 32 33
 *
 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
 */
typedef s32 dma_cookie_t;
S
Steven J. Magnani 已提交
34 35
#define DMA_MIN_COOKIE	1
#define DMA_MAX_COOKIE	INT_MAX
C
Chris Leech 已提交
36 37 38 39 40 41 42

#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)

/**
 * enum dma_status - DMA transaction status
 * @DMA_SUCCESS: transaction completed successfully
 * @DMA_IN_PROGRESS: transaction not yet processed
43
 * @DMA_PAUSED: transaction is paused
C
Chris Leech 已提交
44 45 46 47 48
 * @DMA_ERROR: transaction failed
 */
enum dma_status {
	DMA_SUCCESS,
	DMA_IN_PROGRESS,
49
	DMA_PAUSED,
C
Chris Leech 已提交
50 51 52
	DMA_ERROR,
};

53 54
/**
 * enum dma_transaction_type - DMA transaction types/indexes
55 56 57
 *
 * Note: The DMA_ASYNC_TX capability is not to be set by drivers.  It is
 * automatically set as dma devices are registered.
58 59 60 61
 */
enum dma_transaction_type {
	DMA_MEMCPY,
	DMA_XOR,
62
	DMA_PQ,
D
Dan Williams 已提交
63 64
	DMA_XOR_VAL,
	DMA_PQ_VAL,
65 66
	DMA_MEMSET,
	DMA_INTERRUPT,
67
	DMA_PRIVATE,
68
	DMA_ASYNC_TX,
69
	DMA_SLAVE,
70 71 72
};

/* last transaction type for creation of the capabilities mask */
73 74
#define DMA_TX_TYPE_END (DMA_SLAVE + 1)

75

76
/**
77
 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
78
 *  control completion, and communicate status.
79
 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
80
 *  this transaction
81
 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
82 83
 *  acknowledges receipt, i.e. has has a chance to establish any dependency
 *  chains
84 85
 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
86 87 88 89
 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
 * 	(if not set, do the source dma-unmapping as page)
 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
 * 	(if not set, do the destination dma-unmapping as page)
90 91 92 93 94
 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
 *  sources that were the result of a previous operation, in the case of a PQ
 *  operation it continues the calculation with new sources
D
Dan Williams 已提交
95 96
 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
 *  on the result of this operation
97
 */
98
enum dma_ctrl_flags {
99
	DMA_PREP_INTERRUPT = (1 << 0),
100
	DMA_CTRL_ACK = (1 << 1),
101 102
	DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
	DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
103 104
	DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
	DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
105 106 107
	DMA_PREP_PQ_DISABLE_P = (1 << 6),
	DMA_PREP_PQ_DISABLE_Q = (1 << 7),
	DMA_PREP_CONTINUE = (1 << 8),
D
Dan Williams 已提交
108
	DMA_PREP_FENCE = (1 << 9),
109 110
};

111 112 113 114 115 116 117 118 119 120 121 122 123
/**
 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
 * on a running channel.
 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
 * @DMA_PAUSE: pause ongoing transfers
 * @DMA_RESUME: resume paused transfer
 */
enum dma_ctrl_cmd {
	DMA_TERMINATE_ALL,
	DMA_PAUSE,
	DMA_RESUME,
};

D
Dan Williams 已提交
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/**
 * enum sum_check_bits - bit position of pq_check_flags
 */
enum sum_check_bits {
	SUM_CHECK_P = 0,
	SUM_CHECK_Q = 1,
};

/**
 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
 */
enum sum_check_flags {
	SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
	SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
};


143 144 145 146 147 148
/**
 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
 * See linux/cpumask.h
 */
typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;

C
Chris Leech 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162
/**
 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
 * @memcpy_count: transaction counter
 * @bytes_transferred: byte counter
 */

struct dma_chan_percpu {
	/* stats */
	unsigned long memcpy_count;
	unsigned long bytes_transferred;
};

/**
 * struct dma_chan - devices supply DMA channels, clients use them
163
 * @device: ptr to the dma device who supplies this channel, always !%NULL
C
Chris Leech 已提交
164
 * @cookie: last cookie value returned to client
165
 * @chan_id: channel ID for sysfs
166
 * @dev: class device for sysfs
C
Chris Leech 已提交
167 168
 * @device_node: used to add this to the device chan list
 * @local: per-cpu pointer to a struct dma_chan_percpu
169
 * @client-count: how many clients are using this channel
170
 * @table_count: number of appearances in the mem-to-mem allocation table
171
 * @private: private data for certain client-channel associations
C
Chris Leech 已提交
172 173 174 175 176 177 178
 */
struct dma_chan {
	struct dma_device *device;
	dma_cookie_t cookie;

	/* sysfs */
	int chan_id;
179
	struct dma_chan_dev *dev;
C
Chris Leech 已提交
180 181

	struct list_head device_node;
182
	struct dma_chan_percpu __percpu *local;
183
	int client_count;
184
	int table_count;
185
	void *private;
C
Chris Leech 已提交
186 187
};

188 189 190 191
/**
 * struct dma_chan_dev - relate sysfs device node to backing channel device
 * @chan - driver channel device
 * @device - sysfs device
192 193
 * @dev_id - parent dma_device dev_id
 * @idr_ref - reference count to gate release of dma_device dev_id
194 195 196 197
 */
struct dma_chan_dev {
	struct dma_chan *chan;
	struct device device;
198 199
	int dev_id;
	atomic_t *idr_ref;
200 201 202 203 204 205
};

static inline const char *dma_chan_name(struct dma_chan *chan)
{
	return dev_name(&chan->dev->device);
}
206

C
Chris Leech 已提交
207 208
void dma_chan_cleanup(struct kref *kref);

209 210 211 212 213 214 215 216
/**
 * typedef dma_filter_fn - callback filter for dma_request_channel
 * @chan: channel to be reviewed
 * @filter_param: opaque parameter passed through dma_request_channel
 *
 * When this optional parameter is specified in a call to dma_request_channel a
 * suitable channel is passed to this routine for further dispositioning before
 * being returned.  Where 'suitable' indicates a non-busy channel that
217 218
 * satisfies the given capability mask.  It returns 'true' to indicate that the
 * channel is suitable.
219
 */
220
typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
221

222 223 224 225 226 227
typedef void (*dma_async_tx_callback)(void *dma_async_param);
/**
 * struct dma_async_tx_descriptor - async transaction descriptor
 * ---dma generic offload fields---
 * @cookie: tracking cookie for this transaction, set to -EBUSY if
 *	this tx is sitting on a dependency list
228 229
 * @flags: flags to augment operation preparation, control completion, and
 * 	communicate status
230 231 232 233 234 235
 * @phys: physical address of the descriptor
 * @chan: target channel for this operation
 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
 * @callback: routine to call after this operation is complete
 * @callback_param: general parameter to pass to the callback routine
 * ---async_tx api specific fields---
236
 * @next: at completion submit this descriptor
237
 * @parent: pointer to the next level up in the dependency chain
238
 * @lock: protect the parent and next pointers
239 240 241
 */
struct dma_async_tx_descriptor {
	dma_cookie_t cookie;
242
	enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
243 244 245 246 247
	dma_addr_t phys;
	struct dma_chan *chan;
	dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
	dma_async_tx_callback callback;
	void *callback_param;
248
	struct dma_async_tx_descriptor *next;
249 250 251 252
	struct dma_async_tx_descriptor *parent;
	spinlock_t lock;
};

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
/**
 * struct dma_tx_state - filled in to report the status of
 * a transfer.
 * @last: last completed DMA cookie
 * @used: last issued DMA cookie (i.e. the one in progress)
 * @residue: the remaining number of bytes left to transmit
 *	on the selected transfer for states DMA_IN_PROGRESS and
 *	DMA_PAUSED if this is implemented in the driver, else 0
 */
struct dma_tx_state {
	dma_cookie_t last;
	dma_cookie_t used;
	u32 residue;
};

C
Chris Leech 已提交
268 269 270
/**
 * struct dma_device - info on the entity supplying DMA services
 * @chancnt: how many DMA channels are supported
271
 * @privatecnt: how many DMA channels are requested by dma_request_channel
C
Chris Leech 已提交
272 273
 * @channels: the list of struct dma_chan
 * @global_node: list_head for global dma_device_list
274 275
 * @cap_mask: one or more dma_capability flags
 * @max_xor: maximum number of xor sources, 0 if no capability
276
 * @max_pq: maximum number of PQ sources and PQ-continue capability
277 278 279 280
 * @copy_align: alignment shift for memcpy operations
 * @xor_align: alignment shift for xor operations
 * @pq_align: alignment shift for pq operations
 * @fill_align: alignment shift for memset operations
281
 * @dev_id: unique device ID
282
 * @dev: struct device reference for dma mapping api
283 284 285
 * @device_alloc_chan_resources: allocate resources and return the
 *	number of allocated descriptors
 * @device_free_chan_resources: release DMA channel's resources
286 287
 * @device_prep_dma_memcpy: prepares a memcpy operation
 * @device_prep_dma_xor: prepares a xor operation
D
Dan Williams 已提交
288
 * @device_prep_dma_xor_val: prepares a xor validation operation
289 290
 * @device_prep_dma_pq: prepares a pq operation
 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
291 292
 * @device_prep_dma_memset: prepares a memset operation
 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
293
 * @device_prep_slave_sg: prepares a slave dma operation
294 295
 * @device_control: manipulate all pending operations on a channel, returns
 *	zero or error code
296 297 298 299
 * @device_tx_status: poll for transaction completion, the optional
 *	txstate parameter can be supplied with a pointer to get a
 *	struct with auxilary transfer status information, otherwise the call
 *	will just return a simple status code
300
 * @device_issue_pending: push pending transactions to hardware
C
Chris Leech 已提交
301 302 303 304
 */
struct dma_device {

	unsigned int chancnt;
305
	unsigned int privatecnt;
C
Chris Leech 已提交
306 307
	struct list_head channels;
	struct list_head global_node;
308
	dma_cap_mask_t  cap_mask;
309 310
	unsigned short max_xor;
	unsigned short max_pq;
311 312 313 314
	u8 copy_align;
	u8 xor_align;
	u8 pq_align;
	u8 fill_align;
315
	#define DMA_HAS_PQ_CONTINUE (1 << 15)
C
Chris Leech 已提交
316 317

	int dev_id;
318
	struct device *dev;
C
Chris Leech 已提交
319

320
	int (*device_alloc_chan_resources)(struct dma_chan *chan);
C
Chris Leech 已提交
321
	void (*device_free_chan_resources)(struct dma_chan *chan);
322 323

	struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
324
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
325
		size_t len, unsigned long flags);
326
	struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
327
		struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
328
		unsigned int src_cnt, size_t len, unsigned long flags);
D
Dan Williams 已提交
329
	struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
330
		struct dma_chan *chan, dma_addr_t *src,	unsigned int src_cnt,
D
Dan Williams 已提交
331
		size_t len, enum sum_check_flags *result, unsigned long flags);
332 333 334 335 336 337 338 339
	struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
		struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
		unsigned int src_cnt, const unsigned char *scf,
		size_t len, unsigned long flags);
	struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
		struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
		unsigned int src_cnt, const unsigned char *scf, size_t len,
		enum sum_check_flags *pqres, unsigned long flags);
340
	struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
341
		struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
342
		unsigned long flags);
343
	struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
344
		struct dma_chan *chan, unsigned long flags);
345

346 347 348 349
	struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
		struct dma_chan *chan, struct scatterlist *sgl,
		unsigned int sg_len, enum dma_data_direction direction,
		unsigned long flags);
350
	int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd);
351

352 353 354
	enum dma_status (*device_tx_status)(struct dma_chan *chan,
					    dma_cookie_t cookie,
					    struct dma_tx_state *txstate);
355
	void (*device_issue_pending)(struct dma_chan *chan);
C
Chris Leech 已提交
356 357
};

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
{
	size_t mask;

	if (!align)
		return true;
	mask = (1 << align) - 1;
	if (mask & (off1 | off2 | len))
		return false;
	return true;
}

static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
				       size_t off2, size_t len)
{
	return dmaengine_check_align(dev->copy_align, off1, off2, len);
}

static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
				      size_t off2, size_t len)
{
	return dmaengine_check_align(dev->xor_align, off1, off2, len);
}

static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
				     size_t off2, size_t len)
{
	return dmaengine_check_align(dev->pq_align, off1, off2, len);
}

static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
				       size_t off2, size_t len)
{
	return dmaengine_check_align(dev->fill_align, off1, off2, len);
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
static inline void
dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
{
	dma->max_pq = maxpq;
	if (has_pq_continue)
		dma->max_pq |= DMA_HAS_PQ_CONTINUE;
}

static inline bool dmaf_continue(enum dma_ctrl_flags flags)
{
	return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
}

static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
{
	enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;

	return (flags & mask) == mask;
}

static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
{
	return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
}

static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
{
	return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
}

/* dma_maxpq - reduce maxpq in the face of continued operations
 * @dma - dma device with PQ capability
 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
 *
 * When an engine does not support native continuation we need 3 extra
 * source slots to reuse P and Q with the following coefficients:
 * 1/ {00} * P : remove P from Q', but use it as a source for P'
 * 2/ {01} * Q : use Q to continue Q' calculation
 * 3/ {00} * Q : subtract Q from P' to cancel (2)
 *
 * In the case where P is disabled we only need 1 extra source:
 * 1/ {01} * Q : use Q to continue Q' calculation
 */
static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
{
	if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
		return dma_dev_to_maxpq(dma);
	else if (dmaf_p_disabled_continue(flags))
		return dma_dev_to_maxpq(dma) - 1;
	else if (dmaf_continue(flags))
		return dma_dev_to_maxpq(dma) - 3;
	BUG();
}

C
Chris Leech 已提交
448 449
/* --- public DMA engine API --- */

450
#ifdef CONFIG_DMA_ENGINE
451 452
void dmaengine_get(void);
void dmaengine_put(void);
453 454 455 456 457 458 459 460 461
#else
static inline void dmaengine_get(void)
{
}
static inline void dmaengine_put(void)
{
}
#endif

462 463 464 465 466 467 468 469 470 471 472 473
#ifdef CONFIG_NET_DMA
#define net_dmaengine_get()	dmaengine_get()
#define net_dmaengine_put()	dmaengine_put()
#else
static inline void net_dmaengine_get(void)
{
}
static inline void net_dmaengine_put(void)
{
}
#endif

474 475 476
#ifdef CONFIG_ASYNC_TX_DMA
#define async_dmaengine_get()	dmaengine_get()
#define async_dmaengine_put()	dmaengine_put()
477 478 479
#ifdef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
#else
480
#define async_dma_find_channel(type) dma_find_channel(type)
481
#endif /* CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH */
482 483 484 485 486 487 488 489 490 491 492 493
#else
static inline void async_dmaengine_get(void)
{
}
static inline void async_dmaengine_put(void)
{
}
static inline struct dma_chan *
async_dma_find_channel(enum dma_transaction_type type)
{
	return NULL;
}
494
#endif /* CONFIG_ASYNC_TX_DMA */
495

496 497 498 499 500 501 502 503 504
dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
	void *dest, void *src, size_t len);
dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
	struct page *page, unsigned int offset, void *kdata, size_t len);
dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
	struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
	unsigned int src_off, size_t len);
void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
	struct dma_chan *chan);
C
Chris Leech 已提交
505

506
static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
507
{
508 509 510
	tx->flags |= DMA_CTRL_ACK;
}

511 512 513 514 515
static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
{
	tx->flags &= ~DMA_CTRL_ACK;
}

516
static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
517
{
518
	return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
C
Chris Leech 已提交
519 520
}

521 522
#define first_dma_cap(mask) __first_dma_cap(&(mask))
static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
C
Chris Leech 已提交
523
{
524 525 526
	return min_t(int, DMA_TX_TYPE_END,
		find_first_bit(srcp->bits, DMA_TX_TYPE_END));
}
C
Chris Leech 已提交
527

528 529 530 531 532
#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
{
	return min_t(int, DMA_TX_TYPE_END,
		find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
C
Chris Leech 已提交
533 534
}

535 536 537
#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
static inline void
__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
C
Chris Leech 已提交
538
{
539 540
	set_bit(tx_type, dstp->bits);
}
C
Chris Leech 已提交
541

542 543 544 545 546 547 548
#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
static inline void
__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
{
	clear_bit(tx_type, dstp->bits);
}

549 550 551 552 553 554
#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
{
	bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
}

555 556 557 558 559
#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
static inline int
__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
{
	return test_bit(tx_type, srcp->bits);
C
Chris Leech 已提交
560 561
}

562 563 564 565 566
#define for_each_dma_cap_mask(cap, mask) \
	for ((cap) = first_dma_cap(mask);	\
		(cap) < DMA_TX_TYPE_END;	\
		(cap) = next_dma_cap((cap), (mask)))

C
Chris Leech 已提交
567
/**
568
 * dma_async_issue_pending - flush pending transactions to HW
569
 * @chan: target DMA channel
C
Chris Leech 已提交
570 571 572 573
 *
 * This allows drivers to push copies to HW in batches,
 * reducing MMIO writes where possible.
 */
574
static inline void dma_async_issue_pending(struct dma_chan *chan)
C
Chris Leech 已提交
575
{
D
Dan Williams 已提交
576
	chan->device->device_issue_pending(chan);
C
Chris Leech 已提交
577 578
}

579 580
#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)

C
Chris Leech 已提交
581
/**
582
 * dma_async_is_tx_complete - poll for transaction completion
C
Chris Leech 已提交
583 584 585 586 587 588 589 590 591
 * @chan: DMA channel
 * @cookie: transaction identifier to check status of
 * @last: returns last completed cookie, can be NULL
 * @used: returns last issued cookie, can be NULL
 *
 * If @last and @used are passed in, upon return they reflect the driver
 * internal state and can be used with dma_async_is_complete() to check
 * the status of multiple cookies without re-checking hardware state.
 */
592
static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
C
Chris Leech 已提交
593 594
	dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
{
595 596 597 598 599 600 601 602 603
	struct dma_tx_state state;
	enum dma_status status;

	status = chan->device->device_tx_status(chan, cookie, &state);
	if (last)
		*last = state.last;
	if (used)
		*used = state.used;
	return status;
C
Chris Leech 已提交
604 605
}

606 607 608
#define dma_async_memcpy_complete(chan, cookie, last, used)\
	dma_async_is_tx_complete(chan, cookie, last, used)

C
Chris Leech 已提交
609 610 611 612 613 614 615
/**
 * dma_async_is_complete - test a cookie against chan state
 * @cookie: transaction identifier to test status of
 * @last_complete: last know completed transaction
 * @last_used: last cookie value handed out
 *
 * dma_async_is_complete() is used in dma_async_memcpy_complete()
S
Sebastian Siewior 已提交
616
 * the test logic is separated for lightweight testing of multiple cookies
C
Chris Leech 已提交
617 618 619 620 621 622 623 624 625 626 627 628 629 630
 */
static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
			dma_cookie_t last_complete, dma_cookie_t last_used)
{
	if (last_complete <= last_used) {
		if ((cookie <= last_complete) || (cookie > last_used))
			return DMA_SUCCESS;
	} else {
		if ((cookie <= last_complete) && (cookie > last_used))
			return DMA_SUCCESS;
	}
	return DMA_IN_PROGRESS;
}

631 632 633 634 635 636 637 638 639 640
static inline void
dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
{
	if (st) {
		st->last = last;
		st->used = used;
		st->residue = residue;
	}
}

641
enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
642 643
#ifdef CONFIG_DMA_ENGINE
enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
644
void dma_issue_pending_all(void);
645 646 647 648 649
#else
static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
{
	return DMA_SUCCESS;
}
650 651 652 653
static inline void dma_issue_pending_all(void)
{
	do { } while (0);
}
654
#endif
C
Chris Leech 已提交
655 656 657 658 659

/* --- DMA device --- */

int dma_async_device_register(struct dma_device *device);
void dma_async_device_unregister(struct dma_device *device);
660
void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
661
struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
662 663 664
#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
void dma_release_channel(struct dma_chan *chan);
C
Chris Leech 已提交
665

666 667 668
/* --- Helper iov-locking functions --- */

struct dma_page_list {
669
	char __user *base_address;
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	int nr_pages;
	struct page **pages;
};

struct dma_pinned_list {
	int nr_iovecs;
	struct dma_page_list page_list[0];
};

struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);

dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
	struct dma_pinned_list *pinned_list, struct page *page,
	unsigned int offset, size_t len);

C
Chris Leech 已提交
688
#endif /* DMAENGINE_H */