pcie-rcar.c 29.6 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * PCIe driver for Renesas R-Car SoCs
 *  Copyright (C) 2014 Renesas Electronics Europe Ltd
 *
 * Based on:
 *  arch/sh/drivers/pci/pcie-sh7786.c
 *  arch/sh/drivers/pci/ops-sh7786.c
 *  Copyright (C) 2009 - 2011  Paul Mundt
 *
10 11
 * Author: Phil Edworthy <phil.edworthy@renesas.com>
 *
12 13 14 15 16 17 18 19
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
20 21
#include <linux/irq.h>
#include <linux/irqdomain.h>
22
#include <linux/kernel.h>
23
#include <linux/init.h>
24
#include <linux/msi.h>
25 26 27 28 29 30
#include <linux/of_address.h>
#include <linux/of_irq.h>
#include <linux/of_pci.h>
#include <linux/of_platform.h>
#include <linux/pci.h>
#include <linux/platform_device.h>
31
#include <linux/pm_runtime.h>
32 33 34 35 36 37 38 39 40 41
#include <linux/slab.h>

#define PCIECAR			0x000010
#define PCIECCTLR		0x000018
#define  CONFIG_SEND_ENABLE	(1 << 31)
#define  TYPE0			(0 << 8)
#define  TYPE1			(1 << 8)
#define PCIECDR			0x000020
#define PCIEMSR			0x000028
#define PCIEINTXR		0x000400
42
#define PCIEMSITXR		0x000840
43 44 45 46 47 48 49 50

/* Transfer control */
#define PCIETCTLR		0x02000
#define  CFINIT			1
#define PCIETSTR		0x02004
#define  DATA_LINK_ACTIVE	1
#define PCIEERRFR		0x02020
#define  UNSUPPORTED_REQUEST	(1 << 4)
51 52 53 54 55
#define PCIEMSIFR		0x02044
#define PCIEMSIALR		0x02048
#define  MSIFE			1
#define PCIEMSIAUR		0x0204c
#define PCIEMSIIER		0x02050
56 57 58 59 60 61 62 63 64 65 66 67

/* root port address */
#define PCIEPRAR(x)		(0x02080 + ((x) * 0x4))

/* local address reg & mask */
#define PCIELAR(x)		(0x02200 + ((x) * 0x20))
#define PCIELAMR(x)		(0x02208 + ((x) * 0x20))
#define  LAM_PREFETCH		(1 << 3)
#define  LAM_64BIT		(1 << 2)
#define  LAR_ENABLE		(1 << 1)

/* PCIe address reg & mask */
68 69
#define PCIEPALR(x)		(0x03400 + ((x) * 0x20))
#define PCIEPAUR(x)		(0x03404 + ((x) * 0x20))
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
#define PCIEPAMR(x)		(0x03408 + ((x) * 0x20))
#define PCIEPTCTLR(x)		(0x0340c + ((x) * 0x20))
#define  PAR_ENABLE		(1 << 31)
#define  IO_SPACE		(1 << 8)

/* Configuration */
#define PCICONF(x)		(0x010000 + ((x) * 0x4))
#define PMCAP(x)		(0x010040 + ((x) * 0x4))
#define EXPCAP(x)		(0x010070 + ((x) * 0x4))
#define VCCAP(x)		(0x010100 + ((x) * 0x4))

/* link layer */
#define IDSETR1			0x011004
#define TLCTLR			0x011048
#define MACSR			0x011054
85 86 87 88 89 90
#define  SPCHGFIN		(1 << 4)
#define  SPCHGFAIL		(1 << 6)
#define  SPCHGSUC		(1 << 7)
#define  LINK_SPEED		(0xf << 16)
#define  LINK_SPEED_2_5GTS	(1 << 16)
#define  LINK_SPEED_5_0GTS	(2 << 16)
91
#define MACCTLR			0x011058
92
#define  SPEED_CHANGE		(1 << 24)
93
#define  SCRAMBLE_DISABLE	(1 << 27)
94 95 96
#define MACS2R			0x011078
#define MACCGSPSETR		0x011084
#define  SPCNGRSN		(1 << 31)
97 98 99 100 101 102 103 104 105 106 107

/* R-Car H1 PHY */
#define H1_PCIEPHYADRR		0x04000c
#define  WRITE_CMD		(1 << 16)
#define  PHY_ACK		(1 << 24)
#define  RATE_POS		12
#define  LANE_POS		8
#define  ADR_POS		0
#define H1_PCIEPHYDOUTR		0x040014
#define H1_PCIEPHYSR		0x040018

108 109 110 111 112
/* R-Car Gen2 PHY */
#define GEN2_PCIEPHYADDR	0x780
#define GEN2_PCIEPHYDATA	0x784
#define GEN2_PCIEPHYCTRL	0x78c

113 114
#define INT_PCI_MSI_NR	32

115 116 117 118 119 120 121 122 123
#define RCONF(x)	(PCICONF(0)+(x))
#define RPMCAP(x)	(PMCAP(0)+(x))
#define REXPCAP(x)	(EXPCAP(0)+(x))
#define RVCCAP(x)	(VCCAP(0)+(x))

#define  PCIE_CONF_BUS(b)	(((b) & 0xff) << 24)
#define  PCIE_CONF_DEV(d)	(((d) & 0x1f) << 19)
#define  PCIE_CONF_FUNC(f)	(((f) & 0x7) << 16)

124
#define RCAR_PCI_MAX_RESOURCES 4
125 126
#define MAX_NR_INBOUND_MAPS 6

127 128 129
struct rcar_msi {
	DECLARE_BITMAP(used, INT_PCI_MSI_NR);
	struct irq_domain *domain;
130
	struct msi_controller chip;
131 132 133 134 135 136
	unsigned long pages;
	struct mutex lock;
	int irq1;
	int irq2;
};

137
static inline struct rcar_msi *to_rcar_msi(struct msi_controller *chip)
138 139 140 141
{
	return container_of(chip, struct rcar_msi, chip);
}

142 143 144 145
/* Structure representing the PCIe interface */
struct rcar_pcie {
	struct device		*dev;
	void __iomem		*base;
146
	struct list_head	resources;
147 148 149
	int			root_bus_nr;
	struct clk		*clk;
	struct clk		*bus_clk;
150
	struct			rcar_msi msi;
151 152
};

153 154
static void rcar_pci_write_reg(struct rcar_pcie *pcie, unsigned long val,
			       unsigned long reg)
155 156 157 158
{
	writel(val, pcie->base + reg);
}

159 160
static unsigned long rcar_pci_read_reg(struct rcar_pcie *pcie,
				       unsigned long reg)
161 162 163 164 165
{
	return readl(pcie->base + reg);
}

enum {
166 167
	RCAR_PCI_ACCESS_READ,
	RCAR_PCI_ACCESS_WRITE,
168 169 170 171 172
};

static void rcar_rmw32(struct rcar_pcie *pcie, int where, u32 mask, u32 data)
{
	int shift = 8 * (where & 3);
173
	u32 val = rcar_pci_read_reg(pcie, where & ~3);
174 175 176

	val &= ~(mask << shift);
	val |= data << shift;
177
	rcar_pci_write_reg(pcie, val, where & ~3);
178 179 180 181 182
}

static u32 rcar_read_conf(struct rcar_pcie *pcie, int where)
{
	int shift = 8 * (where & 3);
183
	u32 val = rcar_pci_read_reg(pcie, where & ~3);
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218

	return val >> shift;
}

/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
static int rcar_pcie_config_access(struct rcar_pcie *pcie,
		unsigned char access_type, struct pci_bus *bus,
		unsigned int devfn, int where, u32 *data)
{
	int dev, func, reg, index;

	dev = PCI_SLOT(devfn);
	func = PCI_FUNC(devfn);
	reg = where & ~3;
	index = reg / 4;

	/*
	 * While each channel has its own memory-mapped extended config
	 * space, it's generally only accessible when in endpoint mode.
	 * When in root complex mode, the controller is unable to target
	 * itself with either type 0 or type 1 accesses, and indeed, any
	 * controller initiated target transfer to its own config space
	 * result in a completer abort.
	 *
	 * Each channel effectively only supports a single device, but as
	 * the same channel <-> device access works for any PCI_SLOT()
	 * value, we cheat a bit here and bind the controller's config
	 * space to devfn 0 in order to enable self-enumeration. In this
	 * case the regular ECAR/ECDR path is sidelined and the mangled
	 * config access itself is initiated as an internal bus transaction.
	 */
	if (pci_is_root_bus(bus)) {
		if (dev != 0)
			return PCIBIOS_DEVICE_NOT_FOUND;

219 220
		if (access_type == RCAR_PCI_ACCESS_READ) {
			*data = rcar_pci_read_reg(pcie, PCICONF(index));
221 222 223 224 225
		} else {
			/* Keep an eye out for changes to the root bus number */
			if (pci_is_root_bus(bus) && (reg == PCI_PRIMARY_BUS))
				pcie->root_bus_nr = *data & 0xff;

226
			rcar_pci_write_reg(pcie, *data, PCICONF(index));
227 228 229 230 231 232 233 234 235
		}

		return PCIBIOS_SUCCESSFUL;
	}

	if (pcie->root_bus_nr < 0)
		return PCIBIOS_DEVICE_NOT_FOUND;

	/* Clear errors */
236
	rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR);
237 238

	/* Set the PIO address */
239 240
	rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) |
		PCIE_CONF_DEV(dev) | PCIE_CONF_FUNC(func) | reg, PCIECAR);
241 242 243

	/* Enable the configuration access */
	if (bus->parent->number == pcie->root_bus_nr)
244
		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE0, PCIECCTLR);
245
	else
246
		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE1, PCIECCTLR);
247 248

	/* Check for errors */
249
	if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST)
250 251 252 253 254 255 256
		return PCIBIOS_DEVICE_NOT_FOUND;

	/* Check for master and target aborts */
	if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) &
		(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT))
		return PCIBIOS_DEVICE_NOT_FOUND;

257 258
	if (access_type == RCAR_PCI_ACCESS_READ)
		*data = rcar_pci_read_reg(pcie, PCIECDR);
259
	else
260
		rcar_pci_write_reg(pcie, *data, PCIECDR);
261 262

	/* Disable the configuration access */
263
	rcar_pci_write_reg(pcie, 0, PCIECCTLR);
264 265 266 267 268 269 270

	return PCIBIOS_SUCCESSFUL;
}

static int rcar_pcie_read_conf(struct pci_bus *bus, unsigned int devfn,
			       int where, int size, u32 *val)
{
271
	struct rcar_pcie *pcie = bus->sysdata;
272 273
	int ret;

274
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
275 276 277 278 279 280 281 282 283 284 285
				      bus, devfn, where, val);
	if (ret != PCIBIOS_SUCCESSFUL) {
		*val = 0xffffffff;
		return ret;
	}

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 2))) & 0xffff;

286 287
	dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
		bus->number, devfn, where, size, (unsigned long)*val);
288 289 290 291 292 293 294 295

	return ret;
}

/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
static int rcar_pcie_write_conf(struct pci_bus *bus, unsigned int devfn,
				int where, int size, u32 val)
{
296
	struct rcar_pcie *pcie = bus->sysdata;
297 298 299
	int shift, ret;
	u32 data;

300
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
301 302 303 304
				      bus, devfn, where, &data);
	if (ret != PCIBIOS_SUCCESSFUL)
		return ret;

305 306
	dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
		bus->number, devfn, where, size, (unsigned long)val);
307 308 309 310 311 312 313 314 315 316 317 318

	if (size == 1) {
		shift = 8 * (where & 3);
		data &= ~(0xff << shift);
		data |= ((val & 0xff) << shift);
	} else if (size == 2) {
		shift = 8 * (where & 2);
		data &= ~(0xffff << shift);
		data |= ((val & 0xffff) << shift);
	} else
		data = val;

319
	ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_WRITE,
320 321 322 323 324 325 326 327 328 329
				      bus, devfn, where, &data);

	return ret;
}

static struct pci_ops rcar_pcie_ops = {
	.read	= rcar_pcie_read_conf,
	.write	= rcar_pcie_write_conf,
};

330 331
static void rcar_pcie_setup_window(int win, struct rcar_pcie *pcie,
				   struct resource *res)
332 333 334
{
	/* Setup PCIe address space mappings for each resource */
	resource_size_t size;
335
	resource_size_t res_start;
336 337
	u32 mask;

338
	rcar_pci_write_reg(pcie, 0x00000000, PCIEPTCTLR(win));
339 340 341 342 343 344 345

	/*
	 * The PAMR mask is calculated in units of 128Bytes, which
	 * keeps things pretty simple.
	 */
	size = resource_size(res);
	mask = (roundup_pow_of_two(size) / SZ_128) - 1;
346
	rcar_pci_write_reg(pcie, mask << 7, PCIEPAMR(win));
347

348 349 350 351 352
	if (res->flags & IORESOURCE_IO)
		res_start = pci_pio_to_address(res->start);
	else
		res_start = res->start;

353
	rcar_pci_write_reg(pcie, upper_32_bits(res_start), PCIEPAUR(win));
354
	rcar_pci_write_reg(pcie, lower_32_bits(res_start) & ~0x7F,
355
			   PCIEPALR(win));
356 357 358 359 360 361

	/* First resource is for IO */
	mask = PAR_ENABLE;
	if (res->flags & IORESOURCE_IO)
		mask |= IO_SPACE;

362
	rcar_pci_write_reg(pcie, mask, PCIEPTCTLR(win));
363 364
}

365
static int rcar_pcie_setup(struct list_head *resource, struct rcar_pcie *pci)
366
{
367 368
	struct resource_entry *win;
	int i = 0;
369 370

	/* Setup PCI resources */
371 372
	resource_list_for_each_entry(win, &pci->resources) {
		struct resource *res = win->res;
373 374 375 376

		if (!res->flags)
			continue;

377 378 379 380 381 382 383 384 385 386 387
		switch (resource_type(res)) {
		case IORESOURCE_IO:
		case IORESOURCE_MEM:
			rcar_pcie_setup_window(i, pci, res);
			i++;
			break;
		case IORESOURCE_BUS:
			pci->root_bus_nr = res->start;
			break;
		default:
			continue;
388 389
		}

390
		pci_add_resource(resource, res);
391 392 393 394 395
	}

	return 1;
}

396 397
static void rcar_pcie_force_speedup(struct rcar_pcie *pcie)
{
398
	struct device *dev = pcie->dev;
399 400 401 402 403 404 405
	unsigned int timeout = 1000;
	u32 macsr;

	if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS)
		return;

	if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) {
406
		dev_err(dev, "Speed change already in progress\n");
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
		return;
	}

	macsr = rcar_pci_read_reg(pcie, MACSR);
	if ((macsr & LINK_SPEED) == LINK_SPEED_5_0GTS)
		goto done;

	/* Set target link speed to 5.0 GT/s */
	rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS,
		   PCI_EXP_LNKSTA_CLS_5_0GB);

	/* Set speed change reason as intentional factor */
	rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0);

	/* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */
	if (macsr & (SPCHGFIN | SPCHGSUC | SPCHGFAIL))
		rcar_pci_write_reg(pcie, macsr, MACSR);

	/* Start link speed change */
	rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE);

	while (timeout--) {
		macsr = rcar_pci_read_reg(pcie, MACSR);
		if (macsr & SPCHGFIN) {
			/* Clear the interrupt bits */
			rcar_pci_write_reg(pcie, macsr, MACSR);

			if (macsr & SPCHGFAIL)
435
				dev_err(dev, "Speed change failed\n");
436 437 438 439 440 441 442

			goto done;
		}

		msleep(1);
	};

443
	dev_err(dev, "Speed change timed out\n");
444 445

done:
446
	dev_info(dev, "Current link speed is %s GT/s\n",
447 448 449
		 (macsr & LINK_SPEED) == LINK_SPEED_5_0GTS ? "5" : "2.5");
}

450
static int rcar_pcie_enable(struct rcar_pcie *pcie)
451
{
452
	struct device *dev = pcie->dev;
453 454
	struct pci_bus *bus, *child;
	LIST_HEAD(res);
455

456 457 458
	/* Try setting 5 GT/s link speed */
	rcar_pcie_force_speedup(pcie);

459
	rcar_pcie_setup(&res, pcie);
460

461
	pci_add_flags(PCI_REASSIGN_ALL_RSRC | PCI_REASSIGN_ALL_BUS);
462 463

	if (IS_ENABLED(CONFIG_PCI_MSI))
464
		bus = pci_scan_root_bus_msi(dev, pcie->root_bus_nr,
465 466
				&rcar_pcie_ops, pcie, &res, &pcie->msi.chip);
	else
467
		bus = pci_scan_root_bus(dev, pcie->root_bus_nr,
468 469 470
				&rcar_pcie_ops, pcie, &res);

	if (!bus) {
471
		dev_err(dev, "Scanning rootbus failed");
472 473 474 475 476
		return -ENODEV;
	}

	pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);

477 478
	pci_bus_size_bridges(bus);
	pci_bus_assign_resources(bus);
479

480 481
	list_for_each_entry(child, &bus->children, node)
		pcie_bus_configure_settings(child);
482 483 484 485

	pci_bus_add_devices(bus);

	return 0;
486 487 488 489
}

static int phy_wait_for_ack(struct rcar_pcie *pcie)
{
490
	struct device *dev = pcie->dev;
491 492 493
	unsigned int timeout = 100;

	while (timeout--) {
494
		if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK)
495 496 497 498 499
			return 0;

		udelay(100);
	}

500
	dev_err(dev, "Access to PCIe phy timed out\n");
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516

	return -ETIMEDOUT;
}

static void phy_write_reg(struct rcar_pcie *pcie,
				 unsigned int rate, unsigned int addr,
				 unsigned int lane, unsigned int data)
{
	unsigned long phyaddr;

	phyaddr = WRITE_CMD |
		((rate & 1) << RATE_POS) |
		((lane & 0xf) << LANE_POS) |
		((addr & 0xff) << ADR_POS);

	/* Set write data */
517 518
	rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR);
	rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR);
519 520 521 522 523

	/* Ignore errors as they will be dealt with if the data link is down */
	phy_wait_for_ack(pcie);

	/* Clear command */
524 525
	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR);
	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR);
526 527 528 529 530 531 532 533 534 535

	/* Ignore errors as they will be dealt with if the data link is down */
	phy_wait_for_ack(pcie);
}

static int rcar_pcie_wait_for_dl(struct rcar_pcie *pcie)
{
	unsigned int timeout = 10;

	while (timeout--) {
536
		if ((rcar_pci_read_reg(pcie, PCIETSTR) & DATA_LINK_ACTIVE))
537 538 539 540 541 542 543 544 545 546 547 548 549
			return 0;

		msleep(5);
	}

	return -ETIMEDOUT;
}

static int rcar_pcie_hw_init(struct rcar_pcie *pcie)
{
	int err;

	/* Begin initialization */
550
	rcar_pci_write_reg(pcie, 0, PCIETCTLR);
551 552

	/* Set mode */
553
	rcar_pci_write_reg(pcie, 1, PCIEMSR);
554 555 556 557 558 559

	/*
	 * Initial header for port config space is type 1, set the device
	 * class to match. Hardware takes care of propagating the IDSETR
	 * settings, so there is no need to bother with a quirk.
	 */
560
	rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI << 16, IDSETR1);
561 562 563 564 565 566 567 568 569

	/*
	 * Setup Secondary Bus Number & Subordinate Bus Number, even though
	 * they aren't used, to avoid bridge being detected as broken.
	 */
	rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1);
	rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1);

	/* Initialize default capabilities. */
570
	rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP);
571 572 573 574 575 576
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS),
		PCI_EXP_FLAGS_TYPE, PCI_EXP_TYPE_ROOT_PORT << 4);
	rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f,
		PCI_HEADER_TYPE_BRIDGE);

	/* Enable data link layer active state reporting */
577 578
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC,
		PCI_EXP_LNKCAP_DLLLARC);
579 580 581 582 583

	/* Write out the physical slot number = 0 */
	rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0);

	/* Set the completion timer timeout to the maximum 50ms. */
584
	rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50);
585 586

	/* Terminate list of capabilities (Next Capability Offset=0) */
587
	rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0);
588

589 590
	/* Enable MSI */
	if (IS_ENABLED(CONFIG_PCI_MSI))
591
		rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR);
592

593
	/* Finish initialization - establish a PCI Express link */
594
	rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631

	/* This will timeout if we don't have a link. */
	err = rcar_pcie_wait_for_dl(pcie);
	if (err)
		return err;

	/* Enable INTx interrupts */
	rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8);

	wmb();

	return 0;
}

static int rcar_pcie_hw_init_h1(struct rcar_pcie *pcie)
{
	unsigned int timeout = 10;

	/* Initialize the phy */
	phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191);
	phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180);
	phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188);
	phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188);
	phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014);
	phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014);
	phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0);
	phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB);
	phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062);
	phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000);
	phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000);
	phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806);

	phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5);
	phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F);
	phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000);

	while (timeout--) {
632
		if (rcar_pci_read_reg(pcie, H1_PCIEPHYSR))
633 634 635 636 637 638 639 640
			return rcar_pcie_hw_init(pcie);

		msleep(5);
	}

	return -ETIMEDOUT;
}

641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static int rcar_pcie_hw_init_gen2(struct rcar_pcie *pcie)
{
	/*
	 * These settings come from the R-Car Series, 2nd Generation User's
	 * Manual, section 50.3.1 (2) Initialization of the physical layer.
	 */
	rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR);
	rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA);
	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);

	rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR);
	/* The following value is for DC connection, no termination resistor */
	rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA);
	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);

	return rcar_pcie_hw_init(pcie);
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
static int rcar_msi_alloc(struct rcar_msi *chip)
{
	int msi;

	mutex_lock(&chip->lock);

	msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
	if (msi < INT_PCI_MSI_NR)
		set_bit(msi, chip->used);
	else
		msi = -ENOSPC;

	mutex_unlock(&chip->lock);

	return msi;
}

678 679 680 681 682 683 684 685 686 687 688 689
static int rcar_msi_alloc_region(struct rcar_msi *chip, int no_irqs)
{
	int msi;

	mutex_lock(&chip->lock);
	msi = bitmap_find_free_region(chip->used, INT_PCI_MSI_NR,
				      order_base_2(no_irqs));
	mutex_unlock(&chip->lock);

	return msi;
}

690 691 692 693 694 695 696 697 698 699 700
static void rcar_msi_free(struct rcar_msi *chip, unsigned long irq)
{
	mutex_lock(&chip->lock);
	clear_bit(irq, chip->used);
	mutex_unlock(&chip->lock);
}

static irqreturn_t rcar_pcie_msi_irq(int irq, void *data)
{
	struct rcar_pcie *pcie = data;
	struct rcar_msi *msi = &pcie->msi;
701
	struct device *dev = pcie->dev;
702 703
	unsigned long reg;

704
	reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
705 706 707 708 709 710 711 712 713 714

	/* MSI & INTx share an interrupt - we only handle MSI here */
	if (!reg)
		return IRQ_NONE;

	while (reg) {
		unsigned int index = find_first_bit(&reg, 32);
		unsigned int irq;

		/* clear the interrupt */
715
		rcar_pci_write_reg(pcie, 1 << index, PCIEMSIFR);
716 717 718 719 720 721

		irq = irq_find_mapping(msi->domain, index);
		if (irq) {
			if (test_bit(index, msi->used))
				generic_handle_irq(irq);
			else
722
				dev_info(dev, "unhandled MSI\n");
723 724
		} else {
			/* Unknown MSI, just clear it */
725
			dev_dbg(dev, "unexpected MSI\n");
726 727 728
		}

		/* see if there's any more pending in this vector */
729
		reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
730 731 732 733 734
	}

	return IRQ_HANDLED;
}

735
static int rcar_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
736 737 738 739 740 741 742 743 744 745 746 747
			      struct msi_desc *desc)
{
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
	struct msi_msg msg;
	unsigned int irq;
	int hwirq;

	hwirq = rcar_msi_alloc(msi);
	if (hwirq < 0)
		return hwirq;

748
	irq = irq_find_mapping(msi->domain, hwirq);
749 750 751 752 753 754 755
	if (!irq) {
		rcar_msi_free(msi, hwirq);
		return -EINVAL;
	}

	irq_set_msi_desc(irq, desc);

756 757
	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
758 759
	msg.data = hwirq;

760
	pci_write_msi_msg(irq, &msg);
761 762 763 764

	return 0;
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
static int rcar_msi_setup_irqs(struct msi_controller *chip,
			       struct pci_dev *pdev, int nvec, int type)
{
	struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct msi_desc *desc;
	struct msi_msg msg;
	unsigned int irq;
	int hwirq;
	int i;

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	hwirq = rcar_msi_alloc_region(msi, nvec);
	if (hwirq < 0)
		return -ENOSPC;

	irq = irq_find_mapping(msi->domain, hwirq);
	if (!irq)
		return -ENOSPC;

	for (i = 0; i < nvec; i++) {
		/*
		 * irq_create_mapping() called from rcar_pcie_probe() pre-
		 * allocates descs,  so there is no need to allocate descs here.
		 * We can therefore assume that if irq_find_mapping() above
		 * returns non-zero, then the descs are also successfully
		 * allocated.
		 */
		if (irq_set_msi_desc_off(irq, i, desc)) {
			/* TODO: clear */
			return -EINVAL;
		}
	}

	desc->nvec_used = nvec;
	desc->msi_attrib.multiple = order_base_2(nvec);

	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
	msg.data = hwirq;

	pci_write_msi_msg(irq, &msg);

	return 0;
}

817
static void rcar_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
818 819 820 821 822 823 824 825 826
{
	struct rcar_msi *msi = to_rcar_msi(chip);
	struct irq_data *d = irq_get_irq_data(irq);

	rcar_msi_free(msi, d->hwirq);
}

static struct irq_chip rcar_msi_irq_chip = {
	.name = "R-Car PCIe MSI",
827 828 829 830
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
};

static int rcar_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &rcar_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = rcar_msi_map,
};

static int rcar_pcie_enable_msi(struct rcar_pcie *pcie)
{
848
	struct device *dev = pcie->dev;
849 850
	struct rcar_msi *msi = &pcie->msi;
	unsigned long base;
851
	int err, i;
852 853 854

	mutex_init(&msi->lock);

855
	msi->chip.dev = dev;
856
	msi->chip.setup_irq = rcar_msi_setup_irq;
857
	msi->chip.setup_irqs = rcar_msi_setup_irqs;
858 859
	msi->chip.teardown_irq = rcar_msi_teardown_irq;

860
	msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
861 862
					    &msi_domain_ops, &msi->chip);
	if (!msi->domain) {
863
		dev_err(dev, "failed to create IRQ domain\n");
864 865 866
		return -ENOMEM;
	}

867 868 869
	for (i = 0; i < INT_PCI_MSI_NR; i++)
		irq_create_mapping(msi->domain, i);

870
	/* Two irqs are for MSI, but they are also used for non-MSI irqs */
871
	err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq,
872 873
			       IRQF_SHARED | IRQF_NO_THREAD,
			       rcar_msi_irq_chip.name, pcie);
874
	if (err < 0) {
875
		dev_err(dev, "failed to request IRQ: %d\n", err);
876 877 878
		goto err;
	}

879
	err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq,
880 881
			       IRQF_SHARED | IRQF_NO_THREAD,
			       rcar_msi_irq_chip.name, pcie);
882
	if (err < 0) {
883
		dev_err(dev, "failed to request IRQ: %d\n", err);
884 885 886 887 888 889 890
		goto err;
	}

	/* setup MSI data target */
	msi->pages = __get_free_pages(GFP_KERNEL, 0);
	base = virt_to_phys((void *)msi->pages);

891 892
	rcar_pci_write_reg(pcie, base | MSIFE, PCIEMSIALR);
	rcar_pci_write_reg(pcie, 0, PCIEMSIAUR);
893 894

	/* enable all MSI interrupts */
895
	rcar_pci_write_reg(pcie, 0xffffffff, PCIEMSIIER);
896 897 898 899 900 901 902 903

	return 0;

err:
	irq_domain_remove(msi->domain);
	return err;
}

904
static int rcar_pcie_get_resources(struct rcar_pcie *pcie)
905
{
906
	struct device *dev = pcie->dev;
907
	struct resource res;
908
	int err, i;
909

910
	err = of_address_to_resource(dev->of_node, 0, &res);
911 912 913
	if (err)
		return err;

914
	pcie->base = devm_ioremap_resource(dev, &res);
915 916 917
	if (IS_ERR(pcie->base))
		return PTR_ERR(pcie->base);

918
	pcie->clk = devm_clk_get(dev, "pcie");
919
	if (IS_ERR(pcie->clk)) {
920
		dev_err(dev, "cannot get platform clock\n");
921 922 923 924
		return PTR_ERR(pcie->clk);
	}
	err = clk_prepare_enable(pcie->clk);
	if (err)
925
		return err;
926

927
	pcie->bus_clk = devm_clk_get(dev, "pcie_bus");
928
	if (IS_ERR(pcie->bus_clk)) {
929
		dev_err(dev, "cannot get pcie bus clock\n");
930 931 932 933 934
		err = PTR_ERR(pcie->bus_clk);
		goto fail_clk;
	}
	err = clk_prepare_enable(pcie->bus_clk);
	if (err)
935
		goto fail_clk;
936

937
	i = irq_of_parse_and_map(dev->of_node, 0);
938
	if (!i) {
939
		dev_err(dev, "cannot get platform resources for msi interrupt\n");
940 941 942 943 944
		err = -ENOENT;
		goto err_map_reg;
	}
	pcie->msi.irq1 = i;

945
	i = irq_of_parse_and_map(dev->of_node, 1);
946
	if (!i) {
947
		dev_err(dev, "cannot get platform resources for msi interrupt\n");
948 949 950 951 952
		err = -ENOENT;
		goto err_map_reg;
	}
	pcie->msi.irq2 = i;

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
	return 0;

err_map_reg:
	clk_disable_unprepare(pcie->bus_clk);
fail_clk:
	clk_disable_unprepare(pcie->clk);

	return err;
}

static int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie,
				    struct of_pci_range *range,
				    int *index)
{
	u64 restype = range->flags;
	u64 cpu_addr = range->cpu_addr;
	u64 cpu_end = range->cpu_addr + range->size;
	u64 pci_addr = range->pci_addr;
	u32 flags = LAM_64BIT | LAR_ENABLE;
	u64 mask;
	u64 size;
	int idx = *index;

	if (restype & IORESOURCE_PREFETCH)
		flags |= LAM_PREFETCH;

	/*
	 * If the size of the range is larger than the alignment of the start
	 * address, we have to use multiple entries to perform the mapping.
	 */
	if (cpu_addr > 0) {
		unsigned long nr_zeros = __ffs64(cpu_addr);
		u64 alignment = 1ULL << nr_zeros;
986

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
		size = min(range->size, alignment);
	} else {
		size = range->size;
	}
	/* Hardware supports max 4GiB inbound region */
	size = min(size, 1ULL << 32);

	mask = roundup_pow_of_two(size) - 1;
	mask &= ~0xf;

	while (cpu_addr < cpu_end) {
		/*
		 * Set up 64-bit inbound regions as the range parser doesn't
		 * distinguish between 32 and 64-bit types.
		 */
1002 1003
		rcar_pci_write_reg(pcie, lower_32_bits(pci_addr),
				   PCIEPRAR(idx));
1004
		rcar_pci_write_reg(pcie, lower_32_bits(cpu_addr), PCIELAR(idx));
1005 1006
		rcar_pci_write_reg(pcie, lower_32_bits(mask) | flags,
				   PCIELAMR(idx));
1007

1008 1009 1010 1011
		rcar_pci_write_reg(pcie, upper_32_bits(pci_addr),
				   PCIEPRAR(idx + 1));
		rcar_pci_write_reg(pcie, upper_32_bits(cpu_addr),
				   PCIELAR(idx + 1));
1012
		rcar_pci_write_reg(pcie, 0, PCIELAMR(idx + 1));
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

		pci_addr += size;
		cpu_addr += size;
		idx += 2;

		if (idx > MAX_NR_INBOUND_MAPS) {
			dev_err(pcie->dev, "Failed to map inbound regions!\n");
			return -EINVAL;
		}
	}
	*index = idx;

	return 0;
}

static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
				     struct device_node *node)
{
	const int na = 3, ns = 2;
	int rlen;

	parser->node = node;
	parser->pna = of_n_addr_cells(node);
	parser->np = parser->pna + na + ns;

	parser->range = of_get_property(node, "dma-ranges", &rlen);
	if (!parser->range)
		return -ENOENT;

	parser->end = parser->range + rlen / sizeof(__be32);
	return 0;
}

static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie *pcie,
					  struct device_node *np)
{
	struct of_pci_range range;
	struct of_pci_range_parser parser;
	int index = 0;
	int err;

	if (pci_dma_range_parser_init(&parser, np))
		return -EINVAL;

	/* Get the dma-ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		u64 end = range.cpu_addr + range.size - 1;
1060

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
		dev_dbg(pcie->dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n",
			range.flags, range.cpu_addr, end, range.pci_addr);

		err = rcar_pcie_inbound_ranges(pcie, &range, &index);
		if (err)
			return err;
	}

	return 0;
}

static const struct of_device_id rcar_pcie_of_match[] = {
	{ .compatible = "renesas,pcie-r8a7779", .data = rcar_pcie_hw_init_h1 },
1074 1075 1076 1077 1078 1079
	{ .compatible = "renesas,pcie-rcar-gen2",
	  .data = rcar_pcie_hw_init_gen2 },
	{ .compatible = "renesas,pcie-r8a7790",
	  .data = rcar_pcie_hw_init_gen2 },
	{ .compatible = "renesas,pcie-r8a7791",
	  .data = rcar_pcie_hw_init_gen2 },
1080
	{ .compatible = "renesas,pcie-r8a7795", .data = rcar_pcie_hw_init },
1081 1082
	{},
};
1083 1084 1085 1086 1087 1088 1089

static int rcar_pcie_parse_request_of_pci_ranges(struct rcar_pcie *pci)
{
	int err;
	struct device *dev = pci->dev;
	struct device_node *np = dev->of_node;
	resource_size_t iobase;
1090
	struct resource_entry *win, *tmp;
1091

1092 1093
	err = of_pci_get_host_bridge_resources(np, 0, 0xff, &pci->resources,
					       &iobase);
1094 1095 1096
	if (err)
		return err;

1097 1098 1099 1100
	err = devm_request_pci_bus_resources(dev, &pci->resources);
	if (err)
		goto out_release_res;

1101
	resource_list_for_each_entry_safe(win, tmp, &pci->resources) {
1102
		struct resource *res = win->res;
1103

1104
		if (resource_type(res) == IORESOURCE_IO) {
1105
			err = pci_remap_iospace(res, iobase);
1106
			if (err) {
1107 1108
				dev_warn(dev, "error %d: failed to map resource %pR\n",
					 err, res);
1109 1110 1111

				resource_list_destroy_entry(win);
			}
1112 1113 1114 1115 1116 1117
		}
	}

	return 0;

out_release_res:
1118
	pci_free_resource_list(&pci->resources);
1119 1120 1121
	return err;
}

1122 1123
static int rcar_pcie_probe(struct platform_device *pdev)
{
1124
	struct device *dev = &pdev->dev;
1125 1126 1127
	struct rcar_pcie *pcie;
	unsigned int data;
	const struct of_device_id *of_id;
1128
	int err;
1129 1130
	int (*hw_init_fn)(struct rcar_pcie *);

1131
	pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1132 1133 1134
	if (!pcie)
		return -ENOMEM;

1135
	pcie->dev = dev;
1136

1137
	INIT_LIST_HEAD(&pcie->resources);
1138

1139
	rcar_pcie_parse_request_of_pci_ranges(pcie);
1140

1141
	err = rcar_pcie_get_resources(pcie);
1142
	if (err < 0) {
1143
		dev_err(dev, "failed to request resources: %d\n", err);
1144 1145 1146
		return err;
	}

1147
	err = rcar_pcie_parse_map_dma_ranges(pcie, dev->of_node);
1148
	if (err)
1149 1150
		return err;

1151
	of_id = of_match_device(rcar_pcie_of_match, dev);
1152 1153 1154 1155
	if (!of_id || !of_id->data)
		return -EINVAL;
	hw_init_fn = of_id->data;

1156 1157
	pm_runtime_enable(dev);
	err = pm_runtime_get_sync(dev);
1158
	if (err < 0) {
1159
		dev_err(dev, "pm_runtime_get_sync failed\n");
1160 1161 1162
		goto err_pm_disable;
	}

1163 1164 1165
	/* Failure to get a link might just be that no cards are inserted */
	err = hw_init_fn(pcie);
	if (err) {
1166
		dev_info(dev, "PCIe link down\n");
1167 1168
		err = 0;
		goto err_pm_put;
1169 1170
	}

1171
	data = rcar_pci_read_reg(pcie, MACSR);
1172
	dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f);
1173

1174 1175 1176
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		err = rcar_pcie_enable_msi(pcie);
		if (err < 0) {
1177
			dev_err(dev,
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
				"failed to enable MSI support: %d\n",
				err);
			goto err_pm_put;
		}
	}

	err = rcar_pcie_enable(pcie);
	if (err)
		goto err_pm_put;

	return 0;

err_pm_put:
1191
	pm_runtime_put(dev);
1192 1193

err_pm_disable:
1194
	pm_runtime_disable(dev);
1195
	return err;
1196 1197 1198 1199
}

static struct platform_driver rcar_pcie_driver = {
	.driver = {
B
Bjorn Helgaas 已提交
1200
		.name = "rcar-pcie",
1201 1202 1203 1204 1205
		.of_match_table = rcar_pcie_of_match,
		.suppress_bind_attrs = true,
	},
	.probe = rcar_pcie_probe,
};
1206
builtin_platform_driver(rcar_pcie_driver);