i915_irq.c 49.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55

/** Interrupts that we mask and unmask at runtime. */
56
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
/* For display hotplug interrupt */
68
static void
69
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
70
{
71 72 73
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
74
		POSTING_READ(DEIMR);
75 76 77 78
	}
}

static inline void
79
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
80
{
81 82 83
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
84
		POSTING_READ(DEIMR);
85 86 87
	}
}

88 89 90 91 92 93 94
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
95
	BUG();
96 97 98 99 100 101 102 103 104 105 106
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
107
		POSTING_READ(reg);
108 109 110 111 112 113 114 115 116 117 118
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
119
		POSTING_READ(reg);
120 121 122
	}
}

123 124 125
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
126
void intel_enable_asle(struct drm_device *dev)
127
{
128 129 130 131
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
132

133
	if (HAS_PCH_SPLIT(dev))
134
		ironlake_enable_display_irq(dev_priv, DE_GSE);
135
	else {
136
		i915_enable_pipestat(dev_priv, 1,
137
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
138
		if (INTEL_INFO(dev)->gen >= 4)
139
			i915_enable_pipestat(dev_priv, 0,
140
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
141
	}
142 143

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
144 145
}

146 147 148 149 150 151 152 153 154 155 156 157 158
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
159
	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
160 161
}

162 163 164 165
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
166 167 168 169
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
170
	u32 high1, high2, low;
171 172

	if (!i915_pipe_enabled(dev, pipe)) {
173 174
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
175 176 177
		return 0;
	}

178 179 180
	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

181 182 183 184 185 186
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
187 188 189
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
190 191
	} while (high1 != high2);

192 193 194
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
195 196
}

197 198 199 200 201 202
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
203 204
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
205 206 207 208 209 210
		return 0;
	}

	return I915_READ(reg);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
					"pipe %d\n", pipe);
		return 0;
	}

	/* Get vtotal. */
	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
	vbl = I915_READ(VBLANK(pipe));

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

277
int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
278 279 280 281
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
282 283
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
284

285 286
	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
287 288 289 290
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
291 292 293 294 295 296 297 298 299 300
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
301 302

	/* Helper routine in DRM core does all the work: */
303 304 305
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
306 307
}

308 309 310 311 312 313 314 315
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
316
	struct drm_mode_config *mode_config = &dev->mode_config;
317 318 319 320 321 322
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

323
	/* Just fire off a uevent and let userspace tell us what to do */
324
	drm_helper_hpd_irq_event(dev);
325 326
}

327 328 329
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
330
	u32 busy_up, busy_down, max_avg, min_avg;
331 332
	u8 new_delay = dev_priv->cur_delay;

333
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
334 335
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
336 337 338 339
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
340
	if (busy_up > max_avg) {
341 342 343 344
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
345
	} else if (busy_down < min_avg) {
346 347 348 349 350 351
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

352 353
	if (ironlake_set_drps(dev, new_delay))
		dev_priv->cur_delay = new_delay;
354 355 356 357

	return;
}

358 359 360 361
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
362
	u32 seqno;
363

364 365 366 367
	if (ring->obj == NULL)
		return;

	seqno = ring->get_seqno(ring);
368
	trace_i915_gem_request_complete(dev, seqno);
369 370

	ring->irq_seqno = seqno;
371
	wake_up_all(&ring->irq_queue);
372

373 374 375 376 377
	dev_priv->hangcheck_count = 0;
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void gen6_pm_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u8 new_delay = dev_priv->cur_delay;
	u32 pm_iir;

	pm_iir = I915_READ(GEN6_PMIIR);
	if (!pm_iir)
		return;

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->min_delay) {
			new_delay = dev_priv->min_delay;
			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
				   ((new_delay << 16) & 0x3f0000));
		} else {
			/* Make sure we continue to get down interrupts
			 * until we hit the minimum frequency */
			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
		}

	}

	gen6_set_rps(dev, new_delay);
	dev_priv->cur_delay = new_delay;

	I915_WRITE(GEN6_PMIIR, pm_iir);
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
static void pch_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 pch_iir;

	pch_iir = I915_READ(SDEIIR);

	if (pch_iir & SDE_AUDIO_POWER_MASK)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
				 SDE_AUDIO_POWER_SHIFT);

	if (pch_iir & SDE_GMBUS)
		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

	if (pch_iir & SDE_FDI_MASK) {
		u32 fdia, fdib;

		fdia = I915_READ(FDI_RXA_IIR);
		fdib = I915_READ(FDI_RXB_IIR);
		DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
	}

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
}

460
static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
461 462 463
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
464
	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
465
	u32 hotplug_mask;
466
	struct drm_i915_master_private *master_priv;
467 468 469 470
	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;

	if (IS_GEN6(dev))
		bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
471

472 473 474
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
475
	POSTING_READ(DEIER);
476

477 478
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
479
	pch_iir = I915_READ(SDEIIR);
480
	pm_iir = I915_READ(GEN6_PMIIR);
481

482 483
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
	    (!IS_GEN6(dev) || pm_iir == 0))
484
		goto done;
485

486 487 488 489 490
	if (HAS_PCH_CPT(dev))
		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
	else
		hotplug_mask = SDE_HOTPLUG_MASK;

491
	ret = IRQ_HANDLED;
492

493 494 495 496 497 498
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
499

500
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
501
		notify_ring(dev, &dev_priv->ring[RCS]);
502
	if (gt_iir & bsd_usr_interrupt)
503 504 505
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GT_BLT_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);
506

507
	if (de_iir & DE_GSE)
508
		intel_opregion_gse_intr(dev);
509

510
	if (de_iir & DE_PLANEA_FLIP_DONE) {
511
		intel_prepare_page_flip(dev, 0);
512
		intel_finish_page_flip_plane(dev, 0);
513
	}
514

515
	if (de_iir & DE_PLANEB_FLIP_DONE) {
516
		intel_prepare_page_flip(dev, 1);
517
		intel_finish_page_flip_plane(dev, 1);
518
	}
519

520
	if (de_iir & DE_PIPEA_VBLANK)
521 522
		drm_handle_vblank(dev, 0);

523
	if (de_iir & DE_PIPEB_VBLANK)
524 525
		drm_handle_vblank(dev, 1);

526
	/* check event from PCH */
527 528 529 530 531
	if (de_iir & DE_PCH_EVENT) {
		if (pch_iir & hotplug_mask)
			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
		pch_irq_handler(dev);
	}
532

533
	if (de_iir & DE_PCU_EVENT) {
534
		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
535 536 537
		i915_handle_rps_change(dev);
	}

538 539 540
	if (IS_GEN6(dev))
		gen6_pm_irq_handler(dev);

541 542 543 544 545 546
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
547
	I915_WRITE(DEIER, de_ier);
548
	POSTING_READ(DEIER);
549

550 551 552
	return ret;
}

553 554 555 556 557 558 559 560 561 562 563 564
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
565 566 567
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
568

569 570
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

571
	if (atomic_read(&dev_priv->mm.wedged)) {
572 573 574 575 576
		DRM_DEBUG_DRIVER("resetting chip\n");
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
		if (!i915_reset(dev, GRDOM_RENDER)) {
			atomic_set(&dev_priv->mm.wedged, 0);
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
577
		}
578
		complete_all(&dev_priv->error_completion);
579
	}
580 581
}

582
#ifdef CONFIG_DEBUG_FS
583
static struct drm_i915_error_object *
584
i915_error_object_create(struct drm_i915_private *dev_priv,
585
			 struct drm_i915_gem_object *src)
586 587 588
{
	struct drm_i915_error_object *dst;
	int page, page_count;
589
	u32 reloc_offset;
590

591
	if (src == NULL || src->pages == NULL)
592 593
		return NULL;

594
	page_count = src->base.size / PAGE_SIZE;
595 596 597 598 599

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

600
	reloc_offset = src->gtt_offset;
601
	for (page = 0; page < page_count; page++) {
602
		unsigned long flags;
603 604
		void __iomem *s;
		void *d;
605

606
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
607 608
		if (d == NULL)
			goto unwind;
609

610
		local_irq_save(flags);
611
		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
P
Peter Zijlstra 已提交
612
					     reloc_offset);
613
		memcpy_fromio(d, s, PAGE_SIZE);
P
Peter Zijlstra 已提交
614
		io_mapping_unmap_atomic(s);
615
		local_irq_restore(flags);
616

617
		dst->pages[page] = d;
618 619

		reloc_offset += PAGE_SIZE;
620 621
	}
	dst->page_count = page_count;
622
	dst->gtt_offset = src->gtt_offset;
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
655
	kfree(error->overlay);
656 657 658
	kfree(error);
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
static u32 capture_bo_list(struct drm_i915_error_buffer *err,
			   int count,
			   struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
		err->size = obj->base.size;
		err->name = obj->base.name;
		err->seqno = obj->last_rendering_seqno;
		err->gtt_offset = obj->gtt_offset;
		err->read_domains = obj->base.read_domains;
		err->write_domain = obj->base.write_domain;
		err->fence_reg = obj->fence_reg;
		err->pinned = 0;
		if (obj->pin_count > 0)
			err->pinned = 1;
		if (obj->user_pin_count > 0)
			err->pinned = -1;
		err->tiling = obj->tiling_mode;
		err->dirty = obj->dirty;
		err->purgeable = obj->madv != I915_MADV_WILLNEED;
682
		err->ring = obj->ring ? obj->ring->id : 0;
683
		err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
684 685 686 687 688 689 690 691 692 693

		if (++i == count)
			break;

		err++;
	}

	return i;
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
	case 6:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

	}
}

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

	seqno = ring->get_seqno(ring);
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

738
		if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
739 740 741 742 743 744 745 746 747 748 749 750 751 752
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

753 754 755 756 757 758 759 760 761
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
762 763 764
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
765
	struct drm_i915_gem_object *obj;
766 767
	struct drm_i915_error_state *error;
	unsigned long flags;
768
	int i;
769 770

	spin_lock_irqsave(&dev_priv->error_lock, flags);
771 772 773 774
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
775 776 777

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
778 779
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
780 781
	}

782 783
	DRM_DEBUG_DRIVER("generating error event\n");

784
	error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
785 786 787 788 789
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
790 791 792
	error->error = 0;
	if (INTEL_INFO(dev)->gen >= 6) {
		error->error = I915_READ(ERROR_GEN6);
793

794 795 796 797 798
		error->bcs_acthd = I915_READ(BCS_ACTHD);
		error->bcs_ipehr = I915_READ(BCS_IPEHR);
		error->bcs_ipeir = I915_READ(BCS_IPEIR);
		error->bcs_instdone = I915_READ(BCS_INSTDONE);
		error->bcs_seqno = 0;
799 800
		if (dev_priv->ring[BCS].get_seqno)
			error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
801 802 803 804 805 806

		error->vcs_acthd = I915_READ(VCS_ACTHD);
		error->vcs_ipehr = I915_READ(VCS_IPEHR);
		error->vcs_ipeir = I915_READ(VCS_IPEIR);
		error->vcs_instdone = I915_READ(VCS_INSTDONE);
		error->vcs_seqno = 0;
807 808
		if (dev_priv->ring[VCS].get_seqno)
			error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
809 810
	}
	if (INTEL_INFO(dev)->gen >= 4) {
811 812 813 814 815 816
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
817
		error->bbaddr = I915_READ64(BB_ADDR);
818 819 820 821 822 823
	} else {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
		error->bbaddr = 0;
824
	}
825
	i915_gem_record_fences(dev, error);
826

827 828 829 830 831
	/* Record the active batchbuffers */
	for (i = 0; i < I915_NUM_RINGS; i++)
		error->batchbuffer[i] =
			i915_error_first_batchbuffer(dev_priv,
						     &dev_priv->ring[i]);
832 833

	/* Record the ringbuffer */
834
	error->ringbuffer = i915_error_object_create(dev_priv,
835
						     dev_priv->ring[RCS].obj);
836

837
	/* Record buffers on the active and pinned lists. */
838
	error->active_bo = NULL;
839
	error->pinned_bo = NULL;
840

841 842 843 844
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
845
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
846 847
		i++;
	error->pinned_bo_count = i - error->active_bo_count;
848

849 850
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
851
					   GFP_ATOMIC);
852 853 854
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
855 856
	}

857 858 859 860 861 862 863 864 865 866 867 868
	if (error->active_bo)
		error->active_bo_count =
			capture_bo_list(error->active_bo,
					error->active_bo_count,
					&dev_priv->mm.active_list);

	if (error->pinned_bo)
		error->pinned_bo_count =
			capture_bo_list(error->pinned_bo,
					error->pinned_bo_count,
					&dev_priv->mm.pinned_list);

869 870
	do_gettimeofday(&error->time);

871
	error->overlay = intel_overlay_capture_error_state(dev);
872
	error->display = intel_display_capture_error_state(dev);
873

874 875 876 877 878
	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
879
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
897
}
898 899 900
#else
#define i915_capture_error_state(x)
#endif
901

902
static void i915_report_and_clear_eir(struct drm_device *dev)
903 904 905 906
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);

907 908
	if (!eir)
		return;
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
930
			POSTING_READ(IPEIR_I965);
931 932 933 934 935 936 937
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
938
			POSTING_READ(PGTBL_ER);
939 940 941
		}
	}

942
	if (!IS_GEN2(dev)) {
943 944 945 946 947 948
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
949
			POSTING_READ(PGTBL_ER);
950 951 952 953
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
954 955 956
		u32 pipea_stats = I915_READ(PIPEASTAT);
		u32 pipeb_stats = I915_READ(PIPEBSTAT);

957 958 959 960 961 962 963 964 965 966 967
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
968
		if (INTEL_INFO(dev)->gen < 4) {
969 970 971 972 973 974 975 976 977 978 979
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
980
			POSTING_READ(IPEIR);
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
997
			POSTING_READ(IPEIR_I965);
998 999 1000 1001
		}
	}

	I915_WRITE(EIR, eir);
1002
	POSTING_READ(EIR);
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1025
void i915_handle_error(struct drm_device *dev, bool wedged)
1026 1027 1028 1029 1030
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1031

1032
	if (wedged) {
1033
		INIT_COMPLETION(dev_priv->error_completion);
1034 1035
		atomic_set(&dev_priv->mm.wedged, 1);

1036 1037 1038
		/*
		 * Wakeup waiting processes so they don't hang
		 */
1039
		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1040
		if (HAS_BSD(dev))
1041
			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1042
		if (HAS_BLT(dev))
1043
			wake_up_all(&dev_priv->ring[BCS].irq_queue);
1044 1045
	}

1046
	queue_work(dev_priv->wq, &dev_priv->error_work);
1047 1048
}

1049 1050 1051 1052 1053
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
	struct drm_i915_gem_object *obj;
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

	if (work == NULL || work->pending || !work->enable_stall_check) {
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1073
	obj = work->pending_flip_obj;
1074
	if (INTEL_INFO(dev)->gen >= 4) {
1075
		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
1076
		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
1077 1078
	} else {
		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
1079
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
							crtc->y * crtc->fb->pitch +
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

L
Linus Torvalds 已提交
1092 1093
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
1094
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
1095
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1096
	struct drm_i915_master_private *master_priv;
1097 1098
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
1099
	u32 vblank_status;
1100
	int vblank = 0;
1101
	unsigned long irqflags;
1102 1103
	int irq_received;
	int ret = IRQ_NONE;
1104

1105 1106
	atomic_inc(&dev_priv->irq_received);

1107
	if (HAS_PCH_SPLIT(dev))
1108
		return ironlake_irq_handler(dev);
1109

1110
	iir = I915_READ(IIR);
1111

1112
	if (INTEL_INFO(dev)->gen >= 4)
1113
		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1114
	else
1115
		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
1116

1117 1118 1119 1120 1121 1122 1123 1124
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
1125
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1126 1127
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
1128

1129
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1130
			i915_handle_error(dev, false);
1131

1132 1133 1134
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
1135
		if (pipea_stats & 0x8000ffff) {
1136
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1137
				DRM_DEBUG_DRIVER("pipe a underrun\n");
1138
			I915_WRITE(PIPEASTAT, pipea_stats);
1139
			irq_received = 1;
1140
		}
L
Linus Torvalds 已提交
1141

1142
		if (pipeb_stats & 0x8000ffff) {
1143
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1144
				DRM_DEBUG_DRIVER("pipe b underrun\n");
1145
			I915_WRITE(PIPEBSTAT, pipeb_stats);
1146
			irq_received = 1;
1147
		}
1148
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1149 1150 1151 1152 1153

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
1154

1155 1156 1157 1158 1159
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1160
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1161 1162
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
1163 1164
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
1165 1166 1167 1168 1169

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1170 1171
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
1172

1173 1174 1175 1176 1177 1178
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
1179

1180
		if (iir & I915_USER_INTERRUPT)
1181 1182 1183
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);
1184

1185
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1186
			intel_prepare_page_flip(dev, 0);
1187 1188 1189
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 0);
		}
1190

1191
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1192
			intel_prepare_page_flip(dev, 1);
1193 1194 1195
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 1);
		}
1196

1197
		if (pipea_stats & vblank_status) {
1198 1199
			vblank++;
			drm_handle_vblank(dev, 0);
1200 1201
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 0);
1202
				intel_finish_page_flip(dev, 0);
1203
			}
1204
		}
1205

1206
		if (pipeb_stats & vblank_status) {
1207 1208
			vblank++;
			drm_handle_vblank(dev, 1);
1209 1210
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 1);
1211
				intel_finish_page_flip(dev, 1);
1212
			}
1213
		}
1214

1215 1216
		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1217
		    (iir & I915_ASLE_INTERRUPT))
1218
			intel_opregion_asle_intr(dev);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
1236
	}
1237

1238
	return ret;
L
Linus Torvalds 已提交
1239 1240
}

1241
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
1242 1243
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1244
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1245 1246 1247

	i915_kernel_lost_context(dev);

1248
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
1249

1250
	dev_priv->counter++;
1251
	if (dev_priv->counter > 0x7FFFFFFFUL)
1252
		dev_priv->counter = 1;
1253 1254
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1255

1256 1257 1258 1259 1260 1261 1262
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}
D
Dave Airlie 已提交
1263

1264
	return dev_priv->counter;
L
Linus Torvalds 已提交
1265 1266
}

1267 1268 1269
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1270
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1271

1272 1273 1274
	if (dev_priv->trace_irq_seqno == 0 &&
	    ring->irq_get(ring))
		dev_priv->trace_irq_seqno = seqno;
1275 1276
}

1277
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1278 1279
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1280
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1281
	int ret = 0;
1282
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
1283

1284
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1285 1286
		  READ_BREADCRUMB(dev_priv));

1287
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1288 1289
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1290
		return 0;
1291
	}
L
Linus Torvalds 已提交
1292

1293 1294
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1295

1296 1297 1298 1299 1300 1301
	ret = -ENODEV;
	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	}
L
Linus Torvalds 已提交
1302

E
Eric Anholt 已提交
1303
	if (ret == -EBUSY) {
1304
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1305 1306 1307
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1308 1309 1310
	return ret;
}

L
Linus Torvalds 已提交
1311 1312
/* Needs the lock as it touches the ring.
 */
1313 1314
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1315 1316
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1317
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1318 1319
	int result;

1320
	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1321
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1322
		return -EINVAL;
L
Linus Torvalds 已提交
1323
	}
1324 1325 1326

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1327
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1328
	result = i915_emit_irq(dev);
1329
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1330

1331
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1332
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1333
		return -EFAULT;
L
Linus Torvalds 已提交
1334 1335 1336 1337 1338 1339 1340
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1341 1342
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1343 1344
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1345
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1346 1347

	if (!dev_priv) {
1348
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1349
		return -EINVAL;
L
Linus Torvalds 已提交
1350 1351
	}

1352
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1353 1354
}

1355 1356 1357 1358
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1359 1360
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1361
	unsigned long irqflags;
1362

1363
	if (!i915_pipe_enabled(dev, pipe))
1364
		return -EINVAL;
1365

1366
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1367
	if (HAS_PCH_SPLIT(dev))
1368
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1369
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1370
	else if (INTEL_INFO(dev)->gen >= 4)
1371 1372
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1373
	else
1374 1375
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1376
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1377 1378 1379
	return 0;
}

1380 1381 1382 1383
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1384 1385
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1386
	unsigned long irqflags;
1387

1388
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1389
	if (HAS_PCH_SPLIT(dev))
1390
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1391 1392 1393 1394 1395
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1396
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1397 1398
}

J
Jesse Barnes 已提交
1399 1400 1401
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1402

1403
	if (!HAS_PCH_SPLIT(dev))
1404
		intel_opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1405 1406 1407 1408
	dev_priv->irq_enabled = 1;
}


1409 1410
/* Set the vblank monitor pipe
 */
1411 1412
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1413 1414 1415 1416
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1417
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1418
		return -EINVAL;
1419 1420
	}

1421
	return 0;
1422 1423
}

1424 1425
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1426 1427
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1428
	drm_i915_vblank_pipe_t *pipe = data;
1429 1430

	if (!dev_priv) {
1431
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1432
		return -EINVAL;
1433 1434
	}

1435
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1436

1437 1438 1439
	return 0;
}

1440 1441 1442
/**
 * Schedule buffer swap at given vertical blank.
 */
1443 1444
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1445
{
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1459
	 */
1460
	return -EINVAL;
1461 1462
}

1463 1464
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1465
{
1466 1467 1468 1469 1470 1471 1472 1473 1474
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
		/* Issue a wake-up to catch stuck h/w. */
1475
		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1476 1477
			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
				  ring->name,
1478
				  ring->waiting_seqno,
1479 1480 1481 1482 1483 1484 1485
				  ring->get_seqno(ring));
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1486 1487
}

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	if (IS_GEN6(dev) &&
	    (tmp & RING_WAIT_SEMAPHORE)) {
		DRM_ERROR("Kicking stuck semaphore on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	return false;
}

B
Ben Gamari 已提交
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1519
	uint32_t acthd, instdone, instdone1;
1520 1521 1522
	bool err = false;

	/* If all work is done then ACTHD clearly hasn't advanced. */
1523 1524 1525
	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1526 1527 1528 1529 1530
		dev_priv->hangcheck_count = 0;
		if (err)
			goto repeat;
		return;
	}
1531

1532
	if (INTEL_INFO(dev)->gen < 4) {
B
Ben Gamari 已提交
1533
		acthd = I915_READ(ACTHD);
1534 1535 1536
		instdone = I915_READ(INSTDONE);
		instdone1 = 0;
	} else {
B
Ben Gamari 已提交
1537
		acthd = I915_READ(ACTHD_I965);
1538 1539 1540
		instdone = I915_READ(INSTDONE_I965);
		instdone1 = I915_READ(INSTDONE1);
	}
B
Ben Gamari 已提交
1541

1542 1543 1544 1545 1546
	if (dev_priv->last_acthd == acthd &&
	    dev_priv->last_instdone == instdone &&
	    dev_priv->last_instdone1 == instdone1) {
		if (dev_priv->hangcheck_count++ > 1) {
			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1547 1548 1549 1550 1551 1552 1553

			if (!IS_GEN2(dev)) {
				/* Is the chip hanging on a WAIT_FOR_EVENT?
				 * If so we can simply poke the RB_WAIT bit
				 * and break the hang. This should work on
				 * all but the second generation chipsets.
				 */
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563

				if (kick_ring(&dev_priv->ring[RCS]))
					goto repeat;

				if (HAS_BSD(dev) &&
				    kick_ring(&dev_priv->ring[VCS]))
					goto repeat;

				if (HAS_BLT(dev) &&
				    kick_ring(&dev_priv->ring[BCS]))
1564
					goto repeat;
1565 1566
			}

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
			i915_handle_error(dev, true);
			return;
		}
	} else {
		dev_priv->hangcheck_count = 0;

		dev_priv->last_acthd = acthd;
		dev_priv->last_instdone = instdone;
		dev_priv->last_instdone1 = instdone1;
	}
B
Ben Gamari 已提交
1577

1578
repeat:
B
Ben Gamari 已提交
1579
	/* Reset timer case chip hangs without another request being added */
1580 1581
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1582 1583
}

L
Linus Torvalds 已提交
1584 1585
/* drm_dma.h hooks
*/
1586
static void ironlake_irq_preinstall(struct drm_device *dev)
1587 1588 1589 1590 1591 1592 1593 1594 1595
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
1596
	POSTING_READ(DEIER);
1597 1598 1599 1600

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
1601
	POSTING_READ(GTIER);
1602 1603 1604 1605

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
1606
	POSTING_READ(SDEIER);
1607 1608
}

1609
static int ironlake_irq_postinstall(struct drm_device *dev)
1610 1611 1612
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1613 1614
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1615
	u32 render_irqs;
1616
	u32 hotplug_mask;
1617

1618
	dev_priv->irq_mask = ~display_mask;
1619 1620 1621

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
1622 1623
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1624
	POSTING_READ(DEIER);
1625

1626
	dev_priv->gt_irq_mask = ~0;
1627 1628

	I915_WRITE(GTIIR, I915_READ(GTIIR));
1629
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1630

1631 1632 1633 1634 1635 1636 1637
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
			GT_GEN6_BSD_USER_INTERRUPT |
			GT_BLT_USER_INTERRUPT;
	else
		render_irqs =
1638
			GT_USER_INTERRUPT |
1639
			GT_PIPE_NOTIFY |
1640 1641
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
1642
	POSTING_READ(GTIER);
1643

1644 1645 1646 1647 1648 1649
	if (HAS_PCH_CPT(dev)) {
		hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT  |
			       SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
	} else {
		hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			       SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1650 1651 1652
		hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
		I915_WRITE(FDI_RXA_IMR, 0);
		I915_WRITE(FDI_RXB_IMR, 0);
1653 1654
	}

1655
	dev_priv->pch_irq_mask = ~hotplug_mask;
1656 1657

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1658 1659
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
	I915_WRITE(SDEIER, hotplug_mask);
1660
	POSTING_READ(SDEIER);
1661

1662 1663 1664 1665 1666 1667 1668
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1669 1670 1671
	return 0;
}

1672
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1673 1674 1675
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1676 1677
	atomic_set(&dev_priv->irq_received, 0);

1678
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1679
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1680

1681
	if (HAS_PCH_SPLIT(dev)) {
1682
		ironlake_irq_preinstall(dev);
1683 1684 1685
		return;
	}

1686 1687 1688 1689 1690
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1691
	I915_WRITE(HWSTAM, 0xeffe);
1692 1693
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1694
	I915_WRITE(IMR, 0xffffffff);
1695
	I915_WRITE(IER, 0x0);
1696
	POSTING_READ(IER);
L
Linus Torvalds 已提交
1697 1698
}

1699 1700 1701 1702
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1703
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1704 1705
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1706
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1707
	u32 error_mask;
1708

1709
	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1710
	if (HAS_BSD(dev))
1711
		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1712
	if (HAS_BLT(dev))
1713
		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1714

1715 1716
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1717
	if (HAS_PCH_SPLIT(dev))
1718
		return ironlake_irq_postinstall(dev);
1719

1720
	/* Unmask the interrupts that we always want on. */
1721
	dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
1722 1723 1724 1725

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1726 1727 1728 1729
	if (I915_HAS_HOTPLUG(dev)) {
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
1730
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
1731 1732
	}

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1748
	I915_WRITE(IMR, dev_priv->irq_mask);
1749
	I915_WRITE(IER, enable_mask);
1750
	POSTING_READ(IER);
1751

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1766
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1767
			hotplug_en |= CRT_HOTPLUG_INT_EN;
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

			/* Programming the CRT detection parameters tends
			   to generate a spurious hotplug event about three
			   seconds later.  So just do it once.
			*/
			if (IS_G4X(dev))
				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

1778 1779 1780 1781 1782
		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}

1783
	intel_opregion_enable_asle(dev);
1784 1785

	return 0;
L
Linus Torvalds 已提交
1786 1787
}

1788
static void ironlake_irq_uninstall(struct drm_device *dev)
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1802
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1803 1804
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1805

L
Linus Torvalds 已提交
1806 1807 1808
	if (!dev_priv)
		return;

1809 1810
	dev_priv->vblank_pipe = 0;

1811
	if (HAS_PCH_SPLIT(dev)) {
1812
		ironlake_irq_uninstall(dev);
1813 1814 1815
		return;
	}

1816 1817 1818 1819 1820
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1821
	I915_WRITE(HWSTAM, 0xffffffff);
1822 1823
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1824
	I915_WRITE(IMR, 0xffffffff);
1825
	I915_WRITE(IER, 0x0);
1826

1827 1828 1829
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1830
}