phy-msm-usb.c 41.6 KB
Newer Older
1
/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 and
 * only version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA.
 *
 */

#include <linux/module.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/ioport.h>
#include <linux/uaccess.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
32
#include <linux/pm_runtime.h>
33 34 35 36 37 38 39 40

#include <linux/usb.h>
#include <linux/usb/otg.h>
#include <linux/usb/ulpi.h>
#include <linux/usb/gadget.h>
#include <linux/usb/hcd.h>
#include <linux/usb/msm_hsusb.h>
#include <linux/usb/msm_hsusb_hw.h>
41
#include <linux/regulator/consumer.h>
42 43 44 45 46

#define MSM_USB_BASE	(motg->regs)
#define DRIVER_NAME	"msm_otg"

#define ULPI_IO_TIMEOUT_USEC	(10 * 1000)
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

#define USB_PHY_3P3_VOL_MIN	3050000 /* uV */
#define USB_PHY_3P3_VOL_MAX	3300000 /* uV */
#define USB_PHY_3P3_HPM_LOAD	50000	/* uA */
#define USB_PHY_3P3_LPM_LOAD	4000	/* uA */

#define USB_PHY_1P8_VOL_MIN	1800000 /* uV */
#define USB_PHY_1P8_VOL_MAX	1800000 /* uV */
#define USB_PHY_1P8_HPM_LOAD	50000	/* uA */
#define USB_PHY_1P8_LPM_LOAD	4000	/* uA */

#define USB_PHY_VDD_DIG_VOL_MIN	1000000 /* uV */
#define USB_PHY_VDD_DIG_VOL_MAX	1320000 /* uV */

static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
{
	int ret = 0;

	if (init) {
66 67
		motg->vddcx = regulator_get(motg->phy.dev, "HSUSB_VDDCX");
		if (IS_ERR(motg->vddcx)) {
68
			dev_err(motg->phy.dev, "unable to get hsusb vddcx\n");
69
			return PTR_ERR(motg->vddcx);
70 71
		}

72
		ret = regulator_set_voltage(motg->vddcx,
73 74 75
				USB_PHY_VDD_DIG_VOL_MIN,
				USB_PHY_VDD_DIG_VOL_MAX);
		if (ret) {
76
			dev_err(motg->phy.dev, "unable to set the voltage "
77
					"for hsusb vddcx\n");
78
			regulator_put(motg->vddcx);
79 80 81
			return ret;
		}

82
		ret = regulator_enable(motg->vddcx);
83
		if (ret) {
84
			dev_err(motg->phy.dev, "unable to enable hsusb vddcx\n");
85
			regulator_put(motg->vddcx);
86 87
		}
	} else {
88
		ret = regulator_set_voltage(motg->vddcx, 0,
89
			USB_PHY_VDD_DIG_VOL_MAX);
90
		if (ret)
91
			dev_err(motg->phy.dev, "unable to set the voltage "
92
					"for hsusb vddcx\n");
93
		ret = regulator_disable(motg->vddcx);
94
		if (ret)
95
			dev_err(motg->phy.dev, "unable to disable hsusb vddcx\n");
96

97
		regulator_put(motg->vddcx);
98 99 100 101 102 103 104 105 106 107
	}

	return ret;
}

static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
{
	int rc = 0;

	if (init) {
108 109
		motg->v3p3 = regulator_get(motg->phy.dev, "HSUSB_3p3");
		if (IS_ERR(motg->v3p3)) {
110
			dev_err(motg->phy.dev, "unable to get hsusb 3p3\n");
111
			return PTR_ERR(motg->v3p3);
112 113
		}

114
		rc = regulator_set_voltage(motg->v3p3, USB_PHY_3P3_VOL_MIN,
115 116
				USB_PHY_3P3_VOL_MAX);
		if (rc) {
117
			dev_err(motg->phy.dev, "unable to set voltage level "
118 119 120
					"for hsusb 3p3\n");
			goto put_3p3;
		}
121
		rc = regulator_enable(motg->v3p3);
122
		if (rc) {
123
			dev_err(motg->phy.dev, "unable to enable the hsusb 3p3\n");
124 125
			goto put_3p3;
		}
126 127
		motg->v1p8 = regulator_get(motg->phy.dev, "HSUSB_1p8");
		if (IS_ERR(motg->v1p8)) {
128
			dev_err(motg->phy.dev, "unable to get hsusb 1p8\n");
129
			rc = PTR_ERR(motg->v1p8);
130 131
			goto disable_3p3;
		}
132
		rc = regulator_set_voltage(motg->v1p8, USB_PHY_1P8_VOL_MIN,
133 134
				USB_PHY_1P8_VOL_MAX);
		if (rc) {
135
			dev_err(motg->phy.dev, "unable to set voltage level "
136 137 138
					"for hsusb 1p8\n");
			goto put_1p8;
		}
139
		rc = regulator_enable(motg->v1p8);
140
		if (rc) {
141
			dev_err(motg->phy.dev, "unable to enable the hsusb 1p8\n");
142 143 144 145 146 147
			goto put_1p8;
		}

		return 0;
	}

148
	regulator_disable(motg->v1p8);
149
put_1p8:
150
	regulator_put(motg->v1p8);
151
disable_3p3:
152
	regulator_disable(motg->v3p3);
153
put_3p3:
154
	regulator_put(motg->v3p3);
155 156 157
	return rc;
}

158
static int msm_hsusb_ldo_set_mode(struct msm_otg *motg, int on)
159 160 161
{
	int ret = 0;

162
	if (!motg->v1p8 || IS_ERR(motg->v1p8)) {
163 164 165 166
		pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
		return -ENODEV;
	}

167
	if (!motg->v3p3 || IS_ERR(motg->v3p3)) {
168 169 170 171 172
		pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
		return -ENODEV;
	}

	if (on) {
173
		ret = regulator_set_optimum_mode(motg->v1p8,
174 175 176 177 178 179
				USB_PHY_1P8_HPM_LOAD);
		if (ret < 0) {
			pr_err("%s: Unable to set HPM of the regulator "
				"HSUSB_1p8\n", __func__);
			return ret;
		}
180
		ret = regulator_set_optimum_mode(motg->v3p3,
181 182 183 184
				USB_PHY_3P3_HPM_LOAD);
		if (ret < 0) {
			pr_err("%s: Unable to set HPM of the regulator "
				"HSUSB_3p3\n", __func__);
185
			regulator_set_optimum_mode(motg->v1p8,
186 187 188 189
				USB_PHY_1P8_LPM_LOAD);
			return ret;
		}
	} else {
190
		ret = regulator_set_optimum_mode(motg->v1p8,
191 192 193 194
				USB_PHY_1P8_LPM_LOAD);
		if (ret < 0)
			pr_err("%s: Unable to set LPM of the regulator "
				"HSUSB_1p8\n", __func__);
195
		ret = regulator_set_optimum_mode(motg->v3p3,
196 197 198 199 200 201 202 203 204 205
				USB_PHY_3P3_LPM_LOAD);
		if (ret < 0)
			pr_err("%s: Unable to set LPM of the regulator "
				"HSUSB_3p3\n", __func__);
	}

	pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
	return ret < 0 ? ret : 0;
}

206
static int ulpi_read(struct usb_phy *phy, u32 reg)
207
{
208
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
	int cnt = 0;

	/* initiate read operation */
	writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
224
		dev_err(phy->dev, "ulpi_read: timeout %08x\n",
225 226 227 228 229 230
			readl(USB_ULPI_VIEWPORT));
		return -ETIMEDOUT;
	}
	return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
}

231
static int ulpi_write(struct usb_phy *phy, u32 val, u32 reg)
232
{
233
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int cnt = 0;

	/* initiate write operation */
	writel(ULPI_RUN | ULPI_WRITE |
	       ULPI_ADDR(reg) | ULPI_DATA(val),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
250
		dev_err(phy->dev, "ulpi_write: timeout\n");
251 252 253 254 255
		return -ETIMEDOUT;
	}
	return 0;
}

256
static struct usb_phy_io_ops msm_otg_io_ops = {
257 258 259 260 261 262 263 264 265 266 267 268 269
	.read = ulpi_read,
	.write = ulpi_write,
};

static void ulpi_init(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
	int *seq = pdata->phy_init_seq;

	if (!seq)
		return;

	while (seq[0] >= 0) {
270
		dev_vdbg(motg->phy.dev, "ulpi: write 0x%02x to 0x%02x\n",
271
				seq[0], seq[1]);
272
		ulpi_write(&motg->phy, seq[0], seq[1]);
273 274 275 276 277 278
		seq += 2;
	}
}

static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
{
279 280 281 282 283 284 285 286 287
	int ret = 0;

	if (!motg->pdata->link_clk_reset)
		return ret;

	ret = motg->pdata->link_clk_reset(motg->clk, assert);
	if (ret)
		dev_err(motg->phy.dev, "usb link clk reset %s failed\n",
			assert ? "assert" : "deassert");
288 289 290 291 292 293

	return ret;
}

static int msm_otg_phy_clk_reset(struct msm_otg *motg)
{
294
	int ret = 0;
295

296
	if (!motg->pdata->phy_clk_reset)
297
		return ret;
298 299

	ret = motg->pdata->phy_clk_reset(motg->phy_reset_clk);
300
	if (ret)
301 302
		dev_err(motg->phy.dev, "usb phy clk reset failed\n");

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
	return ret;
}

static int msm_otg_phy_reset(struct msm_otg *motg)
{
	u32 val;
	int ret;
	int retries;

	ret = msm_otg_link_clk_reset(motg, 1);
	if (ret)
		return ret;
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;
	ret = msm_otg_link_clk_reset(motg, 0);
	if (ret)
		return ret;

	val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
	writel(val | PORTSC_PTS_ULPI, USB_PORTSC);

	for (retries = 3; retries > 0; retries--) {
326
		ret = ulpi_write(&motg->phy, ULPI_FUNC_CTRL_SUSPENDM,
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
				ULPI_CLR(ULPI_FUNC_CTRL));
		if (!ret)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

	/* This reset calibrates the phy, if the above write succeeded */
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;

	for (retries = 3; retries > 0; retries--) {
343
		ret = ulpi_read(&motg->phy, ULPI_DEBUG);
344 345 346 347 348 349 350 351 352
		if (ret != -ETIMEDOUT)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

353
	dev_info(motg->phy.dev, "phy_reset: success\n");
354 355 356 357
	return 0;
}

#define LINK_RESET_TIMEOUT_USEC		(250 * 1000)
358
static int msm_otg_reset(struct usb_phy *phy)
359
{
360
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
361 362 363 364 365 366 367 368
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;
	int ret;
	u32 val = 0;
	u32 ulpi_val = 0;

	ret = msm_otg_phy_reset(motg);
	if (ret) {
369
		dev_err(phy->dev, "phy_reset failed\n");
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
		return ret;
	}

	ulpi_init(motg);

	writel(USBCMD_RESET, USB_USBCMD);
	while (cnt < LINK_RESET_TIMEOUT_USEC) {
		if (!(readl(USB_USBCMD) & USBCMD_RESET))
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= LINK_RESET_TIMEOUT_USEC)
		return -ETIMEDOUT;

	/* select ULPI phy */
	writel(0x80000000, USB_PORTSC);

	msleep(100);

	writel(0x0, USB_AHBBURST);
	writel(0x00, USB_AHBMODE);

	if (pdata->otg_control == OTG_PHY_CONTROL) {
		val = readl(USB_OTGSC);
		if (pdata->mode == USB_OTG) {
			ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
			val |= OTGSC_IDIE | OTGSC_BSVIE;
		} else if (pdata->mode == USB_PERIPHERAL) {
			ulpi_val = ULPI_INT_SESS_VALID;
			val |= OTGSC_BSVIE;
		}
		writel(val, USB_OTGSC);
403 404
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_RISE);
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_FALL);
405 406 407 408 409
	}

	return 0;
}

410
#define PHY_SUSPEND_TIMEOUT_USEC	(500 * 1000)
411 412
#define PHY_RESUME_TIMEOUT_USEC	(100 * 1000)

413 414 415
#ifdef CONFIG_PM

#define USB_PHY_SUSP_DIG_VOL  500000
416
static int msm_hsusb_config_vddcx(struct msm_otg *motg, int high)
417 418 419 420 421 422 423 424 425 426
{
	int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
	int min_vol;
	int ret;

	if (high)
		min_vol = USB_PHY_VDD_DIG_VOL_MIN;
	else
		min_vol = USB_PHY_SUSP_DIG_VOL;

427
	ret = regulator_set_voltage(motg->vddcx, min_vol, max_vol);
428 429 430 431 432 433 434 435 436 437 438
	if (ret) {
		pr_err("%s: unable to set the voltage for regulator "
			"HSUSB_VDDCX\n", __func__);
		return ret;
	}

	pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);

	return ret;
}

439 440
static int msm_otg_suspend(struct msm_otg *motg)
{
441 442
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
443 444 445 446 447 448 449 450
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;

	if (atomic_read(&motg->in_lpm))
		return 0;

	disable_irq(motg->irq);
	/*
451 452
	 * Chipidea 45-nm PHY suspend sequence:
	 *
453 454 455 456
	 * Interrupt Latch Register auto-clear feature is not present
	 * in all PHY versions. Latch register is clear on read type.
	 * Clear latch register to avoid spurious wakeup from
	 * low power mode (LPM).
457
	 *
458 459 460 461
	 * PHY comparators are disabled when PHY enters into low power
	 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
	 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
	 * PHY comparators. This save significant amount of power.
462
	 *
463 464 465
	 * PLL is not turned off when PHY enters into low power mode (LPM).
	 * Disable PLL for maximum power savings.
	 */
466 467

	if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
468
		ulpi_read(phy, 0x14);
469
		if (pdata->otg_control == OTG_PHY_CONTROL)
470 471
			ulpi_write(phy, 0x01, 0x30);
		ulpi_write(phy, 0x08, 0x09);
472
	}
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487

	/*
	 * PHY may take some time or even fail to enter into low power
	 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
	 * in failure case.
	 */
	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
488 489
		dev_err(phy->dev, "Unable to suspend PHY\n");
		msm_otg_reset(phy);
490 491 492 493 494 495 496 497 498 499 500 501 502
		enable_irq(motg->irq);
		return -ETIMEDOUT;
	}

	/*
	 * PHY has capability to generate interrupt asynchronously in low
	 * power mode (LPM). This interrupt is level triggered. So USB IRQ
	 * line must be disabled till async interrupt enable bit is cleared
	 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
	 * block data communication from PHY.
	 */
	writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);

503 504 505 506
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL)
		writel(readl(USB_PHY_CTRL) | PHY_RETEN, USB_PHY_CTRL);

507 508
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
509
	if (motg->core_clk)
510
		clk_disable_unprepare(motg->core_clk);
511

512
	if (!IS_ERR(motg->pclk_src))
513
		clk_disable_unprepare(motg->pclk_src);
514

515 516
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
517 518
		msm_hsusb_ldo_set_mode(motg, 0);
		msm_hsusb_config_vddcx(motg, 0);
519 520
	}

521
	if (device_may_wakeup(phy->dev))
522 523 524 525 526 527 528
		enable_irq_wake(motg->irq);
	if (bus)
		clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

	atomic_set(&motg->in_lpm, 1);
	enable_irq(motg->irq);

529
	dev_info(phy->dev, "USB in low power mode\n");
530 531 532 533 534 535

	return 0;
}

static int msm_otg_resume(struct msm_otg *motg)
{
536 537
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
538 539 540 541 542 543
	int cnt = 0;
	unsigned temp;

	if (!atomic_read(&motg->in_lpm))
		return 0;

544
	if (!IS_ERR(motg->pclk_src))
545
		clk_prepare_enable(motg->pclk_src);
546

547 548
	clk_prepare_enable(motg->pclk);
	clk_prepare_enable(motg->clk);
549
	if (motg->core_clk)
550
		clk_prepare_enable(motg->core_clk);
551

552 553
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
554 555
		msm_hsusb_ldo_set_mode(motg, 1);
		msm_hsusb_config_vddcx(motg, 1);
556 557 558
		writel(readl(USB_PHY_CTRL) & ~PHY_RETEN, USB_PHY_CTRL);
	}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	temp = readl(USB_USBCMD);
	temp &= ~ASYNC_INTR_CTRL;
	temp &= ~ULPI_STP_CTRL;
	writel(temp, USB_USBCMD);

	/*
	 * PHY comes out of low power mode (LPM) in case of wakeup
	 * from asynchronous interrupt.
	 */
	if (!(readl(USB_PORTSC) & PORTSC_PHCD))
		goto skip_phy_resume;

	writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_RESUME_TIMEOUT_USEC) {
		if (!(readl(USB_PORTSC) & PORTSC_PHCD))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
		/*
		 * This is a fatal error. Reset the link and
		 * PHY. USB state can not be restored. Re-insertion
		 * of USB cable is the only way to get USB working.
		 */
585
		dev_err(phy->dev, "Unable to resume USB."
586
				"Re-plugin the cable\n");
587
		msm_otg_reset(phy);
588 589 590
	}

skip_phy_resume:
591
	if (device_may_wakeup(phy->dev))
592 593 594 595
		disable_irq_wake(motg->irq);
	if (bus)
		set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

596 597
	atomic_set(&motg->in_lpm, 0);

598 599
	if (motg->async_int) {
		motg->async_int = 0;
600
		pm_runtime_put(phy->dev);
601 602 603
		enable_irq(motg->irq);
	}

604
	dev_info(phy->dev, "USB exited from low power mode\n");
605 606 607

	return 0;
}
608
#endif
609

610 611 612 613 614 615
static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
{
	if (motg->cur_power == mA)
		return;

	/* TODO: Notify PMIC about available current */
616
	dev_info(motg->phy.dev, "Avail curr from USB = %u\n", mA);
617 618 619
	motg->cur_power = mA;
}

620
static int msm_otg_set_power(struct usb_phy *phy, unsigned mA)
621
{
622
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
623 624 625 626 627 628 629 630 631 632 633 634 635 636

	/*
	 * Gadget driver uses set_power method to notify about the
	 * available current based on suspend/configured states.
	 *
	 * IDEV_CHG can be drawn irrespective of suspend/un-configured
	 * states when CDP/ACA is connected.
	 */
	if (motg->chg_type == USB_SDP_CHARGER)
		msm_otg_notify_charger(motg, mA);

	return 0;
}

637
static void msm_otg_start_host(struct usb_phy *phy, int on)
638
{
639
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
640 641 642
	struct msm_otg_platform_data *pdata = motg->pdata;
	struct usb_hcd *hcd;

643
	if (!phy->otg->host)
644 645
		return;

646
	hcd = bus_to_hcd(phy->otg->host);
647 648

	if (on) {
649
		dev_dbg(phy->dev, "host on\n");
650 651 652 653 654 655 656 657 658 659 660 661

		if (pdata->vbus_power)
			pdata->vbus_power(1);
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Enable internal
		 * HUB before kicking the host.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_A_HOST);
#ifdef CONFIG_USB
		usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
662
		device_wakeup_enable(hcd->self.controller);
663 664
#endif
	} else {
665
		dev_dbg(phy->dev, "host off\n");
666 667 668 669 670 671 672 673 674 675 676

#ifdef CONFIG_USB
		usb_remove_hcd(hcd);
#endif
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
		if (pdata->vbus_power)
			pdata->vbus_power(0);
	}
}

677
static int msm_otg_set_host(struct usb_otg *otg, struct usb_bus *host)
678
{
679
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
680 681 682 683 684 685 686
	struct usb_hcd *hcd;

	/*
	 * Fail host registration if this board can support
	 * only peripheral configuration.
	 */
	if (motg->pdata->mode == USB_PERIPHERAL) {
687
		dev_info(otg->phy->dev, "Host mode is not supported\n");
688 689 690 691
		return -ENODEV;
	}

	if (!host) {
692 693 694
		if (otg->phy->state == OTG_STATE_A_HOST) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_host(otg->phy, 0);
695
			otg->host = NULL;
696
			otg->phy->state = OTG_STATE_UNDEFINED;
697 698 699 700 701 702 703 704 705 706 707 708
			schedule_work(&motg->sm_work);
		} else {
			otg->host = NULL;
		}

		return 0;
	}

	hcd = bus_to_hcd(host);
	hcd->power_budget = motg->pdata->power_budget;

	otg->host = host;
709
	dev_dbg(otg->phy->dev, "host driver registered w/ tranceiver\n");
710 711 712 713 714

	/*
	 * Kick the state machine work, if peripheral is not supported
	 * or peripheral is already registered with us.
	 */
715
	if (motg->pdata->mode == USB_HOST || otg->gadget) {
716
		pm_runtime_get_sync(otg->phy->dev);
717
		schedule_work(&motg->sm_work);
718
	}
719 720 721 722

	return 0;
}

723
static void msm_otg_start_peripheral(struct usb_phy *phy, int on)
724
{
725
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
726 727
	struct msm_otg_platform_data *pdata = motg->pdata;

728
	if (!phy->otg->gadget)
729 730 731
		return;

	if (on) {
732
		dev_dbg(phy->dev, "gadget on\n");
733 734 735 736 737 738 739
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Disable internal
		 * HUB before kicking the gadget.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
740
		usb_gadget_vbus_connect(phy->otg->gadget);
741
	} else {
742 743
		dev_dbg(phy->dev, "gadget off\n");
		usb_gadget_vbus_disconnect(phy->otg->gadget);
744 745 746 747 748 749
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
	}

}

750 751
static int msm_otg_set_peripheral(struct usb_otg *otg,
					struct usb_gadget *gadget)
752
{
753
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
754 755 756 757 758 759

	/*
	 * Fail peripheral registration if this board can support
	 * only host configuration.
	 */
	if (motg->pdata->mode == USB_HOST) {
760
		dev_info(otg->phy->dev, "Peripheral mode is not supported\n");
761 762 763 764
		return -ENODEV;
	}

	if (!gadget) {
765 766 767
		if (otg->phy->state == OTG_STATE_B_PERIPHERAL) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_peripheral(otg->phy, 0);
768
			otg->gadget = NULL;
769
			otg->phy->state = OTG_STATE_UNDEFINED;
770 771 772 773 774 775 776 777
			schedule_work(&motg->sm_work);
		} else {
			otg->gadget = NULL;
		}

		return 0;
	}
	otg->gadget = gadget;
778
	dev_dbg(otg->phy->dev, "peripheral driver registered w/ tranceiver\n");
779 780 781 782 783

	/*
	 * Kick the state machine work, if host is not supported
	 * or host is already registered with us.
	 */
784
	if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
785
		pm_runtime_get_sync(otg->phy->dev);
786
		schedule_work(&motg->sm_work);
787
	}
788 789 790 791

	return 0;
}

792 793
static bool msm_chg_check_secondary_det(struct msm_otg *motg)
{
794
	struct usb_phy *phy = &motg->phy;
795 796 797 798 799
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
800
		chg_det = ulpi_read(phy, 0x34);
801 802 803
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
804
		chg_det = ulpi_read(phy, 0x87);
805 806 807 808 809 810 811 812 813 814
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_secondary_det(struct msm_otg *motg)
{
815
	struct usb_phy *phy = &motg->phy;
816 817 818 819
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
820
		chg_det = ulpi_read(phy, 0x34);
821 822
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
823
		ulpi_write(phy, chg_det, 0x34);
824 825 826
		udelay(20);
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
827
		ulpi_write(phy, chg_det, 0x34);
828 829
		/* put it in host mode for enabling D- source */
		chg_det &= ~(1 << 2);
830
		ulpi_write(phy, chg_det, 0x34);
831 832
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
833
		ulpi_write(phy, chg_det, 0x34);
834 835 836
		udelay(20);
		/* enable chg detection */
		chg_det &= ~(1 << 0);
837
		ulpi_write(phy, chg_det, 0x34);
838 839 840 841 842 843
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DM as current source, DP as current sink
		 * and enable battery charging comparators.
		 */
844 845 846
		ulpi_write(phy, 0x8, 0x85);
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
847 848 849 850 851 852 853 854
		break;
	default:
		break;
	}
}

static bool msm_chg_check_primary_det(struct msm_otg *motg)
{
855
	struct usb_phy *phy = &motg->phy;
856 857 858 859 860
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
861
		chg_det = ulpi_read(phy, 0x34);
862 863 864
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
865
		chg_det = ulpi_read(phy, 0x87);
866 867 868 869 870 871 872 873 874 875
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_primary_det(struct msm_otg *motg)
{
876
	struct usb_phy *phy = &motg->phy;
877 878 879 880
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
881
		chg_det = ulpi_read(phy, 0x34);
882 883
		/* enable chg detection */
		chg_det &= ~(1 << 0);
884
		ulpi_write(phy, chg_det, 0x34);
885 886 887 888 889 890
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DP as current source, DM as current sink
		 * and enable battery charging comparators.
		 */
891 892
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
893 894 895 896 897 898 899 900
		break;
	default:
		break;
	}
}

static bool msm_chg_check_dcd(struct msm_otg *motg)
{
901
	struct usb_phy *phy = &motg->phy;
902 903 904 905 906
	u32 line_state;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
907
		line_state = ulpi_read(phy, 0x15);
908 909 910
		ret = !(line_state & 1);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
911
		line_state = ulpi_read(phy, 0x87);
912 913 914 915 916 917 918 919 920 921
		ret = line_state & 2;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_disable_dcd(struct msm_otg *motg)
{
922
	struct usb_phy *phy = &motg->phy;
923 924 925 926
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
927
		chg_det = ulpi_read(phy, 0x34);
928
		chg_det &= ~(1 << 5);
929
		ulpi_write(phy, chg_det, 0x34);
930 931
		break;
	case SNPS_28NM_INTEGRATED_PHY:
932
		ulpi_write(phy, 0x10, 0x86);
933 934 935 936 937 938 939 940
		break;
	default:
		break;
	}
}

static void msm_chg_enable_dcd(struct msm_otg *motg)
{
941
	struct usb_phy *phy = &motg->phy;
942 943 944 945
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
946
		chg_det = ulpi_read(phy, 0x34);
947 948
		/* Turn on D+ current source */
		chg_det |= (1 << 5);
949
		ulpi_write(phy, chg_det, 0x34);
950 951 952
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Data contact detection enable */
953
		ulpi_write(phy, 0x10, 0x85);
954 955 956 957 958 959 960 961
		break;
	default:
		break;
	}
}

static void msm_chg_block_on(struct msm_otg *motg)
{
962
	struct usb_phy *phy = &motg->phy;
963 964 965
	u32 func_ctrl, chg_det;

	/* put the controller in non-driving mode */
966
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
967 968
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
969
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
970 971 972

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
973
		chg_det = ulpi_read(phy, 0x34);
974 975
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
976
		ulpi_write(phy, chg_det, 0x34);
977 978
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
979
		ulpi_write(phy, chg_det, 0x34);
980 981 982 983
		udelay(20);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
984
		ulpi_write(phy, 0x3F, 0x86);
985
		/* Clear alt interrupt latch and enable bits */
986 987
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
988 989 990 991 992 993 994 995 996
		udelay(100);
		break;
	default:
		break;
	}
}

static void msm_chg_block_off(struct msm_otg *motg)
{
997
	struct usb_phy *phy = &motg->phy;
998 999 1000 1001
	u32 func_ctrl, chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
1002
		chg_det = ulpi_read(phy, 0x34);
1003 1004
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
1005
		ulpi_write(phy, chg_det, 0x34);
1006 1007 1008
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
1009
		ulpi_write(phy, 0x3F, 0x86);
1010
		/* Clear alt interrupt latch and enable bits */
1011 1012
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
1013 1014 1015 1016 1017 1018
		break;
	default:
		break;
	}

	/* put the controller in normal mode */
1019
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
1020 1021
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1022
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
1023 1024 1025 1026 1027 1028 1029 1030 1031
}

#define MSM_CHG_DCD_POLL_TIME		(100 * HZ/1000) /* 100 msec */
#define MSM_CHG_DCD_MAX_RETRIES		6 /* Tdcd_tmout = 6 * 100 msec */
#define MSM_CHG_PRIMARY_DET_TIME	(40 * HZ/1000) /* TVDPSRC_ON */
#define MSM_CHG_SECONDARY_DET_TIME	(40 * HZ/1000) /* TVDMSRC_ON */
static void msm_chg_detect_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1032
	struct usb_phy *phy = &motg->phy;
1033 1034 1035
	bool is_dcd, tmout, vout;
	unsigned long delay;

1036
	dev_dbg(phy->dev, "chg detection work\n");
1037 1038
	switch (motg->chg_state) {
	case USB_CHG_STATE_UNDEFINED:
1039
		pm_runtime_get_sync(phy->dev);
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
		msm_chg_block_on(motg);
		msm_chg_enable_dcd(motg);
		motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
		motg->dcd_retries = 0;
		delay = MSM_CHG_DCD_POLL_TIME;
		break;
	case USB_CHG_STATE_WAIT_FOR_DCD:
		is_dcd = msm_chg_check_dcd(motg);
		tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
		if (is_dcd || tmout) {
			msm_chg_disable_dcd(motg);
			msm_chg_enable_primary_det(motg);
			delay = MSM_CHG_PRIMARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_DCD_DONE;
		} else {
			delay = MSM_CHG_DCD_POLL_TIME;
		}
		break;
	case USB_CHG_STATE_DCD_DONE:
		vout = msm_chg_check_primary_det(motg);
		if (vout) {
			msm_chg_enable_secondary_det(motg);
			delay = MSM_CHG_SECONDARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
		} else {
			motg->chg_type = USB_SDP_CHARGER;
			motg->chg_state = USB_CHG_STATE_DETECTED;
			delay = 0;
		}
		break;
	case USB_CHG_STATE_PRIMARY_DONE:
		vout = msm_chg_check_secondary_det(motg);
		if (vout)
			motg->chg_type = USB_DCP_CHARGER;
		else
			motg->chg_type = USB_CDP_CHARGER;
		motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
		/* fall through */
	case USB_CHG_STATE_SECONDARY_DONE:
		motg->chg_state = USB_CHG_STATE_DETECTED;
	case USB_CHG_STATE_DETECTED:
		msm_chg_block_off(motg);
1082
		dev_dbg(phy->dev, "charger = %d\n", motg->chg_type);
1083 1084 1085 1086 1087 1088 1089 1090 1091
		schedule_work(&motg->sm_work);
		return;
	default:
		return;
	}

	schedule_delayed_work(&motg->chg_work, delay);
}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
/*
 * We support OTG, Peripheral only and Host only configurations. In case
 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
 * enabled when switch is controlled by user and default mode is supplied
 * by board file, which can be changed by userspace later.
 */
static void msm_otg_init_sm(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
	u32 otgsc = readl(USB_OTGSC);

	switch (pdata->mode) {
	case USB_OTG:
		if (pdata->otg_control == OTG_PHY_CONTROL) {
			if (otgsc & OTGSC_ID)
				set_bit(ID, &motg->inputs);
			else
				clear_bit(ID, &motg->inputs);

			if (otgsc & OTGSC_BSV)
				set_bit(B_SESS_VLD, &motg->inputs);
			else
				clear_bit(B_SESS_VLD, &motg->inputs);
		} else if (pdata->otg_control == OTG_USER_CONTROL) {
			if (pdata->default_mode == USB_HOST) {
				clear_bit(ID, &motg->inputs);
			} else if (pdata->default_mode == USB_PERIPHERAL) {
				set_bit(ID, &motg->inputs);
				set_bit(B_SESS_VLD, &motg->inputs);
			} else {
				set_bit(ID, &motg->inputs);
				clear_bit(B_SESS_VLD, &motg->inputs);
			}
		}
		break;
	case USB_HOST:
		clear_bit(ID, &motg->inputs);
		break;
	case USB_PERIPHERAL:
		set_bit(ID, &motg->inputs);
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
		break;
	default:
		break;
	}
}

static void msm_otg_sm_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1146
	struct usb_otg *otg = motg->phy.otg;
1147

1148
	switch (otg->phy->state) {
1149
	case OTG_STATE_UNDEFINED:
1150 1151
		dev_dbg(otg->phy->dev, "OTG_STATE_UNDEFINED state\n");
		msm_otg_reset(otg->phy);
1152
		msm_otg_init_sm(motg);
1153
		otg->phy->state = OTG_STATE_B_IDLE;
1154 1155
		/* FALL THROUGH */
	case OTG_STATE_B_IDLE:
1156
		dev_dbg(otg->phy->dev, "OTG_STATE_B_IDLE state\n");
1157 1158 1159
		if (!test_bit(ID, &motg->inputs) && otg->host) {
			/* disable BSV bit */
			writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1160 1161
			msm_otg_start_host(otg->phy, 1);
			otg->phy->state = OTG_STATE_A_HOST;
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		} else if (test_bit(B_SESS_VLD, &motg->inputs)) {
			switch (motg->chg_state) {
			case USB_CHG_STATE_UNDEFINED:
				msm_chg_detect_work(&motg->chg_work.work);
				break;
			case USB_CHG_STATE_DETECTED:
				switch (motg->chg_type) {
				case USB_DCP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
					break;
				case USB_CDP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
1176 1177 1178
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1179 1180 1181
					break;
				case USB_SDP_CHARGER:
					msm_otg_notify_charger(motg, IUNIT);
1182 1183 1184
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
					break;
				default:
					break;
				}
				break;
			default:
				break;
			}
		} else {
			/*
			 * If charger detection work is pending, decrement
			 * the pm usage counter to balance with the one that
			 * is incremented in charger detection work.
			 */
			if (cancel_delayed_work_sync(&motg->chg_work)) {
1200 1201
				pm_runtime_put_sync(otg->phy->dev);
				msm_otg_reset(otg->phy);
1202 1203 1204 1205
			}
			msm_otg_notify_charger(motg, 0);
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1206
		}
1207
		pm_runtime_put_sync(otg->phy->dev);
1208 1209
		break;
	case OTG_STATE_B_PERIPHERAL:
1210
		dev_dbg(otg->phy->dev, "OTG_STATE_B_PERIPHERAL state\n");
1211 1212
		if (!test_bit(B_SESS_VLD, &motg->inputs) ||
				!test_bit(ID, &motg->inputs)) {
1213
			msm_otg_notify_charger(motg, 0);
1214
			msm_otg_start_peripheral(otg->phy, 0);
1215 1216
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1217 1218
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1219 1220 1221 1222
			schedule_work(w);
		}
		break;
	case OTG_STATE_A_HOST:
1223
		dev_dbg(otg->phy->dev, "OTG_STATE_A_HOST state\n");
1224
		if (test_bit(ID, &motg->inputs)) {
1225 1226 1227
			msm_otg_start_host(otg->phy, 0);
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
			schedule_work(w);
		}
		break;
	default:
		break;
	}
}

static irqreturn_t msm_otg_irq(int irq, void *data)
{
	struct msm_otg *motg = data;
1239
	struct usb_phy *phy = &motg->phy;
1240 1241
	u32 otgsc = 0;

1242 1243 1244
	if (atomic_read(&motg->in_lpm)) {
		disable_irq_nosync(irq);
		motg->async_int = 1;
1245
		pm_runtime_get(phy->dev);
1246 1247 1248
		return IRQ_HANDLED;
	}

1249 1250 1251 1252 1253 1254 1255 1256 1257
	otgsc = readl(USB_OTGSC);
	if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
		return IRQ_NONE;

	if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
		if (otgsc & OTGSC_ID)
			set_bit(ID, &motg->inputs);
		else
			clear_bit(ID, &motg->inputs);
1258 1259
		dev_dbg(phy->dev, "ID set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1260 1261 1262 1263 1264
	} else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
1265 1266
		dev_dbg(phy->dev, "BSV set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	}

	writel(otgsc, USB_OTGSC);
	schedule_work(&motg->sm_work);
	return IRQ_HANDLED;
}

static int msm_otg_mode_show(struct seq_file *s, void *unused)
{
	struct msm_otg *motg = s->private;
1277
	struct usb_otg *otg = motg->phy.otg;
1278

1279
	switch (otg->phy->state) {
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	case OTG_STATE_A_HOST:
		seq_printf(s, "host\n");
		break;
	case OTG_STATE_B_PERIPHERAL:
		seq_printf(s, "peripheral\n");
		break;
	default:
		seq_printf(s, "none\n");
		break;
	}

	return 0;
}

static int msm_otg_mode_open(struct inode *inode, struct file *file)
{
	return single_open(file, msm_otg_mode_show, inode->i_private);
}

static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
				size_t count, loff_t *ppos)
{
1302 1303
	struct seq_file *s = file->private_data;
	struct msm_otg *motg = s->private;
1304
	char buf[16];
1305
	struct usb_otg *otg = motg->phy.otg;
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	int status = count;
	enum usb_mode_type req_mode;

	memset(buf, 0x00, sizeof(buf));

	if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
		status = -EFAULT;
		goto out;
	}

	if (!strncmp(buf, "host", 4)) {
		req_mode = USB_HOST;
	} else if (!strncmp(buf, "peripheral", 10)) {
		req_mode = USB_PERIPHERAL;
	} else if (!strncmp(buf, "none", 4)) {
		req_mode = USB_NONE;
	} else {
		status = -EINVAL;
		goto out;
	}

	switch (req_mode) {
	case USB_NONE:
1329
		switch (otg->phy->state) {
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
		case OTG_STATE_A_HOST:
		case OTG_STATE_B_PERIPHERAL:
			set_bit(ID, &motg->inputs);
			clear_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	case USB_PERIPHERAL:
1340
		switch (otg->phy->state) {
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
		case OTG_STATE_B_IDLE:
		case OTG_STATE_A_HOST:
			set_bit(ID, &motg->inputs);
			set_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	case USB_HOST:
1351
		switch (otg->phy->state) {
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
		case OTG_STATE_B_IDLE:
		case OTG_STATE_B_PERIPHERAL:
			clear_bit(ID, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	default:
		goto out;
	}

1364
	pm_runtime_get_sync(otg->phy->dev);
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	schedule_work(&motg->sm_work);
out:
	return status;
}

const struct file_operations msm_otg_mode_fops = {
	.open = msm_otg_mode_open,
	.read = seq_read,
	.write = msm_otg_mode_write,
	.llseek = seq_lseek,
	.release = single_release,
};

static struct dentry *msm_otg_dbg_root;
static struct dentry *msm_otg_dbg_mode;

static int msm_otg_debugfs_init(struct msm_otg *motg)
{
	msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);

	if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
		return -ENODEV;

	msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO | S_IWUSR,
				msm_otg_dbg_root, motg, &msm_otg_mode_fops);
	if (!msm_otg_dbg_mode) {
		debugfs_remove(msm_otg_dbg_root);
		msm_otg_dbg_root = NULL;
		return -ENODEV;
	}

	return 0;
}

static void msm_otg_debugfs_cleanup(void)
{
	debugfs_remove(msm_otg_dbg_mode);
	debugfs_remove(msm_otg_dbg_root);
}

static int __init msm_otg_probe(struct platform_device *pdev)
{
	int ret = 0;
	struct resource *res;
	struct msm_otg *motg;
1410
	struct usb_phy *phy;
1411 1412

	dev_info(&pdev->dev, "msm_otg probe\n");
J
Jingoo Han 已提交
1413
	if (!dev_get_platdata(&pdev->dev)) {
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		dev_err(&pdev->dev, "No platform data given. Bailing out\n");
		return -ENODEV;
	}

	motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
	if (!motg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
		return -ENOMEM;
	}

1424 1425 1426
	motg->phy.otg = kzalloc(sizeof(struct usb_otg), GFP_KERNEL);
	if (!motg->phy.otg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
1427 1428
		ret = -ENOMEM;
		goto free_motg;
1429 1430
	}

J
Jingoo Han 已提交
1431
	motg->pdata = dev_get_platdata(&pdev->dev);
1432 1433
	phy = &motg->phy;
	phy->dev = &pdev->dev;
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447

	motg->phy_reset_clk = clk_get(&pdev->dev, "usb_phy_clk");
	if (IS_ERR(motg->phy_reset_clk)) {
		dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
		ret = PTR_ERR(motg->phy_reset_clk);
		goto free_motg;
	}

	motg->clk = clk_get(&pdev->dev, "usb_hs_clk");
	if (IS_ERR(motg->clk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
		ret = PTR_ERR(motg->clk);
		goto put_phy_reset_clk;
	}
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	clk_set_rate(motg->clk, 60000000);

	/*
	 * If USB Core is running its protocol engine based on CORE CLK,
	 * CORE CLK  must be running at >55Mhz for correct HSUSB
	 * operation and USB core cannot tolerate frequency changes on
	 * CORE CLK. For such USB cores, vote for maximum clk frequency
	 * on pclk source
	 */
	 if (motg->pdata->pclk_src_name) {
		motg->pclk_src = clk_get(&pdev->dev,
			motg->pdata->pclk_src_name);
		if (IS_ERR(motg->pclk_src))
			goto put_clk;
		clk_set_rate(motg->pclk_src, INT_MAX);
1463
		clk_prepare_enable(motg->pclk_src);
1464 1465 1466
	} else
		motg->pclk_src = ERR_PTR(-ENOENT);

1467 1468 1469 1470 1471

	motg->pclk = clk_get(&pdev->dev, "usb_hs_pclk");
	if (IS_ERR(motg->pclk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
		ret = PTR_ERR(motg->pclk);
1472
		goto put_pclk_src;
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
	}

	/*
	 * USB core clock is not present on all MSM chips. This
	 * clock is introduced to remove the dependency on AXI
	 * bus frequency.
	 */
	motg->core_clk = clk_get(&pdev->dev, "usb_hs_core_clk");
	if (IS_ERR(motg->core_clk))
		motg->core_clk = NULL;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get platform resource mem\n");
		ret = -ENODEV;
		goto put_core_clk;
	}

	motg->regs = ioremap(res->start, resource_size(res));
	if (!motg->regs) {
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
		goto put_core_clk;
	}
	dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);

	motg->irq = platform_get_irq(pdev, 0);
	if (!motg->irq) {
		dev_err(&pdev->dev, "platform_get_irq failed\n");
		ret = -ENODEV;
		goto free_regs;
	}

1506 1507
	clk_prepare_enable(motg->clk);
	clk_prepare_enable(motg->pclk);
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519

	ret = msm_hsusb_init_vddcx(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
		goto free_regs;
	}

	ret = msm_hsusb_ldo_init(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
		goto vddcx_exit;
	}
1520
	ret = msm_hsusb_ldo_set_mode(motg, 1);
1521 1522 1523 1524 1525
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg enable failed\n");
		goto ldo_exit;
	}

1526
	if (motg->core_clk)
1527
		clk_prepare_enable(motg->core_clk);
1528 1529 1530 1531 1532

	writel(0, USB_USBINTR);
	writel(0, USB_OTGSC);

	INIT_WORK(&motg->sm_work, msm_otg_sm_work);
1533
	INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
1534 1535 1536 1537 1538 1539 1540
	ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
					"msm_otg", motg);
	if (ret) {
		dev_err(&pdev->dev, "request irq failed\n");
		goto disable_clks;
	}

1541 1542 1543 1544
	phy->init = msm_otg_reset;
	phy->set_power = msm_otg_set_power;

	phy->io_ops = &msm_otg_io_ops;
1545

1546 1547 1548
	phy->otg->phy = &motg->phy;
	phy->otg->set_host = msm_otg_set_host;
	phy->otg->set_peripheral = msm_otg_set_peripheral;
1549

1550
	ret = usb_add_phy(&motg->phy, USB_PHY_TYPE_USB2);
1551
	if (ret) {
1552
		dev_err(&pdev->dev, "usb_add_phy failed\n");
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
		goto free_irq;
	}

	platform_set_drvdata(pdev, motg);
	device_init_wakeup(&pdev->dev, 1);

	if (motg->pdata->mode == USB_OTG &&
			motg->pdata->otg_control == OTG_USER_CONTROL) {
		ret = msm_otg_debugfs_init(motg);
		if (ret)
			dev_dbg(&pdev->dev, "mode debugfs file is"
					"not available\n");
	}

1567 1568
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
1569

1570
	return 0;
1571 1572 1573
free_irq:
	free_irq(motg->irq, motg);
disable_clks:
1574 1575
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1576 1577 1578 1579
ldo_exit:
	msm_hsusb_ldo_init(motg, 0);
vddcx_exit:
	msm_hsusb_init_vddcx(motg, 0);
1580 1581 1582 1583 1584 1585
free_regs:
	iounmap(motg->regs);
put_core_clk:
	if (motg->core_clk)
		clk_put(motg->core_clk);
	clk_put(motg->pclk);
1586 1587
put_pclk_src:
	if (!IS_ERR(motg->pclk_src)) {
1588
		clk_disable_unprepare(motg->pclk_src);
1589 1590
		clk_put(motg->pclk_src);
	}
1591 1592 1593 1594 1595
put_clk:
	clk_put(motg->clk);
put_phy_reset_clk:
	clk_put(motg->phy_reset_clk);
free_motg:
1596
	kfree(motg->phy.otg);
1597 1598 1599 1600
	kfree(motg);
	return ret;
}

B
Bill Pemberton 已提交
1601
static int msm_otg_remove(struct platform_device *pdev)
1602 1603
{
	struct msm_otg *motg = platform_get_drvdata(pdev);
1604
	struct usb_phy *phy = &motg->phy;
1605
	int cnt = 0;
1606

1607
	if (phy->otg->host || phy->otg->gadget)
1608 1609 1610
		return -EBUSY;

	msm_otg_debugfs_cleanup();
1611
	cancel_delayed_work_sync(&motg->chg_work);
1612
	cancel_work_sync(&motg->sm_work);
1613

1614
	pm_runtime_resume(&pdev->dev);
1615

1616
	device_init_wakeup(&pdev->dev, 0);
1617
	pm_runtime_disable(&pdev->dev);
1618

1619
	usb_remove_phy(phy);
1620 1621
	free_irq(motg->irq, motg);

1622 1623 1624
	/*
	 * Put PHY in low power mode.
	 */
1625 1626
	ulpi_read(phy, 0x14);
	ulpi_write(phy, 0x08, 0x09);
1627 1628 1629 1630 1631 1632 1633 1634 1635

	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
1636
		dev_err(phy->dev, "Unable to suspend PHY\n");
1637

1638 1639
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1640
	if (motg->core_clk)
1641
		clk_disable_unprepare(motg->core_clk);
1642
	if (!IS_ERR(motg->pclk_src)) {
1643
		clk_disable_unprepare(motg->pclk_src);
1644 1645
		clk_put(motg->pclk_src);
	}
1646
	msm_hsusb_ldo_init(motg, 0);
1647 1648

	iounmap(motg->regs);
1649
	pm_runtime_set_suspended(&pdev->dev);
1650 1651 1652 1653 1654 1655 1656

	clk_put(motg->phy_reset_clk);
	clk_put(motg->pclk);
	clk_put(motg->clk);
	if (motg->core_clk)
		clk_put(motg->core_clk);

1657
	kfree(motg->phy.otg);
1658 1659 1660 1661 1662
	kfree(motg);

	return 0;
}

1663 1664 1665 1666
#ifdef CONFIG_PM_RUNTIME
static int msm_otg_runtime_idle(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
1667
	struct usb_otg *otg = motg->phy.otg;
1668 1669 1670 1671 1672 1673 1674 1675 1676

	dev_dbg(dev, "OTG runtime idle\n");

	/*
	 * It is observed some times that a spurious interrupt
	 * comes when PHY is put into LPM immediately after PHY reset.
	 * This 1 sec delay also prevents entering into LPM immediately
	 * after asynchronous interrupt.
	 */
1677
	if (otg->phy->state != OTG_STATE_UNDEFINED)
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		pm_schedule_suspend(dev, 1000);

	return -EAGAIN;
}

static int msm_otg_runtime_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_runtime_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime resume\n");
	return msm_otg_resume(motg);
}
#endif

1700
#ifdef CONFIG_PM_SLEEP
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
static int msm_otg_pm_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG PM suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_pm_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
	int ret;

	dev_dbg(dev, "OTG PM resume\n");

	ret = msm_otg_resume(motg);
	if (ret)
		return ret;

	/*
	 * Runtime PM Documentation recommends bringing the
	 * device to full powered state upon resume.
	 */
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
#endif

static const struct dev_pm_ops msm_otg_dev_pm_ops = {
1733 1734 1735
	SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
	SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
				msm_otg_runtime_idle)
1736 1737
};

1738
static struct platform_driver msm_otg_driver = {
B
Bill Pemberton 已提交
1739
	.remove = msm_otg_remove,
1740 1741 1742
	.driver = {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
1743
		.pm = &msm_otg_dev_pm_ops,
1744 1745 1746
	},
};

1747
module_platform_driver_probe(msm_otg_driver, msm_otg_probe);
1748 1749 1750

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("MSM USB transceiver driver");