phy-msm-usb.c 41.7 KB
Newer Older
1
/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 and
 * only version 2 as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA.
 *
 */

#include <linux/module.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/ioport.h>
#include <linux/uaccess.h>
#include <linux/debugfs.h>
#include <linux/seq_file.h>
32
#include <linux/pm_runtime.h>
33 34 35 36 37 38 39 40

#include <linux/usb.h>
#include <linux/usb/otg.h>
#include <linux/usb/ulpi.h>
#include <linux/usb/gadget.h>
#include <linux/usb/hcd.h>
#include <linux/usb/msm_hsusb.h>
#include <linux/usb/msm_hsusb_hw.h>
41
#include <linux/regulator/consumer.h>
42 43 44 45 46

#define MSM_USB_BASE	(motg->regs)
#define DRIVER_NAME	"msm_otg"

#define ULPI_IO_TIMEOUT_USEC	(10 * 1000)
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69

#define USB_PHY_3P3_VOL_MIN	3050000 /* uV */
#define USB_PHY_3P3_VOL_MAX	3300000 /* uV */
#define USB_PHY_3P3_HPM_LOAD	50000	/* uA */
#define USB_PHY_3P3_LPM_LOAD	4000	/* uA */

#define USB_PHY_1P8_VOL_MIN	1800000 /* uV */
#define USB_PHY_1P8_VOL_MAX	1800000 /* uV */
#define USB_PHY_1P8_HPM_LOAD	50000	/* uA */
#define USB_PHY_1P8_LPM_LOAD	4000	/* uA */

#define USB_PHY_VDD_DIG_VOL_MIN	1000000 /* uV */
#define USB_PHY_VDD_DIG_VOL_MAX	1320000 /* uV */

static struct regulator *hsusb_3p3;
static struct regulator *hsusb_1p8;
static struct regulator *hsusb_vddcx;

static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
{
	int ret = 0;

	if (init) {
70
		hsusb_vddcx = regulator_get(motg->phy.dev, "HSUSB_VDDCX");
71
		if (IS_ERR(hsusb_vddcx)) {
72
			dev_err(motg->phy.dev, "unable to get hsusb vddcx\n");
73 74 75 76 77 78 79
			return PTR_ERR(hsusb_vddcx);
		}

		ret = regulator_set_voltage(hsusb_vddcx,
				USB_PHY_VDD_DIG_VOL_MIN,
				USB_PHY_VDD_DIG_VOL_MAX);
		if (ret) {
80
			dev_err(motg->phy.dev, "unable to set the voltage "
81 82 83 84 85 86 87
					"for hsusb vddcx\n");
			regulator_put(hsusb_vddcx);
			return ret;
		}

		ret = regulator_enable(hsusb_vddcx);
		if (ret) {
88
			dev_err(motg->phy.dev, "unable to enable hsusb vddcx\n");
89 90 91 92
			regulator_put(hsusb_vddcx);
		}
	} else {
		ret = regulator_set_voltage(hsusb_vddcx, 0,
93
			USB_PHY_VDD_DIG_VOL_MAX);
94
		if (ret)
95
			dev_err(motg->phy.dev, "unable to set the voltage "
96 97 98
					"for hsusb vddcx\n");
		ret = regulator_disable(hsusb_vddcx);
		if (ret)
99
			dev_err(motg->phy.dev, "unable to disable hsusb vddcx\n");
100 101 102 103 104 105 106 107 108 109 110 111

		regulator_put(hsusb_vddcx);
	}

	return ret;
}

static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
{
	int rc = 0;

	if (init) {
112
		hsusb_3p3 = regulator_get(motg->phy.dev, "HSUSB_3p3");
113
		if (IS_ERR(hsusb_3p3)) {
114
			dev_err(motg->phy.dev, "unable to get hsusb 3p3\n");
115 116 117 118 119 120
			return PTR_ERR(hsusb_3p3);
		}

		rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
				USB_PHY_3P3_VOL_MAX);
		if (rc) {
121
			dev_err(motg->phy.dev, "unable to set voltage level "
122 123 124 125 126
					"for hsusb 3p3\n");
			goto put_3p3;
		}
		rc = regulator_enable(hsusb_3p3);
		if (rc) {
127
			dev_err(motg->phy.dev, "unable to enable the hsusb 3p3\n");
128 129
			goto put_3p3;
		}
130
		hsusb_1p8 = regulator_get(motg->phy.dev, "HSUSB_1p8");
131
		if (IS_ERR(hsusb_1p8)) {
132
			dev_err(motg->phy.dev, "unable to get hsusb 1p8\n");
133 134 135 136 137 138
			rc = PTR_ERR(hsusb_1p8);
			goto disable_3p3;
		}
		rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
				USB_PHY_1P8_VOL_MAX);
		if (rc) {
139
			dev_err(motg->phy.dev, "unable to set voltage level "
140 141 142 143 144
					"for hsusb 1p8\n");
			goto put_1p8;
		}
		rc = regulator_enable(hsusb_1p8);
		if (rc) {
145
			dev_err(motg->phy.dev, "unable to enable the hsusb 1p8\n");
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
			goto put_1p8;
		}

		return 0;
	}

	regulator_disable(hsusb_1p8);
put_1p8:
	regulator_put(hsusb_1p8);
disable_3p3:
	regulator_disable(hsusb_3p3);
put_3p3:
	regulator_put(hsusb_3p3);
	return rc;
}

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
#ifdef CONFIG_PM_SLEEP
#define USB_PHY_SUSP_DIG_VOL  500000
static int msm_hsusb_config_vddcx(int high)
{
	int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
	int min_vol;
	int ret;

	if (high)
		min_vol = USB_PHY_VDD_DIG_VOL_MIN;
	else
		min_vol = USB_PHY_SUSP_DIG_VOL;

	ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
	if (ret) {
		pr_err("%s: unable to set the voltage for regulator "
			"HSUSB_VDDCX\n", __func__);
		return ret;
	}

	pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);

	return ret;
}
#endif

188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static int msm_hsusb_ldo_set_mode(int on)
{
	int ret = 0;

	if (!hsusb_1p8 || IS_ERR(hsusb_1p8)) {
		pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
		return -ENODEV;
	}

	if (!hsusb_3p3 || IS_ERR(hsusb_3p3)) {
		pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
		return -ENODEV;
	}

	if (on) {
		ret = regulator_set_optimum_mode(hsusb_1p8,
				USB_PHY_1P8_HPM_LOAD);
		if (ret < 0) {
			pr_err("%s: Unable to set HPM of the regulator "
				"HSUSB_1p8\n", __func__);
			return ret;
		}
		ret = regulator_set_optimum_mode(hsusb_3p3,
				USB_PHY_3P3_HPM_LOAD);
		if (ret < 0) {
			pr_err("%s: Unable to set HPM of the regulator "
				"HSUSB_3p3\n", __func__);
			regulator_set_optimum_mode(hsusb_1p8,
				USB_PHY_1P8_LPM_LOAD);
			return ret;
		}
	} else {
		ret = regulator_set_optimum_mode(hsusb_1p8,
				USB_PHY_1P8_LPM_LOAD);
		if (ret < 0)
			pr_err("%s: Unable to set LPM of the regulator "
				"HSUSB_1p8\n", __func__);
		ret = regulator_set_optimum_mode(hsusb_3p3,
				USB_PHY_3P3_LPM_LOAD);
		if (ret < 0)
			pr_err("%s: Unable to set LPM of the regulator "
				"HSUSB_3p3\n", __func__);
	}

	pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
	return ret < 0 ? ret : 0;
}

236
static int ulpi_read(struct usb_phy *phy, u32 reg)
237
{
238
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	int cnt = 0;

	/* initiate read operation */
	writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
254
		dev_err(phy->dev, "ulpi_read: timeout %08x\n",
255 256 257 258 259 260
			readl(USB_ULPI_VIEWPORT));
		return -ETIMEDOUT;
	}
	return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
}

261
static int ulpi_write(struct usb_phy *phy, u32 val, u32 reg)
262
{
263
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	int cnt = 0;

	/* initiate write operation */
	writel(ULPI_RUN | ULPI_WRITE |
	       ULPI_ADDR(reg) | ULPI_DATA(val),
	       USB_ULPI_VIEWPORT);

	/* wait for completion */
	while (cnt < ULPI_IO_TIMEOUT_USEC) {
		if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= ULPI_IO_TIMEOUT_USEC) {
280
		dev_err(phy->dev, "ulpi_write: timeout\n");
281 282 283 284 285
		return -ETIMEDOUT;
	}
	return 0;
}

286
static struct usb_phy_io_ops msm_otg_io_ops = {
287 288 289 290 291 292 293 294 295 296 297 298 299
	.read = ulpi_read,
	.write = ulpi_write,
};

static void ulpi_init(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
	int *seq = pdata->phy_init_seq;

	if (!seq)
		return;

	while (seq[0] >= 0) {
300
		dev_vdbg(motg->phy.dev, "ulpi: write 0x%02x to 0x%02x\n",
301
				seq[0], seq[1]);
302
		ulpi_write(&motg->phy, seq[0], seq[1]);
303 304 305 306 307 308
		seq += 2;
	}
}

static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
{
309 310 311 312 313 314 315 316 317
	int ret = 0;

	if (!motg->pdata->link_clk_reset)
		return ret;

	ret = motg->pdata->link_clk_reset(motg->clk, assert);
	if (ret)
		dev_err(motg->phy.dev, "usb link clk reset %s failed\n",
			assert ? "assert" : "deassert");
318 319 320 321 322 323

	return ret;
}

static int msm_otg_phy_clk_reset(struct msm_otg *motg)
{
324
	int ret = 0;
325

326
	if (!motg->pdata->phy_clk_reset)
327
		return ret;
328 329

	ret = motg->pdata->phy_clk_reset(motg->phy_reset_clk);
330
	if (ret)
331 332
		dev_err(motg->phy.dev, "usb phy clk reset failed\n");

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
	return ret;
}

static int msm_otg_phy_reset(struct msm_otg *motg)
{
	u32 val;
	int ret;
	int retries;

	ret = msm_otg_link_clk_reset(motg, 1);
	if (ret)
		return ret;
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;
	ret = msm_otg_link_clk_reset(motg, 0);
	if (ret)
		return ret;

	val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
	writel(val | PORTSC_PTS_ULPI, USB_PORTSC);

	for (retries = 3; retries > 0; retries--) {
356
		ret = ulpi_write(&motg->phy, ULPI_FUNC_CTRL_SUSPENDM,
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
				ULPI_CLR(ULPI_FUNC_CTRL));
		if (!ret)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

	/* This reset calibrates the phy, if the above write succeeded */
	ret = msm_otg_phy_clk_reset(motg);
	if (ret)
		return ret;

	for (retries = 3; retries > 0; retries--) {
373
		ret = ulpi_read(&motg->phy, ULPI_DEBUG);
374 375 376 377 378 379 380 381 382
		if (ret != -ETIMEDOUT)
			break;
		ret = msm_otg_phy_clk_reset(motg);
		if (ret)
			return ret;
	}
	if (!retries)
		return -ETIMEDOUT;

383
	dev_info(motg->phy.dev, "phy_reset: success\n");
384 385 386 387
	return 0;
}

#define LINK_RESET_TIMEOUT_USEC		(250 * 1000)
388
static int msm_otg_reset(struct usb_phy *phy)
389
{
390
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
391 392 393 394 395 396 397 398
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;
	int ret;
	u32 val = 0;
	u32 ulpi_val = 0;

	ret = msm_otg_phy_reset(motg);
	if (ret) {
399
		dev_err(phy->dev, "phy_reset failed\n");
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
		return ret;
	}

	ulpi_init(motg);

	writel(USBCMD_RESET, USB_USBCMD);
	while (cnt < LINK_RESET_TIMEOUT_USEC) {
		if (!(readl(USB_USBCMD) & USBCMD_RESET))
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= LINK_RESET_TIMEOUT_USEC)
		return -ETIMEDOUT;

	/* select ULPI phy */
	writel(0x80000000, USB_PORTSC);

	msleep(100);

	writel(0x0, USB_AHBBURST);
	writel(0x00, USB_AHBMODE);

	if (pdata->otg_control == OTG_PHY_CONTROL) {
		val = readl(USB_OTGSC);
		if (pdata->mode == USB_OTG) {
			ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
			val |= OTGSC_IDIE | OTGSC_BSVIE;
		} else if (pdata->mode == USB_PERIPHERAL) {
			ulpi_val = ULPI_INT_SESS_VALID;
			val |= OTGSC_BSVIE;
		}
		writel(val, USB_OTGSC);
433 434
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_RISE);
		ulpi_write(phy, ulpi_val, ULPI_USB_INT_EN_FALL);
435 436 437 438 439
	}

	return 0;
}

440
#define PHY_SUSPEND_TIMEOUT_USEC	(500 * 1000)
441 442 443
#define PHY_RESUME_TIMEOUT_USEC	(100 * 1000)

#ifdef CONFIG_PM_SLEEP
444 445
static int msm_otg_suspend(struct msm_otg *motg)
{
446 447
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
448 449 450 451 452 453 454 455
	struct msm_otg_platform_data *pdata = motg->pdata;
	int cnt = 0;

	if (atomic_read(&motg->in_lpm))
		return 0;

	disable_irq(motg->irq);
	/*
456 457
	 * Chipidea 45-nm PHY suspend sequence:
	 *
458 459 460 461
	 * Interrupt Latch Register auto-clear feature is not present
	 * in all PHY versions. Latch register is clear on read type.
	 * Clear latch register to avoid spurious wakeup from
	 * low power mode (LPM).
462
	 *
463 464 465 466
	 * PHY comparators are disabled when PHY enters into low power
	 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
	 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
	 * PHY comparators. This save significant amount of power.
467
	 *
468 469 470
	 * PLL is not turned off when PHY enters into low power mode (LPM).
	 * Disable PLL for maximum power savings.
	 */
471 472

	if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
473
		ulpi_read(phy, 0x14);
474
		if (pdata->otg_control == OTG_PHY_CONTROL)
475 476
			ulpi_write(phy, 0x01, 0x30);
		ulpi_write(phy, 0x08, 0x09);
477
	}
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492

	/*
	 * PHY may take some time or even fail to enter into low power
	 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
	 * in failure case.
	 */
	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
493 494
		dev_err(phy->dev, "Unable to suspend PHY\n");
		msm_otg_reset(phy);
495 496 497 498 499 500 501 502 503 504 505 506 507
		enable_irq(motg->irq);
		return -ETIMEDOUT;
	}

	/*
	 * PHY has capability to generate interrupt asynchronously in low
	 * power mode (LPM). This interrupt is level triggered. So USB IRQ
	 * line must be disabled till async interrupt enable bit is cleared
	 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
	 * block data communication from PHY.
	 */
	writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);

508 509 510 511
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL)
		writel(readl(USB_PHY_CTRL) | PHY_RETEN, USB_PHY_CTRL);

512 513
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
514
	if (motg->core_clk)
515
		clk_disable_unprepare(motg->core_clk);
516

517
	if (!IS_ERR(motg->pclk_src))
518
		clk_disable_unprepare(motg->pclk_src);
519

520 521 522 523 524 525
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
		msm_hsusb_ldo_set_mode(0);
		msm_hsusb_config_vddcx(0);
	}

526
	if (device_may_wakeup(phy->dev))
527 528 529 530 531 532 533
		enable_irq_wake(motg->irq);
	if (bus)
		clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

	atomic_set(&motg->in_lpm, 1);
	enable_irq(motg->irq);

534
	dev_info(phy->dev, "USB in low power mode\n");
535 536 537 538 539 540

	return 0;
}

static int msm_otg_resume(struct msm_otg *motg)
{
541 542
	struct usb_phy *phy = &motg->phy;
	struct usb_bus *bus = phy->otg->host;
543 544 545 546 547 548
	int cnt = 0;
	unsigned temp;

	if (!atomic_read(&motg->in_lpm))
		return 0;

549
	if (!IS_ERR(motg->pclk_src))
550
		clk_prepare_enable(motg->pclk_src);
551

552 553
	clk_prepare_enable(motg->pclk);
	clk_prepare_enable(motg->clk);
554
	if (motg->core_clk)
555
		clk_prepare_enable(motg->core_clk);
556

557 558 559 560 561 562 563
	if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
			motg->pdata->otg_control == OTG_PMIC_CONTROL) {
		msm_hsusb_ldo_set_mode(1);
		msm_hsusb_config_vddcx(1);
		writel(readl(USB_PHY_CTRL) & ~PHY_RETEN, USB_PHY_CTRL);
	}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
	temp = readl(USB_USBCMD);
	temp &= ~ASYNC_INTR_CTRL;
	temp &= ~ULPI_STP_CTRL;
	writel(temp, USB_USBCMD);

	/*
	 * PHY comes out of low power mode (LPM) in case of wakeup
	 * from asynchronous interrupt.
	 */
	if (!(readl(USB_PORTSC) & PORTSC_PHCD))
		goto skip_phy_resume;

	writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_RESUME_TIMEOUT_USEC) {
		if (!(readl(USB_PORTSC) & PORTSC_PHCD))
			break;
		udelay(1);
		cnt++;
	}

	if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
		/*
		 * This is a fatal error. Reset the link and
		 * PHY. USB state can not be restored. Re-insertion
		 * of USB cable is the only way to get USB working.
		 */
590
		dev_err(phy->dev, "Unable to resume USB."
591
				"Re-plugin the cable\n");
592
		msm_otg_reset(phy);
593 594 595
	}

skip_phy_resume:
596
	if (device_may_wakeup(phy->dev))
597 598 599 600
		disable_irq_wake(motg->irq);
	if (bus)
		set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);

601 602
	atomic_set(&motg->in_lpm, 0);

603 604
	if (motg->async_int) {
		motg->async_int = 0;
605
		pm_runtime_put(phy->dev);
606 607 608
		enable_irq(motg->irq);
	}

609
	dev_info(phy->dev, "USB exited from low power mode\n");
610 611 612

	return 0;
}
613
#endif
614

615 616 617 618 619 620
static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
{
	if (motg->cur_power == mA)
		return;

	/* TODO: Notify PMIC about available current */
621
	dev_info(motg->phy.dev, "Avail curr from USB = %u\n", mA);
622 623 624
	motg->cur_power = mA;
}

625
static int msm_otg_set_power(struct usb_phy *phy, unsigned mA)
626
{
627
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
628 629 630 631 632 633 634 635 636 637 638 639 640 641

	/*
	 * Gadget driver uses set_power method to notify about the
	 * available current based on suspend/configured states.
	 *
	 * IDEV_CHG can be drawn irrespective of suspend/un-configured
	 * states when CDP/ACA is connected.
	 */
	if (motg->chg_type == USB_SDP_CHARGER)
		msm_otg_notify_charger(motg, mA);

	return 0;
}

642
static void msm_otg_start_host(struct usb_phy *phy, int on)
643
{
644
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
645 646 647
	struct msm_otg_platform_data *pdata = motg->pdata;
	struct usb_hcd *hcd;

648
	if (!phy->otg->host)
649 650
		return;

651
	hcd = bus_to_hcd(phy->otg->host);
652 653

	if (on) {
654
		dev_dbg(phy->dev, "host on\n");
655 656 657 658 659 660 661 662 663 664 665 666

		if (pdata->vbus_power)
			pdata->vbus_power(1);
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Enable internal
		 * HUB before kicking the host.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_A_HOST);
#ifdef CONFIG_USB
		usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
667
		device_wakeup_enable(hcd->self.controller);
668 669
#endif
	} else {
670
		dev_dbg(phy->dev, "host off\n");
671 672 673 674 675 676 677 678 679 680 681

#ifdef CONFIG_USB
		usb_remove_hcd(hcd);
#endif
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
		if (pdata->vbus_power)
			pdata->vbus_power(0);
	}
}

682
static int msm_otg_set_host(struct usb_otg *otg, struct usb_bus *host)
683
{
684
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
685 686 687 688 689 690 691
	struct usb_hcd *hcd;

	/*
	 * Fail host registration if this board can support
	 * only peripheral configuration.
	 */
	if (motg->pdata->mode == USB_PERIPHERAL) {
692
		dev_info(otg->phy->dev, "Host mode is not supported\n");
693 694 695 696
		return -ENODEV;
	}

	if (!host) {
697 698 699
		if (otg->phy->state == OTG_STATE_A_HOST) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_host(otg->phy, 0);
700
			otg->host = NULL;
701
			otg->phy->state = OTG_STATE_UNDEFINED;
702 703 704 705 706 707 708 709 710 711 712 713
			schedule_work(&motg->sm_work);
		} else {
			otg->host = NULL;
		}

		return 0;
	}

	hcd = bus_to_hcd(host);
	hcd->power_budget = motg->pdata->power_budget;

	otg->host = host;
714
	dev_dbg(otg->phy->dev, "host driver registered w/ tranceiver\n");
715 716 717 718 719

	/*
	 * Kick the state machine work, if peripheral is not supported
	 * or peripheral is already registered with us.
	 */
720
	if (motg->pdata->mode == USB_HOST || otg->gadget) {
721
		pm_runtime_get_sync(otg->phy->dev);
722
		schedule_work(&motg->sm_work);
723
	}
724 725 726 727

	return 0;
}

728
static void msm_otg_start_peripheral(struct usb_phy *phy, int on)
729
{
730
	struct msm_otg *motg = container_of(phy, struct msm_otg, phy);
731 732
	struct msm_otg_platform_data *pdata = motg->pdata;

733
	if (!phy->otg->gadget)
734 735 736
		return;

	if (on) {
737
		dev_dbg(phy->dev, "gadget on\n");
738 739 740 741 742 743 744
		/*
		 * Some boards have a switch cotrolled by gpio
		 * to enable/disable internal HUB. Disable internal
		 * HUB before kicking the gadget.
		 */
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
745
		usb_gadget_vbus_connect(phy->otg->gadget);
746
	} else {
747 748
		dev_dbg(phy->dev, "gadget off\n");
		usb_gadget_vbus_disconnect(phy->otg->gadget);
749 750 751 752 753 754
		if (pdata->setup_gpio)
			pdata->setup_gpio(OTG_STATE_UNDEFINED);
	}

}

755 756
static int msm_otg_set_peripheral(struct usb_otg *otg,
					struct usb_gadget *gadget)
757
{
758
	struct msm_otg *motg = container_of(otg->phy, struct msm_otg, phy);
759 760 761 762 763 764

	/*
	 * Fail peripheral registration if this board can support
	 * only host configuration.
	 */
	if (motg->pdata->mode == USB_HOST) {
765
		dev_info(otg->phy->dev, "Peripheral mode is not supported\n");
766 767 768 769
		return -ENODEV;
	}

	if (!gadget) {
770 771 772
		if (otg->phy->state == OTG_STATE_B_PERIPHERAL) {
			pm_runtime_get_sync(otg->phy->dev);
			msm_otg_start_peripheral(otg->phy, 0);
773
			otg->gadget = NULL;
774
			otg->phy->state = OTG_STATE_UNDEFINED;
775 776 777 778 779 780 781 782
			schedule_work(&motg->sm_work);
		} else {
			otg->gadget = NULL;
		}

		return 0;
	}
	otg->gadget = gadget;
783
	dev_dbg(otg->phy->dev, "peripheral driver registered w/ tranceiver\n");
784 785 786 787 788

	/*
	 * Kick the state machine work, if host is not supported
	 * or host is already registered with us.
	 */
789
	if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
790
		pm_runtime_get_sync(otg->phy->dev);
791
		schedule_work(&motg->sm_work);
792
	}
793 794 795 796

	return 0;
}

797 798
static bool msm_chg_check_secondary_det(struct msm_otg *motg)
{
799
	struct usb_phy *phy = &motg->phy;
800 801 802 803 804
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
805
		chg_det = ulpi_read(phy, 0x34);
806 807 808
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
809
		chg_det = ulpi_read(phy, 0x87);
810 811 812 813 814 815 816 817 818 819
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_secondary_det(struct msm_otg *motg)
{
820
	struct usb_phy *phy = &motg->phy;
821 822 823 824
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
825
		chg_det = ulpi_read(phy, 0x34);
826 827
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
828
		ulpi_write(phy, chg_det, 0x34);
829 830 831
		udelay(20);
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
832
		ulpi_write(phy, chg_det, 0x34);
833 834
		/* put it in host mode for enabling D- source */
		chg_det &= ~(1 << 2);
835
		ulpi_write(phy, chg_det, 0x34);
836 837
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
838
		ulpi_write(phy, chg_det, 0x34);
839 840 841
		udelay(20);
		/* enable chg detection */
		chg_det &= ~(1 << 0);
842
		ulpi_write(phy, chg_det, 0x34);
843 844 845 846 847 848
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DM as current source, DP as current sink
		 * and enable battery charging comparators.
		 */
849 850 851
		ulpi_write(phy, 0x8, 0x85);
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
852 853 854 855 856 857 858 859
		break;
	default:
		break;
	}
}

static bool msm_chg_check_primary_det(struct msm_otg *motg)
{
860
	struct usb_phy *phy = &motg->phy;
861 862 863 864 865
	u32 chg_det;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
866
		chg_det = ulpi_read(phy, 0x34);
867 868 869
		ret = chg_det & (1 << 4);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
870
		chg_det = ulpi_read(phy, 0x87);
871 872 873 874 875 876 877 878 879 880
		ret = chg_det & 1;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_enable_primary_det(struct msm_otg *motg)
{
881
	struct usb_phy *phy = &motg->phy;
882 883 884 885
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
886
		chg_det = ulpi_read(phy, 0x34);
887 888
		/* enable chg detection */
		chg_det &= ~(1 << 0);
889
		ulpi_write(phy, chg_det, 0x34);
890 891 892 893 894 895
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/*
		 * Configure DP as current source, DM as current sink
		 * and enable battery charging comparators.
		 */
896 897
		ulpi_write(phy, 0x2, 0x85);
		ulpi_write(phy, 0x1, 0x85);
898 899 900 901 902 903 904 905
		break;
	default:
		break;
	}
}

static bool msm_chg_check_dcd(struct msm_otg *motg)
{
906
	struct usb_phy *phy = &motg->phy;
907 908 909 910 911
	u32 line_state;
	bool ret = false;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
912
		line_state = ulpi_read(phy, 0x15);
913 914 915
		ret = !(line_state & 1);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
916
		line_state = ulpi_read(phy, 0x87);
917 918 919 920 921 922 923 924 925 926
		ret = line_state & 2;
		break;
	default:
		break;
	}
	return ret;
}

static void msm_chg_disable_dcd(struct msm_otg *motg)
{
927
	struct usb_phy *phy = &motg->phy;
928 929 930 931
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
932
		chg_det = ulpi_read(phy, 0x34);
933
		chg_det &= ~(1 << 5);
934
		ulpi_write(phy, chg_det, 0x34);
935 936
		break;
	case SNPS_28NM_INTEGRATED_PHY:
937
		ulpi_write(phy, 0x10, 0x86);
938 939 940 941 942 943 944 945
		break;
	default:
		break;
	}
}

static void msm_chg_enable_dcd(struct msm_otg *motg)
{
946
	struct usb_phy *phy = &motg->phy;
947 948 949 950
	u32 chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
951
		chg_det = ulpi_read(phy, 0x34);
952 953
		/* Turn on D+ current source */
		chg_det |= (1 << 5);
954
		ulpi_write(phy, chg_det, 0x34);
955 956 957
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Data contact detection enable */
958
		ulpi_write(phy, 0x10, 0x85);
959 960 961 962 963 964 965 966
		break;
	default:
		break;
	}
}

static void msm_chg_block_on(struct msm_otg *motg)
{
967
	struct usb_phy *phy = &motg->phy;
968 969 970
	u32 func_ctrl, chg_det;

	/* put the controller in non-driving mode */
971
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
972 973
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
974
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
975 976 977

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
978
		chg_det = ulpi_read(phy, 0x34);
979 980
		/* control chg block via ULPI */
		chg_det &= ~(1 << 3);
981
		ulpi_write(phy, chg_det, 0x34);
982 983
		/* Turn on chg detect block */
		chg_det &= ~(1 << 1);
984
		ulpi_write(phy, chg_det, 0x34);
985 986 987 988
		udelay(20);
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
989
		ulpi_write(phy, 0x3F, 0x86);
990
		/* Clear alt interrupt latch and enable bits */
991 992
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
993 994 995 996 997 998 999 1000 1001
		udelay(100);
		break;
	default:
		break;
	}
}

static void msm_chg_block_off(struct msm_otg *motg)
{
1002
	struct usb_phy *phy = &motg->phy;
1003 1004 1005 1006
	u32 func_ctrl, chg_det;

	switch (motg->pdata->phy_type) {
	case CI_45NM_INTEGRATED_PHY:
1007
		chg_det = ulpi_read(phy, 0x34);
1008 1009
		/* Turn off charger block */
		chg_det |= ~(1 << 1);
1010
		ulpi_write(phy, chg_det, 0x34);
1011 1012 1013
		break;
	case SNPS_28NM_INTEGRATED_PHY:
		/* Clear charger detecting control bits */
1014
		ulpi_write(phy, 0x3F, 0x86);
1015
		/* Clear alt interrupt latch and enable bits */
1016 1017
		ulpi_write(phy, 0x1F, 0x92);
		ulpi_write(phy, 0x1F, 0x95);
1018 1019 1020 1021 1022 1023
		break;
	default:
		break;
	}

	/* put the controller in normal mode */
1024
	func_ctrl = ulpi_read(phy, ULPI_FUNC_CTRL);
1025 1026
	func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
	func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1027
	ulpi_write(phy, func_ctrl, ULPI_FUNC_CTRL);
1028 1029 1030 1031 1032 1033 1034 1035 1036
}

#define MSM_CHG_DCD_POLL_TIME		(100 * HZ/1000) /* 100 msec */
#define MSM_CHG_DCD_MAX_RETRIES		6 /* Tdcd_tmout = 6 * 100 msec */
#define MSM_CHG_PRIMARY_DET_TIME	(40 * HZ/1000) /* TVDPSRC_ON */
#define MSM_CHG_SECONDARY_DET_TIME	(40 * HZ/1000) /* TVDMSRC_ON */
static void msm_chg_detect_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1037
	struct usb_phy *phy = &motg->phy;
1038 1039 1040
	bool is_dcd, tmout, vout;
	unsigned long delay;

1041
	dev_dbg(phy->dev, "chg detection work\n");
1042 1043
	switch (motg->chg_state) {
	case USB_CHG_STATE_UNDEFINED:
1044
		pm_runtime_get_sync(phy->dev);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
		msm_chg_block_on(motg);
		msm_chg_enable_dcd(motg);
		motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
		motg->dcd_retries = 0;
		delay = MSM_CHG_DCD_POLL_TIME;
		break;
	case USB_CHG_STATE_WAIT_FOR_DCD:
		is_dcd = msm_chg_check_dcd(motg);
		tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
		if (is_dcd || tmout) {
			msm_chg_disable_dcd(motg);
			msm_chg_enable_primary_det(motg);
			delay = MSM_CHG_PRIMARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_DCD_DONE;
		} else {
			delay = MSM_CHG_DCD_POLL_TIME;
		}
		break;
	case USB_CHG_STATE_DCD_DONE:
		vout = msm_chg_check_primary_det(motg);
		if (vout) {
			msm_chg_enable_secondary_det(motg);
			delay = MSM_CHG_SECONDARY_DET_TIME;
			motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
		} else {
			motg->chg_type = USB_SDP_CHARGER;
			motg->chg_state = USB_CHG_STATE_DETECTED;
			delay = 0;
		}
		break;
	case USB_CHG_STATE_PRIMARY_DONE:
		vout = msm_chg_check_secondary_det(motg);
		if (vout)
			motg->chg_type = USB_DCP_CHARGER;
		else
			motg->chg_type = USB_CDP_CHARGER;
		motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
		/* fall through */
	case USB_CHG_STATE_SECONDARY_DONE:
		motg->chg_state = USB_CHG_STATE_DETECTED;
	case USB_CHG_STATE_DETECTED:
		msm_chg_block_off(motg);
1087
		dev_dbg(phy->dev, "charger = %d\n", motg->chg_type);
1088 1089 1090 1091 1092 1093 1094 1095 1096
		schedule_work(&motg->sm_work);
		return;
	default:
		return;
	}

	schedule_delayed_work(&motg->chg_work, delay);
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
/*
 * We support OTG, Peripheral only and Host only configurations. In case
 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
 * enabled when switch is controlled by user and default mode is supplied
 * by board file, which can be changed by userspace later.
 */
static void msm_otg_init_sm(struct msm_otg *motg)
{
	struct msm_otg_platform_data *pdata = motg->pdata;
	u32 otgsc = readl(USB_OTGSC);

	switch (pdata->mode) {
	case USB_OTG:
		if (pdata->otg_control == OTG_PHY_CONTROL) {
			if (otgsc & OTGSC_ID)
				set_bit(ID, &motg->inputs);
			else
				clear_bit(ID, &motg->inputs);

			if (otgsc & OTGSC_BSV)
				set_bit(B_SESS_VLD, &motg->inputs);
			else
				clear_bit(B_SESS_VLD, &motg->inputs);
		} else if (pdata->otg_control == OTG_USER_CONTROL) {
			if (pdata->default_mode == USB_HOST) {
				clear_bit(ID, &motg->inputs);
			} else if (pdata->default_mode == USB_PERIPHERAL) {
				set_bit(ID, &motg->inputs);
				set_bit(B_SESS_VLD, &motg->inputs);
			} else {
				set_bit(ID, &motg->inputs);
				clear_bit(B_SESS_VLD, &motg->inputs);
			}
		}
		break;
	case USB_HOST:
		clear_bit(ID, &motg->inputs);
		break;
	case USB_PERIPHERAL:
		set_bit(ID, &motg->inputs);
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
		break;
	default:
		break;
	}
}

static void msm_otg_sm_work(struct work_struct *w)
{
	struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1151
	struct usb_otg *otg = motg->phy.otg;
1152

1153
	switch (otg->phy->state) {
1154
	case OTG_STATE_UNDEFINED:
1155 1156
		dev_dbg(otg->phy->dev, "OTG_STATE_UNDEFINED state\n");
		msm_otg_reset(otg->phy);
1157
		msm_otg_init_sm(motg);
1158
		otg->phy->state = OTG_STATE_B_IDLE;
1159 1160
		/* FALL THROUGH */
	case OTG_STATE_B_IDLE:
1161
		dev_dbg(otg->phy->dev, "OTG_STATE_B_IDLE state\n");
1162 1163 1164
		if (!test_bit(ID, &motg->inputs) && otg->host) {
			/* disable BSV bit */
			writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1165 1166
			msm_otg_start_host(otg->phy, 1);
			otg->phy->state = OTG_STATE_A_HOST;
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		} else if (test_bit(B_SESS_VLD, &motg->inputs)) {
			switch (motg->chg_state) {
			case USB_CHG_STATE_UNDEFINED:
				msm_chg_detect_work(&motg->chg_work.work);
				break;
			case USB_CHG_STATE_DETECTED:
				switch (motg->chg_type) {
				case USB_DCP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
					break;
				case USB_CDP_CHARGER:
					msm_otg_notify_charger(motg,
							IDEV_CHG_MAX);
1181 1182 1183
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1184 1185 1186
					break;
				case USB_SDP_CHARGER:
					msm_otg_notify_charger(motg, IUNIT);
1187 1188 1189
					msm_otg_start_peripheral(otg->phy, 1);
					otg->phy->state
						= OTG_STATE_B_PERIPHERAL;
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
					break;
				default:
					break;
				}
				break;
			default:
				break;
			}
		} else {
			/*
			 * If charger detection work is pending, decrement
			 * the pm usage counter to balance with the one that
			 * is incremented in charger detection work.
			 */
			if (cancel_delayed_work_sync(&motg->chg_work)) {
1205 1206
				pm_runtime_put_sync(otg->phy->dev);
				msm_otg_reset(otg->phy);
1207 1208 1209 1210
			}
			msm_otg_notify_charger(motg, 0);
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1211
		}
1212
		pm_runtime_put_sync(otg->phy->dev);
1213 1214
		break;
	case OTG_STATE_B_PERIPHERAL:
1215
		dev_dbg(otg->phy->dev, "OTG_STATE_B_PERIPHERAL state\n");
1216 1217
		if (!test_bit(B_SESS_VLD, &motg->inputs) ||
				!test_bit(ID, &motg->inputs)) {
1218
			msm_otg_notify_charger(motg, 0);
1219
			msm_otg_start_peripheral(otg->phy, 0);
1220 1221
			motg->chg_state = USB_CHG_STATE_UNDEFINED;
			motg->chg_type = USB_INVALID_CHARGER;
1222 1223
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1224 1225 1226 1227
			schedule_work(w);
		}
		break;
	case OTG_STATE_A_HOST:
1228
		dev_dbg(otg->phy->dev, "OTG_STATE_A_HOST state\n");
1229
		if (test_bit(ID, &motg->inputs)) {
1230 1231 1232
			msm_otg_start_host(otg->phy, 0);
			otg->phy->state = OTG_STATE_B_IDLE;
			msm_otg_reset(otg->phy);
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
			schedule_work(w);
		}
		break;
	default:
		break;
	}
}

static irqreturn_t msm_otg_irq(int irq, void *data)
{
	struct msm_otg *motg = data;
1244
	struct usb_phy *phy = &motg->phy;
1245 1246
	u32 otgsc = 0;

1247 1248 1249
	if (atomic_read(&motg->in_lpm)) {
		disable_irq_nosync(irq);
		motg->async_int = 1;
1250
		pm_runtime_get(phy->dev);
1251 1252 1253
		return IRQ_HANDLED;
	}

1254 1255 1256 1257 1258 1259 1260 1261 1262
	otgsc = readl(USB_OTGSC);
	if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
		return IRQ_NONE;

	if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
		if (otgsc & OTGSC_ID)
			set_bit(ID, &motg->inputs);
		else
			clear_bit(ID, &motg->inputs);
1263 1264
		dev_dbg(phy->dev, "ID set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1265 1266 1267 1268 1269
	} else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
		if (otgsc & OTGSC_BSV)
			set_bit(B_SESS_VLD, &motg->inputs);
		else
			clear_bit(B_SESS_VLD, &motg->inputs);
1270 1271
		dev_dbg(phy->dev, "BSV set/clear\n");
		pm_runtime_get_noresume(phy->dev);
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	}

	writel(otgsc, USB_OTGSC);
	schedule_work(&motg->sm_work);
	return IRQ_HANDLED;
}

static int msm_otg_mode_show(struct seq_file *s, void *unused)
{
	struct msm_otg *motg = s->private;
1282
	struct usb_otg *otg = motg->phy.otg;
1283

1284
	switch (otg->phy->state) {
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	case OTG_STATE_A_HOST:
		seq_printf(s, "host\n");
		break;
	case OTG_STATE_B_PERIPHERAL:
		seq_printf(s, "peripheral\n");
		break;
	default:
		seq_printf(s, "none\n");
		break;
	}

	return 0;
}

static int msm_otg_mode_open(struct inode *inode, struct file *file)
{
	return single_open(file, msm_otg_mode_show, inode->i_private);
}

static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
				size_t count, loff_t *ppos)
{
1307 1308
	struct seq_file *s = file->private_data;
	struct msm_otg *motg = s->private;
1309
	char buf[16];
1310
	struct usb_otg *otg = motg->phy.otg;
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	int status = count;
	enum usb_mode_type req_mode;

	memset(buf, 0x00, sizeof(buf));

	if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
		status = -EFAULT;
		goto out;
	}

	if (!strncmp(buf, "host", 4)) {
		req_mode = USB_HOST;
	} else if (!strncmp(buf, "peripheral", 10)) {
		req_mode = USB_PERIPHERAL;
	} else if (!strncmp(buf, "none", 4)) {
		req_mode = USB_NONE;
	} else {
		status = -EINVAL;
		goto out;
	}

	switch (req_mode) {
	case USB_NONE:
1334
		switch (otg->phy->state) {
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
		case OTG_STATE_A_HOST:
		case OTG_STATE_B_PERIPHERAL:
			set_bit(ID, &motg->inputs);
			clear_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	case USB_PERIPHERAL:
1345
		switch (otg->phy->state) {
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
		case OTG_STATE_B_IDLE:
		case OTG_STATE_A_HOST:
			set_bit(ID, &motg->inputs);
			set_bit(B_SESS_VLD, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	case USB_HOST:
1356
		switch (otg->phy->state) {
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
		case OTG_STATE_B_IDLE:
		case OTG_STATE_B_PERIPHERAL:
			clear_bit(ID, &motg->inputs);
			break;
		default:
			goto out;
		}
		break;
	default:
		goto out;
	}

1369
	pm_runtime_get_sync(otg->phy->dev);
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	schedule_work(&motg->sm_work);
out:
	return status;
}

const struct file_operations msm_otg_mode_fops = {
	.open = msm_otg_mode_open,
	.read = seq_read,
	.write = msm_otg_mode_write,
	.llseek = seq_lseek,
	.release = single_release,
};

static struct dentry *msm_otg_dbg_root;
static struct dentry *msm_otg_dbg_mode;

static int msm_otg_debugfs_init(struct msm_otg *motg)
{
	msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);

	if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
		return -ENODEV;

	msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO | S_IWUSR,
				msm_otg_dbg_root, motg, &msm_otg_mode_fops);
	if (!msm_otg_dbg_mode) {
		debugfs_remove(msm_otg_dbg_root);
		msm_otg_dbg_root = NULL;
		return -ENODEV;
	}

	return 0;
}

static void msm_otg_debugfs_cleanup(void)
{
	debugfs_remove(msm_otg_dbg_mode);
	debugfs_remove(msm_otg_dbg_root);
}

static int __init msm_otg_probe(struct platform_device *pdev)
{
	int ret = 0;
	struct resource *res;
	struct msm_otg *motg;
1415
	struct usb_phy *phy;
1416 1417

	dev_info(&pdev->dev, "msm_otg probe\n");
J
Jingoo Han 已提交
1418
	if (!dev_get_platdata(&pdev->dev)) {
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
		dev_err(&pdev->dev, "No platform data given. Bailing out\n");
		return -ENODEV;
	}

	motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
	if (!motg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
		return -ENOMEM;
	}

1429 1430 1431 1432 1433 1434
	motg->phy.otg = kzalloc(sizeof(struct usb_otg), GFP_KERNEL);
	if (!motg->phy.otg) {
		dev_err(&pdev->dev, "unable to allocate msm_otg\n");
		return -ENOMEM;
	}

J
Jingoo Han 已提交
1435
	motg->pdata = dev_get_platdata(&pdev->dev);
1436 1437
	phy = &motg->phy;
	phy->dev = &pdev->dev;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451

	motg->phy_reset_clk = clk_get(&pdev->dev, "usb_phy_clk");
	if (IS_ERR(motg->phy_reset_clk)) {
		dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
		ret = PTR_ERR(motg->phy_reset_clk);
		goto free_motg;
	}

	motg->clk = clk_get(&pdev->dev, "usb_hs_clk");
	if (IS_ERR(motg->clk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
		ret = PTR_ERR(motg->clk);
		goto put_phy_reset_clk;
	}
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	clk_set_rate(motg->clk, 60000000);

	/*
	 * If USB Core is running its protocol engine based on CORE CLK,
	 * CORE CLK  must be running at >55Mhz for correct HSUSB
	 * operation and USB core cannot tolerate frequency changes on
	 * CORE CLK. For such USB cores, vote for maximum clk frequency
	 * on pclk source
	 */
	 if (motg->pdata->pclk_src_name) {
		motg->pclk_src = clk_get(&pdev->dev,
			motg->pdata->pclk_src_name);
		if (IS_ERR(motg->pclk_src))
			goto put_clk;
		clk_set_rate(motg->pclk_src, INT_MAX);
1467
		clk_prepare_enable(motg->pclk_src);
1468 1469 1470
	} else
		motg->pclk_src = ERR_PTR(-ENOENT);

1471 1472 1473 1474 1475

	motg->pclk = clk_get(&pdev->dev, "usb_hs_pclk");
	if (IS_ERR(motg->pclk)) {
		dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
		ret = PTR_ERR(motg->pclk);
1476
		goto put_pclk_src;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	}

	/*
	 * USB core clock is not present on all MSM chips. This
	 * clock is introduced to remove the dependency on AXI
	 * bus frequency.
	 */
	motg->core_clk = clk_get(&pdev->dev, "usb_hs_core_clk");
	if (IS_ERR(motg->core_clk))
		motg->core_clk = NULL;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get platform resource mem\n");
		ret = -ENODEV;
		goto put_core_clk;
	}

	motg->regs = ioremap(res->start, resource_size(res));
	if (!motg->regs) {
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
		goto put_core_clk;
	}
	dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);

	motg->irq = platform_get_irq(pdev, 0);
	if (!motg->irq) {
		dev_err(&pdev->dev, "platform_get_irq failed\n");
		ret = -ENODEV;
		goto free_regs;
	}

1510 1511
	clk_prepare_enable(motg->clk);
	clk_prepare_enable(motg->pclk);
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	ret = msm_hsusb_init_vddcx(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
		goto free_regs;
	}

	ret = msm_hsusb_ldo_init(motg, 1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
		goto vddcx_exit;
	}
	ret = msm_hsusb_ldo_set_mode(1);
	if (ret) {
		dev_err(&pdev->dev, "hsusb vreg enable failed\n");
		goto ldo_exit;
	}

1530
	if (motg->core_clk)
1531
		clk_prepare_enable(motg->core_clk);
1532 1533 1534 1535 1536

	writel(0, USB_USBINTR);
	writel(0, USB_OTGSC);

	INIT_WORK(&motg->sm_work, msm_otg_sm_work);
1537
	INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
1538 1539 1540 1541 1542 1543 1544
	ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
					"msm_otg", motg);
	if (ret) {
		dev_err(&pdev->dev, "request irq failed\n");
		goto disable_clks;
	}

1545 1546 1547 1548
	phy->init = msm_otg_reset;
	phy->set_power = msm_otg_set_power;

	phy->io_ops = &msm_otg_io_ops;
1549

1550 1551 1552
	phy->otg->phy = &motg->phy;
	phy->otg->set_host = msm_otg_set_host;
	phy->otg->set_peripheral = msm_otg_set_peripheral;
1553

1554
	ret = usb_add_phy(&motg->phy, USB_PHY_TYPE_USB2);
1555
	if (ret) {
1556
		dev_err(&pdev->dev, "usb_add_phy failed\n");
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		goto free_irq;
	}

	platform_set_drvdata(pdev, motg);
	device_init_wakeup(&pdev->dev, 1);

	if (motg->pdata->mode == USB_OTG &&
			motg->pdata->otg_control == OTG_USER_CONTROL) {
		ret = msm_otg_debugfs_init(motg);
		if (ret)
			dev_dbg(&pdev->dev, "mode debugfs file is"
					"not available\n");
	}

1571 1572
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
1573

1574
	return 0;
1575 1576 1577
free_irq:
	free_irq(motg->irq, motg);
disable_clks:
1578 1579
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1580 1581 1582 1583
ldo_exit:
	msm_hsusb_ldo_init(motg, 0);
vddcx_exit:
	msm_hsusb_init_vddcx(motg, 0);
1584 1585 1586 1587 1588 1589
free_regs:
	iounmap(motg->regs);
put_core_clk:
	if (motg->core_clk)
		clk_put(motg->core_clk);
	clk_put(motg->pclk);
1590 1591
put_pclk_src:
	if (!IS_ERR(motg->pclk_src)) {
1592
		clk_disable_unprepare(motg->pclk_src);
1593 1594
		clk_put(motg->pclk_src);
	}
1595 1596 1597 1598 1599
put_clk:
	clk_put(motg->clk);
put_phy_reset_clk:
	clk_put(motg->phy_reset_clk);
free_motg:
1600
	kfree(motg->phy.otg);
1601 1602 1603 1604
	kfree(motg);
	return ret;
}

B
Bill Pemberton 已提交
1605
static int msm_otg_remove(struct platform_device *pdev)
1606 1607
{
	struct msm_otg *motg = platform_get_drvdata(pdev);
1608
	struct usb_phy *phy = &motg->phy;
1609
	int cnt = 0;
1610

1611
	if (phy->otg->host || phy->otg->gadget)
1612 1613 1614
		return -EBUSY;

	msm_otg_debugfs_cleanup();
1615
	cancel_delayed_work_sync(&motg->chg_work);
1616
	cancel_work_sync(&motg->sm_work);
1617

1618
	pm_runtime_resume(&pdev->dev);
1619

1620
	device_init_wakeup(&pdev->dev, 0);
1621
	pm_runtime_disable(&pdev->dev);
1622

1623
	usb_remove_phy(phy);
1624 1625
	free_irq(motg->irq, motg);

1626 1627 1628
	/*
	 * Put PHY in low power mode.
	 */
1629 1630
	ulpi_read(phy, 0x14);
	ulpi_write(phy, 0x08, 0x09);
1631 1632 1633 1634 1635 1636 1637 1638 1639

	writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
	while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
		if (readl(USB_PORTSC) & PORTSC_PHCD)
			break;
		udelay(1);
		cnt++;
	}
	if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
1640
		dev_err(phy->dev, "Unable to suspend PHY\n");
1641

1642 1643
	clk_disable_unprepare(motg->pclk);
	clk_disable_unprepare(motg->clk);
1644
	if (motg->core_clk)
1645
		clk_disable_unprepare(motg->core_clk);
1646
	if (!IS_ERR(motg->pclk_src)) {
1647
		clk_disable_unprepare(motg->pclk_src);
1648 1649
		clk_put(motg->pclk_src);
	}
1650
	msm_hsusb_ldo_init(motg, 0);
1651 1652

	iounmap(motg->regs);
1653
	pm_runtime_set_suspended(&pdev->dev);
1654 1655 1656 1657 1658 1659 1660

	clk_put(motg->phy_reset_clk);
	clk_put(motg->pclk);
	clk_put(motg->clk);
	if (motg->core_clk)
		clk_put(motg->core_clk);

1661
	kfree(motg->phy.otg);
1662 1663 1664 1665 1666
	kfree(motg);

	return 0;
}

1667 1668 1669 1670
#ifdef CONFIG_PM_RUNTIME
static int msm_otg_runtime_idle(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
1671
	struct usb_otg *otg = motg->phy.otg;
1672 1673 1674 1675 1676 1677 1678 1679 1680

	dev_dbg(dev, "OTG runtime idle\n");

	/*
	 * It is observed some times that a spurious interrupt
	 * comes when PHY is put into LPM immediately after PHY reset.
	 * This 1 sec delay also prevents entering into LPM immediately
	 * after asynchronous interrupt.
	 */
1681
	if (otg->phy->state != OTG_STATE_UNDEFINED)
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
		pm_schedule_suspend(dev, 1000);

	return -EAGAIN;
}

static int msm_otg_runtime_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_runtime_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG runtime resume\n");
	return msm_otg_resume(motg);
}
#endif

1704
#ifdef CONFIG_PM_SLEEP
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
static int msm_otg_pm_suspend(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);

	dev_dbg(dev, "OTG PM suspend\n");
	return msm_otg_suspend(motg);
}

static int msm_otg_pm_resume(struct device *dev)
{
	struct msm_otg *motg = dev_get_drvdata(dev);
	int ret;

	dev_dbg(dev, "OTG PM resume\n");

	ret = msm_otg_resume(motg);
	if (ret)
		return ret;

	/*
	 * Runtime PM Documentation recommends bringing the
	 * device to full powered state upon resume.
	 */
	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}
#endif

1736
#ifdef CONFIG_PM
1737
static const struct dev_pm_ops msm_otg_dev_pm_ops = {
1738 1739 1740
	SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
	SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
				msm_otg_runtime_idle)
1741
};
1742
#endif
1743

1744
static struct platform_driver msm_otg_driver = {
B
Bill Pemberton 已提交
1745
	.remove = msm_otg_remove,
1746 1747 1748
	.driver = {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
1749
#ifdef CONFIG_PM
1750
		.pm = &msm_otg_dev_pm_ops,
1751
#endif
1752 1753 1754
	},
};

1755
module_platform_driver_probe(msm_otg_driver, msm_otg_probe);
1756 1757 1758

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("MSM USB transceiver driver");