eeh.c 46.4 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4
 * Copyright IBM Corporation 2001, 2005, 2006
 * Copyright Dave Engebretsen & Todd Inglett 2001
 * Copyright Linas Vepstas 2005, 2006
5
 * Copyright 2001-2012 IBM Corporation.
L
Linas Vepstas 已提交
6
 *
L
Linus Torvalds 已提交
7 8 9 10
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
L
Linas Vepstas 已提交
11
 *
L
Linus Torvalds 已提交
12 13 14 15
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
L
Linas Vepstas 已提交
16
 *
L
Linus Torvalds 已提交
17 18 19
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
20 21
 *
 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/delay.h>
G
Gavin Shan 已提交
25
#include <linux/debugfs.h>
26
#include <linux/sched.h>
L
Linus Torvalds 已提交
27 28 29
#include <linux/init.h>
#include <linux/list.h>
#include <linux/pci.h>
30
#include <linux/iommu.h>
L
Linus Torvalds 已提交
31 32
#include <linux/proc_fs.h>
#include <linux/rbtree.h>
G
Gavin Shan 已提交
33
#include <linux/reboot.h>
L
Linus Torvalds 已提交
34 35
#include <linux/seq_file.h>
#include <linux/spinlock.h>
36
#include <linux/export.h>
37 38
#include <linux/of.h>

A
Arun Sharma 已提交
39
#include <linux/atomic.h>
40
#include <asm/debug.h>
L
Linus Torvalds 已提交
41
#include <asm/eeh.h>
42
#include <asm/eeh_event.h>
L
Linus Torvalds 已提交
43
#include <asm/io.h>
44
#include <asm/iommu.h>
L
Linus Torvalds 已提交
45
#include <asm/machdep.h>
46
#include <asm/ppc-pci.h>
L
Linus Torvalds 已提交
47 48 49 50
#include <asm/rtas.h>


/** Overview:
51
 *  EEH, or "Enhanced Error Handling" is a PCI bridge technology for
L
Linus Torvalds 已提交
52 53 54 55 56 57 58 59 60 61
 *  dealing with PCI bus errors that can't be dealt with within the
 *  usual PCI framework, except by check-stopping the CPU.  Systems
 *  that are designed for high-availability/reliability cannot afford
 *  to crash due to a "mere" PCI error, thus the need for EEH.
 *  An EEH-capable bridge operates by converting a detected error
 *  into a "slot freeze", taking the PCI adapter off-line, making
 *  the slot behave, from the OS'es point of view, as if the slot
 *  were "empty": all reads return 0xff's and all writes are silently
 *  ignored.  EEH slot isolation events can be triggered by parity
 *  errors on the address or data busses (e.g. during posted writes),
L
Linas Vepstas 已提交
62 63
 *  which in turn might be caused by low voltage on the bus, dust,
 *  vibration, humidity, radioactivity or plain-old failed hardware.
L
Linus Torvalds 已提交
64 65 66 67 68 69 70 71 72 73 74
 *
 *  Note, however, that one of the leading causes of EEH slot
 *  freeze events are buggy device drivers, buggy device microcode,
 *  or buggy device hardware.  This is because any attempt by the
 *  device to bus-master data to a memory address that is not
 *  assigned to the device will trigger a slot freeze.   (The idea
 *  is to prevent devices-gone-wild from corrupting system memory).
 *  Buggy hardware/drivers will have a miserable time co-existing
 *  with EEH.
 *
 *  Ideally, a PCI device driver, when suspecting that an isolation
L
Lucas De Marchi 已提交
75
 *  event has occurred (e.g. by reading 0xff's), will then ask EEH
L
Linus Torvalds 已提交
76 77 78 79 80 81 82 83
 *  whether this is the case, and then take appropriate steps to
 *  reset the PCI slot, the PCI device, and then resume operations.
 *  However, until that day,  the checking is done here, with the
 *  eeh_check_failure() routine embedded in the MMIO macros.  If
 *  the slot is found to be isolated, an "EEH Event" is synthesized
 *  and sent out for processing.
 */

84
/* If a device driver keeps reading an MMIO register in an interrupt
85 86 87
 * handler after a slot isolation event, it might be broken.
 * This sets the threshold for how many read attempts we allow
 * before printing an error message.
L
Linus Torvalds 已提交
88
 */
89
#define EEH_MAX_FAILS	2100000
L
Linus Torvalds 已提交
90

91
/* Time to wait for a PCI slot to report status, in milliseconds */
92
#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
93

G
Gavin Shan 已提交
94
/*
95 96 97 98 99 100 101 102
 * EEH probe mode support, which is part of the flags,
 * is to support multiple platforms for EEH. Some platforms
 * like pSeries do PCI emunation based on device tree.
 * However, other platforms like powernv probe PCI devices
 * from hardware. The flag is used to distinguish that.
 * In addition, struct eeh_ops::probe would be invoked for
 * particular OF node or PCI device so that the corresponding
 * PE would be created there.
G
Gavin Shan 已提交
103
 */
104 105 106
int eeh_subsystem_flags;
EXPORT_SYMBOL(eeh_subsystem_flags);

107 108 109 110 111 112 113
/*
 * EEH allowed maximal frozen times. If one particular PE's
 * frozen count in last hour exceeds this limit, the PE will
 * be forced to be offline permanently.
 */
int eeh_max_freezes = 5;

114 115
/* Platform dependent EEH operations */
struct eeh_ops *eeh_ops = NULL;
G
Gavin Shan 已提交
116

117
/* Lock to avoid races due to multiple reports of an error */
118
DEFINE_RAW_SPINLOCK(confirm_error_lock);
119
EXPORT_SYMBOL_GPL(confirm_error_lock);
120

121 122 123
/* Lock to protect passed flags */
static DEFINE_MUTEX(eeh_dev_mutex);

124 125 126 127
/* Buffer for reporting pci register dumps. Its here in BSS, and
 * not dynamically alloced, so that it ends up in RMO where RTAS
 * can access it.
 */
128
#define EEH_PCI_REGS_LOG_LEN 8192
129 130
static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
/*
 * The struct is used to maintain the EEH global statistic
 * information. Besides, the EEH global statistics will be
 * exported to user space through procfs
 */
struct eeh_stats {
	u64 no_device;		/* PCI device not found		*/
	u64 no_dn;		/* OF node not found		*/
	u64 no_cfg_addr;	/* Config address not found	*/
	u64 ignored_check;	/* EEH check skipped		*/
	u64 total_mmio_ffs;	/* Total EEH checks		*/
	u64 false_positives;	/* Unnecessary EEH checks	*/
	u64 slot_resets;	/* PE reset			*/
};

static struct eeh_stats eeh_stats;
L
Linus Torvalds 已提交
147

G
Gavin Shan 已提交
148 149 150
static int __init eeh_setup(char *str)
{
	if (!strcmp(str, "off"))
151
		eeh_add_flag(EEH_FORCE_DISABLED);
G
Gavin Shan 已提交
152 153
	else if (!strcmp(str, "early_log"))
		eeh_add_flag(EEH_EARLY_DUMP_LOG);
G
Gavin Shan 已提交
154 155 156 157 158

	return 1;
}
__setup("eeh=", eeh_setup);

159 160 161 162
/*
 * This routine captures assorted PCI configuration space data
 * for the indicated PCI device, and puts them into a buffer
 * for RTAS error logging.
163
 */
164
static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
165
{
166
	struct pci_dn *pdn = eeh_dev_to_pdn(edev);
167
	u32 cfg;
168
	int cap, i;
169 170
	int n = 0, l = 0;
	char buffer[128];
171

172
	n += scnprintf(buf+n, len-n, "%04x:%02x:%02x.%01x\n",
173 174
		       edev->phb->global_number, pdn->busno,
		       PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
175
	pr_warn("EEH: of node=%04x:%02x:%02x.%01x\n",
176 177
		edev->phb->global_number, pdn->busno,
		PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
178

179
	eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
180
	n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
181
	pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
182

183
	eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
184
	n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
185
	pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
186

187
	/* Gather bridge-specific registers */
188
	if (edev->mode & EEH_DEV_BRIDGE) {
189
		eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
190
		n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
191
		pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
192

193
		eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
194
		n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
195
		pr_warn("EEH: Bridge control: %04x\n", cfg);
196 197
	}

198
	/* Dump out the PCI-X command and status regs */
199
	cap = edev->pcix_cap;
200
	if (cap) {
201
		eeh_ops->read_config(pdn, cap, 4, &cfg);
202
		n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
203
		pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
204

205
		eeh_ops->read_config(pdn, cap+4, 4, &cfg);
206
		n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
207
		pr_warn("EEH: PCI-X status: %08x\n", cfg);
208 209
	}

210 211 212
	/* If PCI-E capable, dump PCI-E cap 10 */
	cap = edev->pcie_cap;
	if (cap) {
213
		n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
214
		pr_warn("EEH: PCI-E capabilities and status follow:\n");
215 216

		for (i=0; i<=8; i++) {
217
			eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
218
			n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
219 220 221 222 223 224 225 226 227 228 229 230 231

			if ((i % 4) == 0) {
				if (i != 0)
					pr_warn("%s\n", buffer);

				l = scnprintf(buffer, sizeof(buffer),
					      "EEH: PCI-E %02x: %08x ",
					      4*i, cfg);
			} else {
				l += scnprintf(buffer+l, sizeof(buffer)-l,
					       "%08x ", cfg);
			}

232
		}
233 234

		pr_warn("%s\n", buffer);
235
	}
236

237 238 239 240 241 242
	/* If AER capable, dump it */
	cap = edev->aer_cap;
	if (cap) {
		n += scnprintf(buf+n, len-n, "pci-e AER:\n");
		pr_warn("EEH: PCI-E AER capability register set follows:\n");

243
		for (i=0; i<=13; i++) {
244
			eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
245
			n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
246 247 248 249 250 251 252 253 254 255 256 257

			if ((i % 4) == 0) {
				if (i != 0)
					pr_warn("%s\n", buffer);

				l = scnprintf(buffer, sizeof(buffer),
					      "EEH: PCI-E AER %02x: %08x ",
					      4*i, cfg);
			} else {
				l += scnprintf(buffer+l, sizeof(buffer)-l,
					       "%08x ", cfg);
			}
258
		}
259 260

		pr_warn("%s\n", buffer);
261
	}
262

263 264 265
	return n;
}

266 267 268 269 270 271 272 273 274 275 276 277 278
static void *eeh_dump_pe_log(void *data, void *flag)
{
	struct eeh_pe *pe = data;
	struct eeh_dev *edev, *tmp;
	size_t *plen = flag;

	eeh_pe_for_each_dev(pe, edev, tmp)
		*plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
					  EEH_PCI_REGS_LOG_LEN - *plen);

	return NULL;
}

279 280
/**
 * eeh_slot_error_detail - Generate combined log including driver log and error log
281
 * @pe: EEH PE
282 283 284 285 286 287 288
 * @severity: temporary or permanent error log
 *
 * This routine should be called to generate the combined log, which
 * is comprised of driver log and error log. The driver log is figured
 * out from the config space of the corresponding PCI device, while
 * the error log is fetched through platform dependent function call.
 */
289
void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
290 291 292
{
	size_t loglen = 0;

293 294 295 296 297
	/*
	 * When the PHB is fenced or dead, it's pointless to collect
	 * the data from PCI config space because it should return
	 * 0xFF's. For ER, we still retrieve the data from the PCI
	 * config space.
298 299 300
	 *
	 * For pHyp, we have to enable IO for log retrieval. Otherwise,
	 * 0xFF's is always returned from PCI config space.
301
	 */
G
Gavin Shan 已提交
302
	if (!(pe->type & EEH_PE_PHB)) {
303
		if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG))
304
			eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
305 306 307 308 309 310 311 312 313 314 315 316 317

		/*
		 * The config space of some PCI devices can't be accessed
		 * when their PEs are in frozen state. Otherwise, fenced
		 * PHB might be seen. Those PEs are identified with flag
		 * EEH_PE_CFG_RESTRICTED, indicating EEH_PE_CFG_BLOCKED
		 * is set automatically when the PE is put to EEH_PE_ISOLATED.
		 *
		 * Restoring BARs possibly triggers PCI config access in
		 * (OPAL) firmware and then causes fenced PHB. If the
		 * PCI config is blocked with flag EEH_PE_CFG_BLOCKED, it's
		 * pointless to restore BARs and dump config space.
		 */
318
		eeh_ops->configure_bridge(pe);
319 320
		if (!(pe->state & EEH_PE_CFG_BLOCKED)) {
			eeh_pe_restore_bars(pe);
321

322 323 324
			pci_regs_buf[0] = 0;
			eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
		}
325
	}
326 327

	eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
328 329
}

L
Linus Torvalds 已提交
330
/**
331 332 333 334 335
 * eeh_token_to_phys - Convert EEH address token to phys address
 * @token: I/O token, should be address in the form 0xA....
 *
 * This routine should be called to convert virtual I/O address
 * to physical one.
L
Linus Torvalds 已提交
336 337 338 339 340
 */
static inline unsigned long eeh_token_to_phys(unsigned long token)
{
	pte_t *ptep;
	unsigned long pa;
341
	int hugepage_shift;
L
Linus Torvalds 已提交
342

343
	/*
344 345 346
	 * We won't find hugepages here(this is iomem). Hence we are not
	 * worried about _PAGE_SPLITTING/collapse. Also we will not hit
	 * page table free, because of init_mm.
347
	 */
348 349
	ptep = __find_linux_pte_or_hugepte(init_mm.pgd, token,
					   NULL, &hugepage_shift);
L
Linus Torvalds 已提交
350 351
	if (!ptep)
		return token;
352
	WARN_ON(hugepage_shift);
L
Linus Torvalds 已提交
353 354 355 356 357
	pa = pte_pfn(*ptep) << PAGE_SHIFT;

	return pa | (token & (PAGE_SIZE-1));
}

358 359 360 361 362 363 364 365 366 367 368
/*
 * On PowerNV platform, we might already have fenced PHB there.
 * For that case, it's meaningless to recover frozen PE. Intead,
 * We have to handle fenced PHB firstly.
 */
static int eeh_phb_check_failure(struct eeh_pe *pe)
{
	struct eeh_pe *phb_pe;
	unsigned long flags;
	int ret;

369
	if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
370 371 372 373 374
		return -EPERM;

	/* Find the PHB PE */
	phb_pe = eeh_phb_pe_get(pe->phb);
	if (!phb_pe) {
375 376
		pr_warn("%s Can't find PE for PHB#%d\n",
			__func__, pe->phb->global_number);
377 378 379 380 381
		return -EEXIST;
	}

	/* If the PHB has been in problematic state */
	eeh_serialize_lock(&flags);
G
Gavin Shan 已提交
382
	if (phb_pe->state & EEH_PE_ISOLATED) {
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
		ret = 0;
		goto out;
	}

	/* Check PHB state */
	ret = eeh_ops->get_state(phb_pe, NULL);
	if ((ret < 0) ||
	    (ret == EEH_STATE_NOT_SUPPORT) ||
	    (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
	    (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
		ret = 0;
		goto out;
	}

	/* Isolate the PHB and send event */
	eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
	eeh_serialize_unlock(flags);

G
Gavin Shan 已提交
401 402
	pr_err("EEH: PHB#%x failure detected, location: %s\n",
		phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
403
	dump_stack();
G
Gavin Shan 已提交
404
	eeh_send_failure_event(phb_pe);
405 406 407 408 409 410 411

	return 1;
out:
	eeh_serialize_unlock(flags);
	return ret;
}

L
Linus Torvalds 已提交
412
/**
413 414
 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
 * @edev: eeh device
L
Linus Torvalds 已提交
415 416 417 418 419 420 421
 *
 * Check for an EEH failure for the given device node.  Call this
 * routine if the result of a read was all 0xff's and you want to
 * find out if this is due to an EEH slot freeze.  This routine
 * will query firmware for the EEH status.
 *
 * Returns 0 if there has not been an EEH error; otherwise returns
L
Linas Vepstas 已提交
422
 * a non-zero value and queues up a slot isolation event notification.
L
Linus Torvalds 已提交
423 424 425
 *
 * It is safe to call this routine in an interrupt context.
 */
426
int eeh_dev_check_failure(struct eeh_dev *edev)
L
Linus Torvalds 已提交
427 428
{
	int ret;
429
	int active_flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
L
Linus Torvalds 已提交
430
	unsigned long flags;
431
	struct pci_dn *pdn;
432
	struct pci_dev *dev;
G
Gavin Shan 已提交
433
	struct eeh_pe *pe, *parent_pe, *phb_pe;
434
	int rc = 0;
435
	const char *location = NULL;
L
Linus Torvalds 已提交
436

437
	eeh_stats.total_mmio_ffs++;
L
Linus Torvalds 已提交
438

439
	if (!eeh_enabled())
L
Linus Torvalds 已提交
440 441
		return 0;

442
	if (!edev) {
443
		eeh_stats.no_dn++;
L
Linus Torvalds 已提交
444
		return 0;
445
	}
446
	dev = eeh_dev_to_pci_dev(edev);
447
	pe = eeh_dev_to_pe(edev);
L
Linus Torvalds 已提交
448 449

	/* Access to IO BARs might get this far and still not want checking. */
450
	if (!pe) {
451
		eeh_stats.ignored_check++;
452 453
		pr_debug("EEH: Ignored check for %s\n",
			eeh_pci_name(dev));
L
Linus Torvalds 已提交
454 455 456
		return 0;
	}

457
	if (!pe->addr && !pe->config_addr) {
458
		eeh_stats.no_cfg_addr++;
L
Linus Torvalds 已提交
459 460 461
		return 0;
	}

462 463 464 465 466 467 468 469
	/*
	 * On PowerNV platform, we might already have fenced PHB
	 * there and we need take care of that firstly.
	 */
	ret = eeh_phb_check_failure(pe);
	if (ret > 0)
		return ret;

470 471 472 473 474 475 476 477
	/*
	 * If the PE isn't owned by us, we shouldn't check the
	 * state. Instead, let the owner handle it if the PE has
	 * been frozen.
	 */
	if (eeh_pe_passed(pe))
		return 0;

478 479 480 481 482
	/* If we already have a pending isolation event for this
	 * slot, we know it's bad already, we don't need to check.
	 * Do this checking under a lock; as multiple PCI devices
	 * in one slot might report errors simultaneously, and we
	 * only want one error recovery routine running.
L
Linus Torvalds 已提交
483
	 */
484
	eeh_serialize_lock(&flags);
485
	rc = 1;
486 487 488
	if (pe->state & EEH_PE_ISOLATED) {
		pe->check_count++;
		if (pe->check_count % EEH_MAX_FAILS == 0) {
489 490 491
			pdn = eeh_dev_to_pdn(edev);
			if (pdn->node)
				location = of_get_property(pdn->node, "ibm,loc-code", NULL);
492
			printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
493
				"location=%s driver=%s pci addr=%s\n",
494 495
				pe->check_count,
				location ? location : "unknown",
496
				eeh_driver_name(dev), eeh_pci_name(dev));
497
			printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
498
				eeh_driver_name(dev));
499
			dump_stack();
L
Linus Torvalds 已提交
500
		}
501
		goto dn_unlock;
L
Linus Torvalds 已提交
502 503 504 505 506 507 508 509 510
	}

	/*
	 * Now test for an EEH failure.  This is VERY expensive.
	 * Note that the eeh_config_addr may be a parent device
	 * in the case of a device behind a bridge, or it may be
	 * function zero of a multi-function device.
	 * In any case they must share a common PHB.
	 */
511
	ret = eeh_ops->get_state(pe, NULL);
512

513
	/* Note that config-io to empty slots may fail;
514
	 * they are empty when they don't have children.
515 516 517
	 * We will punt with the following conditions: Failure to get
	 * PE's state, EEH not support and Permanently unavailable
	 * state, PE is in good state.
518
	 */
519 520
	if ((ret < 0) ||
	    (ret == EEH_STATE_NOT_SUPPORT) ||
521
	    ((ret & active_flags) == active_flags)) {
522
		eeh_stats.false_positives++;
523
		pe->false_positives++;
524 525
		rc = 0;
		goto dn_unlock;
526 527
	}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
	/*
	 * It should be corner case that the parent PE has been
	 * put into frozen state as well. We should take care
	 * that at first.
	 */
	parent_pe = pe->parent;
	while (parent_pe) {
		/* Hit the ceiling ? */
		if (parent_pe->type & EEH_PE_PHB)
			break;

		/* Frozen parent PE ? */
		ret = eeh_ops->get_state(parent_pe, NULL);
		if (ret > 0 &&
		    (ret & active_flags) != active_flags)
			pe = parent_pe;

		/* Next parent level */
		parent_pe = parent_pe->parent;
	}

549
	eeh_stats.slot_resets++;
G
Gavin Shan 已提交
550

551 552
	/* Avoid repeated reports of this failure, including problems
	 * with other functions on this device, and functions under
553 554
	 * bridges.
	 */
555
	eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
556
	eeh_serialize_unlock(flags);
L
Linus Torvalds 已提交
557 558 559

	/* Most EEH events are due to device driver bugs.  Having
	 * a stack trace will help the device-driver authors figure
560 561
	 * out what happened.  So print that out.
	 */
G
Gavin Shan 已提交
562 563 564 565 566
	phb_pe = eeh_phb_pe_get(pe->phb);
	pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
	       pe->phb->global_number, pe->addr);
	pr_err("EEH: PE location: %s, PHB location: %s\n",
	       eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
567 568
	dump_stack();

G
Gavin Shan 已提交
569 570
	eeh_send_failure_event(pe);

571 572 573
	return 1;

dn_unlock:
574
	eeh_serialize_unlock(flags);
575
	return rc;
L
Linus Torvalds 已提交
576 577
}

578
EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
L
Linus Torvalds 已提交
579 580

/**
581
 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
582
 * @token: I/O address
L
Linus Torvalds 已提交
583
 *
584
 * Check for an EEH failure at the given I/O address. Call this
L
Linus Torvalds 已提交
585
 * routine if the result of a read was all 0xff's and you want to
586
 * find out if this is due to an EEH slot freeze event. This routine
L
Linus Torvalds 已提交
587 588 589 590
 * will query firmware for the EEH status.
 *
 * Note this routine is safe to call in an interrupt context.
 */
591
int eeh_check_failure(const volatile void __iomem *token)
L
Linus Torvalds 已提交
592 593
{
	unsigned long addr;
594
	struct eeh_dev *edev;
L
Linus Torvalds 已提交
595 596 597

	/* Finding the phys addr + pci device; this is pretty quick. */
	addr = eeh_token_to_phys((unsigned long __force) token);
598
	edev = eeh_addr_cache_get_dev(addr);
599
	if (!edev) {
600
		eeh_stats.no_device++;
601
		return 0;
602
	}
L
Linus Torvalds 已提交
603

604
	return eeh_dev_check_failure(edev);
L
Linus Torvalds 已提交
605 606 607
}
EXPORT_SYMBOL(eeh_check_failure);

608

609
/**
610
 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
611
 * @pe: EEH PE
612 613 614 615
 *
 * This routine should be called to reenable frozen MMIO or DMA
 * so that it would work correctly again. It's useful while doing
 * recovery or log collection on the indicated device.
616
 */
617
int eeh_pci_enable(struct eeh_pe *pe, int function)
618
{
619
	int active_flag, rc;
620 621 622 623

	/*
	 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
	 * Also, it's pointless to enable them on unfrozen PE. So
624
	 * we have to check before enabling IO or DMA.
625
	 */
626 627
	switch (function) {
	case EEH_OPT_THAW_MMIO:
628
		active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED;
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
		break;
	case EEH_OPT_THAW_DMA:
		active_flag = EEH_STATE_DMA_ACTIVE;
		break;
	case EEH_OPT_DISABLE:
	case EEH_OPT_ENABLE:
	case EEH_OPT_FREEZE_PE:
		active_flag = 0;
		break;
	default:
		pr_warn("%s: Invalid function %d\n",
			__func__, function);
		return -EINVAL;
	}

	/*
	 * Check if IO or DMA has been enabled before
	 * enabling them.
	 */
	if (active_flag) {
649 650 651 652
		rc = eeh_ops->get_state(pe, NULL);
		if (rc < 0)
			return rc;

653 654 655 656 657 658
		/* Needn't enable it at all */
		if (rc == EEH_STATE_NOT_SUPPORT)
			return 0;

		/* It's already enabled */
		if (rc & active_flag)
659 660
			return 0;
	}
661

662 663

	/* Issue the request */
664
	rc = eeh_ops->set_option(pe, function);
665
	if (rc)
666 667 668 669
		pr_warn("%s: Unexpected state change %d on "
			"PHB#%d-PE#%x, err=%d\n",
			__func__, function, pe->phb->global_number,
			pe->addr, rc);
670

671 672 673
	/* Check if the request is finished successfully */
	if (active_flag) {
		rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
674
		if (rc < 0)
675
			return rc;
676

677 678
		if (rc & active_flag)
			return 0;
679

680 681
		return -EIO;
	}
682

683 684 685
	return rc;
}

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
static void *eeh_disable_and_save_dev_state(void *data, void *userdata)
{
	struct eeh_dev *edev = data;
	struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
	struct pci_dev *dev = userdata;

	/*
	 * The caller should have disabled and saved the
	 * state for the specified device
	 */
	if (!pdev || pdev == dev)
		return NULL;

	/* Ensure we have D0 power state */
	pci_set_power_state(pdev, PCI_D0);

	/* Save device state */
	pci_save_state(pdev);

	/*
	 * Disable device to avoid any DMA traffic and
	 * interrupt from the device
	 */
	pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);

	return NULL;
}

static void *eeh_restore_dev_state(void *data, void *userdata)
{
	struct eeh_dev *edev = data;
717
	struct pci_dn *pdn = eeh_dev_to_pdn(edev);
718 719 720 721 722 723 724
	struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
	struct pci_dev *dev = userdata;

	if (!pdev)
		return NULL;

	/* Apply customization from firmware */
725 726
	if (pdn && eeh_ops->restore_config)
		eeh_ops->restore_config(pdn);
727 728 729

	/* The caller should restore state for the specified device */
	if (pdev != dev)
730
		pci_restore_state(pdev);
731 732 733 734

	return NULL;
}

735
/**
736
 * pcibios_set_pcie_reset_state - Set PCI-E reset state
737 738
 * @dev: pci device struct
 * @state: reset state to enter
739 740 741
 *
 * Return value:
 * 	0 if success
742
 */
743 744
int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
{
G
Gavin Shan 已提交
745
	struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
746
	struct eeh_pe *pe = eeh_dev_to_pe(edev);
G
Gavin Shan 已提交
747 748 749 750 751 752

	if (!pe) {
		pr_err("%s: No PE found on PCI device %s\n",
			__func__, pci_name(dev));
		return -EINVAL;
	}
753 754 755

	switch (state) {
	case pcie_deassert_reset:
G
Gavin Shan 已提交
756
		eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
757
		eeh_unfreeze_pe(pe, false);
758 759
		if (!(pe->type & EEH_PE_VF))
			eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
760
		eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
761
		eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
762 763
		break;
	case pcie_hot_reset:
764
		eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
765 766
		eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
		eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
767 768
		if (!(pe->type & EEH_PE_VF))
			eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
G
Gavin Shan 已提交
769
		eeh_ops->reset(pe, EEH_RESET_HOT);
770 771
		break;
	case pcie_warm_reset:
772
		eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
773 774
		eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
		eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
775 776
		if (!(pe->type & EEH_PE_VF))
			eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
G
Gavin Shan 已提交
777
		eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
778 779
		break;
	default:
780
		eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED);
781 782 783 784 785 786
		return -EINVAL;
	};

	return 0;
}

787
/**
G
Gavin Shan 已提交
788 789 790
 * eeh_set_pe_freset - Check the required reset for the indicated device
 * @data: EEH device
 * @flag: return value
791 792 793 794 795 796
 *
 * Each device might have its preferred reset type: fundamental or
 * hot reset. The routine is used to collected the information for
 * the indicated device and its children so that the bunch of the
 * devices could be reset properly.
 */
G
Gavin Shan 已提交
797
static void *eeh_set_dev_freset(void *data, void *flag)
798 799
{
	struct pci_dev *dev;
G
Gavin Shan 已提交
800 801
	unsigned int *freset = (unsigned int *)flag;
	struct eeh_dev *edev = (struct eeh_dev *)data;
802

G
Gavin Shan 已提交
803
	dev = eeh_dev_to_pci_dev(edev);
804 805 806
	if (dev)
		*freset |= dev->needs_freset;

G
Gavin Shan 已提交
807
	return NULL;
808 809 810
}

/**
811
 * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
G
Gavin Shan 已提交
812
 * @pe: EEH PE
813 814 815
 *
 * Assert the PCI #RST line for 1/4 second.
 */
G
Gavin Shan 已提交
816
static void eeh_reset_pe_once(struct eeh_pe *pe)
817
{
818
	unsigned int freset = 0;
819

820 821 822 823 824
	/* Determine type of EEH reset required for
	 * Partitionable Endpoint, a hot-reset (1)
	 * or a fundamental reset (3).
	 * A fundamental reset required by any device under
	 * Partitionable Endpoint trumps hot-reset.
G
Gavin Shan 已提交
825
	 */
G
Gavin Shan 已提交
826
	eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
827 828

	if (freset)
G
Gavin Shan 已提交
829
		eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
830
	else
G
Gavin Shan 已提交
831
		eeh_ops->reset(pe, EEH_RESET_HOT);
832

G
Gavin Shan 已提交
833
	eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
834 835
}

836
/**
837
 * eeh_reset_pe - Reset the indicated PE
G
Gavin Shan 已提交
838
 * @pe: EEH PE
839 840 841 842 843
 *
 * This routine should be called to reset indicated device, including
 * PE. A PE might include multiple PCI devices and sometimes PCI bridges
 * might be involved as well.
 */
G
Gavin Shan 已提交
844
int eeh_reset_pe(struct eeh_pe *pe)
845
{
846
	int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
G
Gavin Shan 已提交
847
	int i, state, ret;
848

849 850 851
	/* Mark as reset and block config space */
	eeh_pe_state_mark(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);

852
	/* Take three shots at resetting the bus */
G
Gavin Shan 已提交
853
	for (i = 0; i < 3; i++) {
G
Gavin Shan 已提交
854
		eeh_reset_pe_once(pe);
855

856 857 858 859
		/*
		 * EEH_PE_ISOLATED is expected to be removed after
		 * BAR restore.
		 */
G
Gavin Shan 已提交
860 861 862 863 864
		state = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
		if ((state & flags) == flags) {
			ret = 0;
			goto out;
		}
865

G
Gavin Shan 已提交
866 867
		if (state < 0) {
			pr_warn("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
G
Gavin Shan 已提交
868
				__func__, pe->phb->global_number, pe->addr);
G
Gavin Shan 已提交
869 870
			ret = -ENOTRECOVERABLE;
			goto out;
871
		}
G
Gavin Shan 已提交
872 873 874 875 876

		/* We might run out of credits */
		ret = -EIO;
		pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n",
			__func__, state, pe->phb->global_number, pe->addr, (i + 1));
877
	}
878

G
Gavin Shan 已提交
879
out:
880
	eeh_pe_state_clear(pe, EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
G
Gavin Shan 已提交
881
	return ret;
882 883
}

884
/**
885
 * eeh_save_bars - Save device bars
886
 * @edev: PCI device associated EEH device
887 888 889
 *
 * Save the values of the device bars. Unlike the restore
 * routine, this routine is *not* recursive. This is because
890
 * PCI devices are added individually; but, for the restore,
891 892
 * an entire slot is reset at a time.
 */
G
Gavin Shan 已提交
893
void eeh_save_bars(struct eeh_dev *edev)
894
{
895
	struct pci_dn *pdn;
896 897
	int i;

898 899
	pdn = eeh_dev_to_pdn(edev);
	if (!pdn)
900
		return;
G
Gavin Shan 已提交
901

902
	for (i = 0; i < 16; i++)
903
		eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
904 905 906 907 908 909 910 911 912

	/*
	 * For PCI bridges including root port, we need enable bus
	 * master explicitly. Otherwise, it can't fetch IODA table
	 * entries correctly. So we cache the bit in advance so that
	 * we can restore it after reset, either PHB range or PE range.
	 */
	if (edev->mode & EEH_DEV_BRIDGE)
		edev->config_space[1] |= PCI_COMMAND_MASTER;
913 914
}

915 916 917 918 919 920 921 922 923 924 925
/**
 * eeh_ops_register - Register platform dependent EEH operations
 * @ops: platform dependent EEH operations
 *
 * Register the platform dependent EEH operation callback
 * functions. The platform should call this function before
 * any other EEH operations.
 */
int __init eeh_ops_register(struct eeh_ops *ops)
{
	if (!ops->name) {
926
		pr_warn("%s: Invalid EEH ops name for %p\n",
927 928 929 930 931
			__func__, ops);
		return -EINVAL;
	}

	if (eeh_ops && eeh_ops != ops) {
932
		pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
			__func__, eeh_ops->name, ops->name);
		return -EEXIST;
	}

	eeh_ops = ops;

	return 0;
}

/**
 * eeh_ops_unregister - Unreigster platform dependent EEH operations
 * @name: name of EEH platform operations
 *
 * Unregister the platform dependent EEH operation callback
 * functions.
 */
int __exit eeh_ops_unregister(const char *name)
{
	if (!name || !strlen(name)) {
952
		pr_warn("%s: Invalid EEH ops name\n",
953 954 955 956 957 958 959 960 961 962 963 964
			__func__);
		return -EINVAL;
	}

	if (eeh_ops && !strcmp(eeh_ops->name, name)) {
		eeh_ops = NULL;
		return 0;
	}

	return -EEXIST;
}

G
Gavin Shan 已提交
965 966 967
static int eeh_reboot_notifier(struct notifier_block *nb,
			       unsigned long action, void *unused)
{
968
	eeh_clear_flag(EEH_ENABLED);
G
Gavin Shan 已提交
969 970 971 972 973 974 975
	return NOTIFY_DONE;
}

static struct notifier_block eeh_reboot_nb = {
	.notifier_call = eeh_reboot_notifier,
};

976 977 978
/**
 * eeh_init - EEH initialization
 *
L
Linus Torvalds 已提交
979 980 981 982 983 984 985 986 987 988 989 990
 * Initialize EEH by trying to enable it for all of the adapters in the system.
 * As a side effect we can determine here if eeh is supported at all.
 * Note that we leave EEH on so failed config cycles won't cause a machine
 * check.  If a user turns off EEH for a particular adapter they are really
 * telling Linux to ignore errors.  Some hardware (e.g. POWER5) won't
 * grant access to a slot if EEH isn't enabled, and so we always enable
 * EEH for all slots/all devices.
 *
 * The eeh-force-off option disables EEH checking globally, for all slots.
 * Even if force-off is set, the EEH hardware is still enabled, so that
 * newer systems can boot.
 */
G
Gavin Shan 已提交
991
int eeh_init(void)
L
Linus Torvalds 已提交
992
{
993
	struct pci_controller *hose, *tmp;
G
Gavin Shan 已提交
994
	struct pci_dn *pdn;
G
Gavin Shan 已提交
995 996 997 998 999 1000 1001 1002 1003 1004 1005
	static int cnt = 0;
	int ret = 0;

	/*
	 * We have to delay the initialization on PowerNV after
	 * the PCI hierarchy tree has been built because the PEs
	 * are figured out based on PCI devices instead of device
	 * tree nodes
	 */
	if (machine_is(powernv) && cnt++ <= 0)
		return ret;
1006

G
Gavin Shan 已提交
1007 1008 1009 1010 1011 1012 1013 1014
	/* Register reboot notifier */
	ret = register_reboot_notifier(&eeh_reboot_nb);
	if (ret) {
		pr_warn("%s: Failed to register notifier (%d)\n",
			__func__, ret);
		return ret;
	}

1015 1016
	/* call platform initialization function */
	if (!eeh_ops) {
1017
		pr_warn("%s: Platform EEH operation not found\n",
1018
			__func__);
1019
		return -EEXIST;
1020
	} else if ((ret = eeh_ops->init()))
1021
		return ret;
L
Linus Torvalds 已提交
1022

1023 1024 1025 1026 1027
	/* Initialize EEH event */
	ret = eeh_event_init();
	if (ret)
		return ret;

1028
	/* Enable EEH for all adapters */
G
Gavin Shan 已提交
1029 1030 1031
	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
		pdn = hose->pci_data;
		traverse_pci_dn(pdn, eeh_ops->probe, NULL);
L
Linus Torvalds 已提交
1032 1033
	}

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	/*
	 * Call platform post-initialization. Actually, It's good chance
	 * to inform platform that EEH is ready to supply service if the
	 * I/O cache stuff has been built up.
	 */
	if (eeh_ops->post_init) {
		ret = eeh_ops->post_init();
		if (ret)
			return ret;
	}

1045
	if (eeh_enabled())
G
Gavin Shan 已提交
1046
		pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
L
Linus Torvalds 已提交
1047
	else
1048
		pr_warn("EEH: No capable adapters found\n");
1049 1050

	return ret;
L
Linus Torvalds 已提交
1051 1052
}

1053 1054
core_initcall_sync(eeh_init);

L
Linus Torvalds 已提交
1055
/**
1056
 * eeh_add_device_early - Enable EEH for the indicated device node
G
Gavin Shan 已提交
1057
 * @pdn: PCI device node for which to set up EEH
L
Linus Torvalds 已提交
1058 1059 1060 1061 1062 1063 1064 1065 1066
 *
 * This routine must be used to perform EEH initialization for PCI
 * devices that were added after system boot (e.g. hotplug, dlpar).
 * This routine must be called before any i/o is performed to the
 * adapter (inluding any config-space i/o).
 * Whether this actually enables EEH or not for this device depends
 * on the CEC architecture, type of the device, on earlier boot
 * command-line arguments & etc.
 */
G
Gavin Shan 已提交
1067
void eeh_add_device_early(struct pci_dn *pdn)
L
Linus Torvalds 已提交
1068 1069
{
	struct pci_controller *phb;
G
Gavin Shan 已提交
1070
	struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
L
Linus Torvalds 已提交
1071

1072
	if (!edev)
L
Linus Torvalds 已提交
1073
		return;
1074

1075 1076 1077
	if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
		return;

1078
	/* USB Bus children of PCI devices will not have BUID's */
G
Gavin Shan 已提交
1079 1080 1081
	phb = edev->phb;
	if (NULL == phb ||
	    (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
L
Linus Torvalds 已提交
1082 1083
		return;

G
Gavin Shan 已提交
1084
	eeh_ops->probe(pdn, NULL);
L
Linus Torvalds 已提交
1085 1086
}

1087 1088
/**
 * eeh_add_device_tree_early - Enable EEH for the indicated device
G
Gavin Shan 已提交
1089
 * @pdn: PCI device node
1090 1091 1092 1093 1094
 *
 * This routine must be used to perform EEH initialization for the
 * indicated PCI device that was added after system boot (e.g.
 * hotplug, dlpar).
 */
G
Gavin Shan 已提交
1095
void eeh_add_device_tree_early(struct pci_dn *pdn)
1096
{
G
Gavin Shan 已提交
1097 1098 1099 1100
	struct pci_dn *n;

	if (!pdn)
		return;
1101

G
Gavin Shan 已提交
1102 1103 1104
	list_for_each_entry(n, &pdn->child_list, list)
		eeh_add_device_tree_early(n);
	eeh_add_device_early(pdn);
1105 1106 1107
}
EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);

L
Linus Torvalds 已提交
1108
/**
1109
 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
L
Linus Torvalds 已提交
1110 1111 1112 1113 1114
 * @dev: pci device for which to set up EEH
 *
 * This routine must be used to complete EEH initialization for PCI
 * devices that were added after system boot (e.g. hotplug, dlpar).
 */
1115
void eeh_add_device_late(struct pci_dev *dev)
L
Linus Torvalds 已提交
1116
{
1117
	struct pci_dn *pdn;
1118
	struct eeh_dev *edev;
1119

1120
	if (!dev || !eeh_enabled())
L
Linus Torvalds 已提交
1121 1122
		return;

1123
	pr_debug("EEH: Adding device %s\n", pci_name(dev));
L
Linus Torvalds 已提交
1124

1125 1126
	pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
	edev = pdn_to_eeh_dev(pdn);
1127
	if (edev->pdev == dev) {
1128 1129 1130
		pr_debug("EEH: Already referenced !\n");
		return;
	}
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141

	/*
	 * The EEH cache might not be removed correctly because of
	 * unbalanced kref to the device during unplug time, which
	 * relies on pcibios_release_device(). So we have to remove
	 * that here explicitly.
	 */
	if (edev->pdev) {
		eeh_rmv_from_parent_pe(edev);
		eeh_addr_cache_rmv_dev(edev->pdev);
		eeh_sysfs_remove_device(edev->pdev);
1142
		edev->mode &= ~EEH_DEV_SYSFS;
1143

G
Gavin Shan 已提交
1144 1145 1146 1147 1148 1149 1150
		/*
		 * We definitely should have the PCI device removed
		 * though it wasn't correctly. So we needn't call
		 * into error handler afterwards.
		 */
		edev->mode |= EEH_DEV_NO_HANDLER;

1151 1152 1153
		edev->pdev = NULL;
		dev->dev.archdata.edev = NULL;
	}
1154

1155 1156 1157
	if (eeh_has_flag(EEH_PROBE_MODE_DEV))
		eeh_ops->probe(pdn, NULL);

1158 1159
	edev->pdev = dev;
	dev->dev.archdata.edev = edev;
1160

1161
	eeh_addr_cache_insert_dev(dev);
L
Linus Torvalds 已提交
1162
}
1163

1164 1165 1166 1167 1168 1169 1170 1171
/**
 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
 * @bus: PCI bus
 *
 * This routine must be used to perform EEH initialization for PCI
 * devices which are attached to the indicated PCI bus. The PCI bus
 * is added after system boot through hotplug or dlpar.
 */
1172 1173 1174 1175 1176
void eeh_add_device_tree_late(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
G
Gavin Shan 已提交
1177 1178 1179 1180 1181 1182
		eeh_add_device_late(dev);
		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
			struct pci_bus *subbus = dev->subordinate;
			if (subbus)
				eeh_add_device_tree_late(subbus);
		}
1183 1184 1185
	}
}
EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
L
Linus Torvalds 已提交
1186

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
/**
 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
 * @bus: PCI bus
 *
 * This routine must be used to add EEH sysfs files for PCI
 * devices which are attached to the indicated PCI bus. The PCI bus
 * is added after system boot through hotplug or dlpar.
 */
void eeh_add_sysfs_files(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		eeh_sysfs_add_device(dev);
		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
			struct pci_bus *subbus = dev->subordinate;
			if (subbus)
				eeh_add_sysfs_files(subbus);
		}
	}
}
EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);

L
Linus Torvalds 已提交
1210
/**
1211
 * eeh_remove_device - Undo EEH setup for the indicated pci device
L
Linus Torvalds 已提交
1212 1213
 * @dev: pci device to be removed
 *
1214 1215 1216 1217 1218
 * This routine should be called when a device is removed from
 * a running system (e.g. by hotplug or dlpar).  It unregisters
 * the PCI device from the EEH subsystem.  I/O errors affecting
 * this device will no longer be detected after this call; thus,
 * i/o errors affecting this slot may leave this device unusable.
L
Linus Torvalds 已提交
1219
 */
G
Gavin Shan 已提交
1220
void eeh_remove_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
1221
{
1222 1223
	struct eeh_dev *edev;

1224
	if (!dev || !eeh_enabled())
L
Linus Torvalds 已提交
1225
		return;
1226
	edev = pci_dev_to_eeh_dev(dev);
L
Linus Torvalds 已提交
1227 1228

	/* Unregister the device with the EEH/PCI address search system */
1229
	pr_debug("EEH: Removing device %s\n", pci_name(dev));
1230

1231
	if (!edev || !edev->pdev || !edev->pe) {
1232 1233
		pr_debug("EEH: Not referenced !\n");
		return;
1234
	}
1235 1236 1237 1238 1239 1240 1241

	/*
	 * During the hotplug for EEH error recovery, we need the EEH
	 * device attached to the parent PE in order for BAR restore
	 * a bit later. So we keep it for BAR restore and remove it
	 * from the parent PE during the BAR resotre.
	 */
1242
	edev->pdev = NULL;
1243 1244 1245 1246 1247 1248 1249 1250

	/*
	 * The flag "in_error" is used to trace EEH devices for VFs
	 * in error state or not. It's set in eeh_report_error(). If
	 * it's not set, eeh_report_{reset,resume}() won't be called
	 * for the VF EEH device.
	 */
	edev->in_error = false;
1251
	dev->dev.archdata.edev = NULL;
1252 1253 1254 1255
	if (!(edev->pe->state & EEH_PE_KEEP))
		eeh_rmv_from_parent_pe(edev);
	else
		edev->mode |= EEH_DEV_DISCONNECTED;
1256

G
Gavin Shan 已提交
1257 1258 1259 1260 1261 1262 1263 1264
	/*
	 * We're removing from the PCI subsystem, that means
	 * the PCI device driver can't support EEH or not
	 * well. So we rely on hotplug completely to do recovery
	 * for the specific PCI device.
	 */
	edev->mode |= EEH_DEV_NO_HANDLER;

1265
	eeh_addr_cache_rmv_dev(dev);
1266
	eeh_sysfs_remove_device(dev);
1267
	edev->mode &= ~EEH_DEV_SYSFS;
L
Linus Torvalds 已提交
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state)
{
	int ret;

	ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
	if (ret) {
		pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
			__func__, ret, pe->phb->global_number, pe->addr);
		return ret;
	}

	ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
	if (ret) {
		pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
			__func__, ret, pe->phb->global_number, pe->addr);
		return ret;
	}

	/* Clear software isolated state */
	if (sw_state && (pe->state & EEH_PE_ISOLATED))
		eeh_pe_state_clear(pe, EEH_PE_ISOLATED);

	return ret;
}

1295 1296 1297 1298

static struct pci_device_id eeh_reset_ids[] = {
	{ PCI_DEVICE(0x19a2, 0x0710) },	/* Emulex, BE     */
	{ PCI_DEVICE(0x10df, 0xe220) },	/* Emulex, Lancer */
1299
	{ PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	{ 0 }
};

static int eeh_pe_change_owner(struct eeh_pe *pe)
{
	struct eeh_dev *edev, *tmp;
	struct pci_dev *pdev;
	struct pci_device_id *id;
	int flags, ret;

	/* Check PE state */
	flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
	ret = eeh_ops->get_state(pe, NULL);
	if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
		return 0;

	/* Unfrozen PE, nothing to do */
	if ((ret & flags) == flags)
		return 0;

	/* Frozen PE, check if it needs PE level reset */
	eeh_pe_for_each_dev(pe, edev, tmp) {
		pdev = eeh_dev_to_pci_dev(edev);
		if (!pdev)
			continue;

		for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
			if (id->vendor != PCI_ANY_ID &&
			    id->vendor != pdev->vendor)
				continue;
			if (id->device != PCI_ANY_ID &&
			    id->device != pdev->device)
				continue;
			if (id->subvendor != PCI_ANY_ID &&
			    id->subvendor != pdev->subsystem_vendor)
				continue;
			if (id->subdevice != PCI_ANY_ID &&
			    id->subdevice != pdev->subsystem_device)
				continue;

1340
			return eeh_pe_reset_and_recover(pe);
1341 1342 1343 1344 1345 1346
		}
	}

	return eeh_unfreeze_pe(pe, true);
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
/**
 * eeh_dev_open - Increase count of pass through devices for PE
 * @pdev: PCI device
 *
 * Increase count of passed through devices for the indicated
 * PE. In the result, the EEH errors detected on the PE won't be
 * reported. The PE owner will be responsible for detection
 * and recovery.
 */
int eeh_dev_open(struct pci_dev *pdev)
{
	struct eeh_dev *edev;
1359
	int ret = -ENODEV;
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371

	mutex_lock(&eeh_dev_mutex);

	/* No PCI device ? */
	if (!pdev)
		goto out;

	/* No EEH device or PE ? */
	edev = pci_dev_to_eeh_dev(pdev);
	if (!edev || !edev->pe)
		goto out;

1372 1373 1374 1375 1376 1377
	/*
	 * The PE might have been put into frozen state, but we
	 * didn't detect that yet. The passed through PCI devices
	 * in frozen PE won't work properly. Clear the frozen state
	 * in advance.
	 */
1378
	ret = eeh_pe_change_owner(edev->pe);
1379 1380
	if (ret)
		goto out;
1381

1382 1383 1384 1385 1386 1387 1388
	/* Increase PE's pass through count */
	atomic_inc(&edev->pe->pass_dev_cnt);
	mutex_unlock(&eeh_dev_mutex);

	return 0;
out:
	mutex_unlock(&eeh_dev_mutex);
1389
	return ret;
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
}
EXPORT_SYMBOL_GPL(eeh_dev_open);

/**
 * eeh_dev_release - Decrease count of pass through devices for PE
 * @pdev: PCI device
 *
 * Decrease count of pass through devices for the indicated PE. If
 * there is no passed through device in PE, the EEH errors detected
 * on the PE will be reported and handled as usual.
 */
void eeh_dev_release(struct pci_dev *pdev)
{
	struct eeh_dev *edev;

	mutex_lock(&eeh_dev_mutex);

	/* No PCI device ? */
	if (!pdev)
		goto out;

	/* No EEH device ? */
	edev = pci_dev_to_eeh_dev(pdev);
	if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
		goto out;

	/* Decrease PE's pass through count */
1417
	WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0);
1418
	eeh_pe_change_owner(edev->pe);
1419 1420 1421 1422 1423
out:
	mutex_unlock(&eeh_dev_mutex);
}
EXPORT_SYMBOL(eeh_dev_release);

1424 1425
#ifdef CONFIG_IOMMU_API

1426 1427 1428 1429 1430 1431 1432 1433
static int dev_has_iommu_table(struct device *dev, void *data)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct pci_dev **ppdev = data;

	if (!dev)
		return 0;

1434
	if (dev->iommu_group) {
1435 1436 1437 1438 1439 1440 1441
		*ppdev = pdev;
		return 1;
	}

	return 0;
}

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
/**
 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
 * @group: IOMMU group
 *
 * The routine is called to convert IOMMU group to EEH PE.
 */
struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
{
	struct pci_dev *pdev = NULL;
	struct eeh_dev *edev;
1452
	int ret;
1453 1454 1455 1456 1457

	/* No IOMMU group ? */
	if (!group)
		return NULL;

1458 1459
	ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
	if (!ret || !pdev)
1460 1461 1462 1463 1464 1465 1466 1467 1468
		return NULL;

	/* No EEH device or PE ? */
	edev = pci_dev_to_eeh_dev(pdev);
	if (!edev || !edev->pe)
		return NULL;

	return edev->pe;
}
1469
EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
1470

1471 1472
#endif /* CONFIG_IOMMU_API */

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
/**
 * eeh_pe_set_option - Set options for the indicated PE
 * @pe: EEH PE
 * @option: requested option
 *
 * The routine is called to enable or disable EEH functionality
 * on the indicated PE, to enable IO or DMA for the frozen PE.
 */
int eeh_pe_set_option(struct eeh_pe *pe, int option)
{
	int ret = 0;

	/* Invalid PE ? */
	if (!pe)
		return -ENODEV;

	/*
	 * EEH functionality could possibly be disabled, just
	 * return error for the case. And the EEH functinality
	 * isn't expected to be disabled on one specific PE.
	 */
	switch (option) {
	case EEH_OPT_ENABLE:
1496
		if (eeh_enabled()) {
1497
			ret = eeh_pe_change_owner(pe);
1498
			break;
1499
		}
1500 1501 1502 1503 1504 1505
		ret = -EIO;
		break;
	case EEH_OPT_DISABLE:
		break;
	case EEH_OPT_THAW_MMIO:
	case EEH_OPT_THAW_DMA:
1506
	case EEH_OPT_FREEZE_PE:
1507 1508 1509 1510 1511
		if (!eeh_ops || !eeh_ops->set_option) {
			ret = -ENOENT;
			break;
		}

1512
		ret = eeh_pci_enable(pe, option);
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
		break;
	default:
		pr_debug("%s: Option %d out of range (%d, %d)\n",
			__func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
		ret = -EINVAL;
	}

	return ret;
}
EXPORT_SYMBOL_GPL(eeh_pe_set_option);

/**
 * eeh_pe_get_state - Retrieve PE's state
 * @pe: EEH PE
 *
 * Retrieve the PE's state, which includes 3 aspects: enabled
 * DMA, enabled IO and asserted reset.
 */
int eeh_pe_get_state(struct eeh_pe *pe)
{
	int result, ret = 0;
	bool rst_active, dma_en, mmio_en;

	/* Existing PE ? */
	if (!pe)
		return -ENODEV;

	if (!eeh_ops || !eeh_ops->get_state)
		return -ENOENT;

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	/*
	 * If the parent PE is owned by the host kernel and is undergoing
	 * error recovery, we should return the PE state as temporarily
	 * unavailable so that the error recovery on the guest is suspended
	 * until the recovery completes on the host.
	 */
	if (pe->parent &&
	    !(pe->state & EEH_PE_REMOVED) &&
	    (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING)))
		return EEH_PE_STATE_UNAVAIL;

1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	result = eeh_ops->get_state(pe, NULL);
	rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
	dma_en = !!(result & EEH_STATE_DMA_ENABLED);
	mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);

	if (rst_active)
		ret = EEH_PE_STATE_RESET;
	else if (dma_en && mmio_en)
		ret = EEH_PE_STATE_NORMAL;
	else if (!dma_en && !mmio_en)
		ret = EEH_PE_STATE_STOPPED_IO_DMA;
	else if (!dma_en && mmio_en)
		ret = EEH_PE_STATE_STOPPED_DMA;
	else
		ret = EEH_PE_STATE_UNAVAIL;

	return ret;
}
EXPORT_SYMBOL_GPL(eeh_pe_get_state);

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
static int eeh_pe_reenable_devices(struct eeh_pe *pe)
{
	struct eeh_dev *edev, *tmp;
	struct pci_dev *pdev;
	int ret = 0;

	/* Restore config space */
	eeh_pe_restore_bars(pe);

	/*
	 * Reenable PCI devices as the devices passed
	 * through are always enabled before the reset.
	 */
	eeh_pe_for_each_dev(pe, edev, tmp) {
		pdev = eeh_dev_to_pci_dev(edev);
		if (!pdev)
			continue;

		ret = pci_reenable_device(pdev);
		if (ret) {
			pr_warn("%s: Failure %d reenabling %s\n",
				__func__, ret, pci_name(pdev));
			return ret;
		}
	}

	/* The PE is still in frozen state */
G
Gavin Shan 已提交
1601
	return eeh_unfreeze_pe(pe, true);
1602 1603
}

1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
/**
 * eeh_pe_reset - Issue PE reset according to specified type
 * @pe: EEH PE
 * @option: reset type
 *
 * The routine is called to reset the specified PE with the
 * indicated type, either fundamental reset or hot reset.
 * PE reset is the most important part for error recovery.
 */
int eeh_pe_reset(struct eeh_pe *pe, int option)
{
	int ret = 0;

	/* Invalid PE ? */
	if (!pe)
		return -ENODEV;

	if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
		return -ENOENT;

	switch (option) {
	case EEH_RESET_DEACTIVATE:
		ret = eeh_ops->reset(pe, option);
1627
		eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
1628 1629 1630
		if (ret)
			break;

1631
		ret = eeh_pe_reenable_devices(pe);
1632 1633 1634
		break;
	case EEH_RESET_HOT:
	case EEH_RESET_FUNDAMENTAL:
1635 1636 1637 1638 1639 1640 1641
		/*
		 * Proactively freeze the PE to drop all MMIO access
		 * during reset, which should be banned as it's always
		 * cause recursive EEH error.
		 */
		eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);

1642
		eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		ret = eeh_ops->reset(pe, option);
		break;
	default:
		pr_debug("%s: Unsupported option %d\n",
			__func__, option);
		ret = -EINVAL;
	}

	return ret;
}
EXPORT_SYMBOL_GPL(eeh_pe_reset);

/**
 * eeh_pe_configure - Configure PCI bridges after PE reset
 * @pe: EEH PE
 *
 * The routine is called to restore the PCI config space for
 * those PCI devices, especially PCI bridges affected by PE
 * reset issued previously.
 */
int eeh_pe_configure(struct eeh_pe *pe)
{
	int ret = 0;

	/* Invalid PE ? */
	if (!pe)
		return -ENODEV;

	return ret;
}
EXPORT_SYMBOL_GPL(eeh_pe_configure);

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
/**
 * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE
 * @pe: the indicated PE
 * @type: error type
 * @function: error function
 * @addr: address
 * @mask: address mask
 *
 * The routine is called to inject the specified PCI error, which
 * is determined by @type and @function, to the indicated PE for
 * testing purpose.
 */
int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
		      unsigned long addr, unsigned long mask)
{
	/* Invalid PE ? */
	if (!pe)
		return -ENODEV;

	/* Unsupported operation ? */
	if (!eeh_ops || !eeh_ops->err_inject)
		return -ENOENT;

	/* Check on PCI error type */
	if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
		return -EINVAL;

	/* Check on PCI error function */
	if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
		return -EINVAL;

	return eeh_ops->err_inject(pe, type, func, addr, mask);
}
EXPORT_SYMBOL_GPL(eeh_pe_inject_err);

L
Linus Torvalds 已提交
1710 1711
static int proc_eeh_show(struct seq_file *m, void *v)
{
1712
	if (!eeh_enabled()) {
L
Linus Torvalds 已提交
1713
		seq_printf(m, "EEH Subsystem is globally disabled\n");
1714
		seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
L
Linus Torvalds 已提交
1715 1716
	} else {
		seq_printf(m, "EEH Subsystem is enabled\n");
1717
		seq_printf(m,
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
				"no device=%llu\n"
				"no device node=%llu\n"
				"no config address=%llu\n"
				"check not wanted=%llu\n"
				"eeh_total_mmio_ffs=%llu\n"
				"eeh_false_positives=%llu\n"
				"eeh_slot_resets=%llu\n",
				eeh_stats.no_device,
				eeh_stats.no_dn,
				eeh_stats.no_cfg_addr,
				eeh_stats.ignored_check,
				eeh_stats.total_mmio_ffs,
				eeh_stats.false_positives,
				eeh_stats.slot_resets);
L
Linus Torvalds 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	}

	return 0;
}

static int proc_eeh_open(struct inode *inode, struct file *file)
{
	return single_open(file, proc_eeh_show, NULL);
}

1742
static const struct file_operations proc_eeh_operations = {
L
Linus Torvalds 已提交
1743 1744 1745 1746 1747 1748
	.open      = proc_eeh_open,
	.read      = seq_read,
	.llseek    = seq_lseek,
	.release   = single_release,
};

G
Gavin Shan 已提交
1749 1750 1751 1752
#ifdef CONFIG_DEBUG_FS
static int eeh_enable_dbgfs_set(void *data, u64 val)
{
	if (val)
1753
		eeh_clear_flag(EEH_FORCE_DISABLED);
G
Gavin Shan 已提交
1754
	else
1755
		eeh_add_flag(EEH_FORCE_DISABLED);
G
Gavin Shan 已提交
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772

	/* Notify the backend */
	if (eeh_ops->post_init)
		eeh_ops->post_init();

	return 0;
}

static int eeh_enable_dbgfs_get(void *data, u64 *val)
{
	if (eeh_enabled())
		*val = 0x1ul;
	else
		*val = 0x0ul;
	return 0;
}

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
static int eeh_freeze_dbgfs_set(void *data, u64 val)
{
	eeh_max_freezes = val;
	return 0;
}

static int eeh_freeze_dbgfs_get(void *data, u64 *val)
{
	*val = eeh_max_freezes;
	return 0;
}

G
Gavin Shan 已提交
1785 1786
DEFINE_SIMPLE_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
			eeh_enable_dbgfs_set, "0x%llx\n");
1787 1788
DEFINE_SIMPLE_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get,
			eeh_freeze_dbgfs_set, "0x%llx\n");
G
Gavin Shan 已提交
1789 1790
#endif

L
Linus Torvalds 已提交
1791 1792
static int __init eeh_init_proc(void)
{
G
Gavin Shan 已提交
1793
	if (machine_is(pseries) || machine_is(powernv)) {
1794
		proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
G
Gavin Shan 已提交
1795 1796 1797 1798
#ifdef CONFIG_DEBUG_FS
		debugfs_create_file("eeh_enable", 0600,
                                    powerpc_debugfs_root, NULL,
                                    &eeh_enable_dbgfs_ops);
1799 1800 1801
		debugfs_create_file("eeh_max_freezes", 0600,
				    powerpc_debugfs_root, NULL,
				    &eeh_freeze_dbgfs_ops);
G
Gavin Shan 已提交
1802 1803 1804
#endif
	}

L
Linus Torvalds 已提交
1805 1806 1807
	return 0;
}
__initcall(eeh_init_proc);