cache-l2x0.c 7.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
#include <linux/init.h>
20
#include <linux/spinlock.h>
21
#include <linux/io.h>
22 23 24 25 26 27 28

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>

#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
29
static DEFINE_SPINLOCK(l2x0_lock);
30
static uint32_t l2x0_way_mask;	/* Bitmask of active ways */
31

32
static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
33
{
34
	/* wait for cache operation by line or way to complete */
35
	while (readl_relaxed(reg) & mask)
36 37 38
		;
}

39 40 41 42 43 44 45 46 47
#ifdef CONFIG_CACHE_PL310
static inline void cache_wait(void __iomem *reg, unsigned long mask)
{
	/* cache operations by line are atomic on PL310 */
}
#else
#define cache_wait	cache_wait_way
#endif

48 49
static inline void cache_sync(void)
{
50
	void __iomem *base = l2x0_base;
51
	writel_relaxed(0, base + L2X0_CACHE_SYNC);
52
	cache_wait(base + L2X0_CACHE_SYNC, 1);
53 54
}

55 56 57 58
static inline void l2x0_clean_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
59
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
60 61 62 63 64 65
}

static inline void l2x0_inv_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_INV_LINE_PA, 1);
66
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
67 68
}

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
#ifdef CONFIG_PL310_ERRATA_588369
static void debug_writel(unsigned long val)
{
	extern void omap_smc1(u32 fn, u32 arg);

	/*
	 * Texas Instrument secure monitor api to modify the
	 * PL310 Debug Control Register.
	 */
	omap_smc1(0x100, val);
}

static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;

	/* Clean by PA followed by Invalidate by PA */
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
87
	writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
88
	cache_wait(base + L2X0_INV_LINE_PA, 1);
89
	writel_relaxed(addr, base + L2X0_INV_LINE_PA);
90 91 92 93 94 95 96 97
}
#else

/* Optimised out for non-errata case */
static inline void debug_writel(unsigned long val)
{
}

98 99 100 101
static inline void l2x0_flush_line(unsigned long addr)
{
	void __iomem *base = l2x0_base;
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
102
	writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
103
}
104
#endif
105

106 107 108 109 110 111 112 113 114
static void l2x0_cache_sync(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

115 116 117 118 119 120 121 122 123 124 125 126 127
static void l2x0_flush_all(void)
{
	unsigned long flags;

	/* clean all ways */
	spin_lock_irqsave(&l2x0_lock, flags);
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
	cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
	cache_sync();
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

static void l2x0_inv_all(void)
128
{
129 130
	unsigned long flags;

131
	/* invalidate all ways */
132
	spin_lock_irqsave(&l2x0_lock, flags);
133 134
	/* Invalidating when L2 is enabled is a nono */
	BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
135
	writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
136
	cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
137
	cache_sync();
138
	spin_unlock_irqrestore(&l2x0_lock, flags);
139 140 141 142
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
143
	void __iomem *base = l2x0_base;
144
	unsigned long flags;
145

146
	spin_lock_irqsave(&l2x0_lock, flags);
147 148
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
149
		debug_writel(0x03);
150
		l2x0_flush_line(start);
151
		debug_writel(0x00);
152 153 154 155 156
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
157
		debug_writel(0x03);
158
		l2x0_flush_line(end);
159
		debug_writel(0x00);
160 161
	}

162 163 164 165
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
166
			l2x0_inv_line(start);
167 168 169 170 171 172 173 174
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
175
	cache_wait(base + L2X0_INV_LINE_PA, 1);
176
	cache_sync();
177
	spin_unlock_irqrestore(&l2x0_lock, flags);
178 179 180 181
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
182
	void __iomem *base = l2x0_base;
183
	unsigned long flags;
184

185
	spin_lock_irqsave(&l2x0_lock, flags);
186
	start &= ~(CACHE_LINE_SIZE - 1);
187 188 189 190
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
191
			l2x0_clean_line(start);
192 193 194 195 196 197 198 199
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
200
	cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
201
	cache_sync();
202
	spin_unlock_irqrestore(&l2x0_lock, flags);
203 204 205 206
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
207
	void __iomem *base = l2x0_base;
208
	unsigned long flags;
209

210
	spin_lock_irqsave(&l2x0_lock, flags);
211
	start &= ~(CACHE_LINE_SIZE - 1);
212 213 214
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

215
		debug_writel(0x03);
216
		while (start < blk_end) {
217
			l2x0_flush_line(start);
218 219
			start += CACHE_LINE_SIZE;
		}
220
		debug_writel(0x00);
221 222 223 224 225 226

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
227
	cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
228
	cache_sync();
229
	spin_unlock_irqrestore(&l2x0_lock, flags);
230 231
}

232 233 234 235 236 237 238 239 240
static void l2x0_disable(void)
{
	unsigned long flags;

	spin_lock_irqsave(&l2x0_lock, flags);
	writel(0, l2x0_base + L2X0_CTRL);
	spin_unlock_irqrestore(&l2x0_lock, flags);
}

241 242 243
void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
{
	__u32 aux;
244 245 246
	__u32 cache_id;
	int ways;
	const char *type;
247 248 249

	l2x0_base = base;

250 251
	cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
	aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
252

253 254 255
	aux &= aux_mask;
	aux |= aux_val;

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
	/* Determine the number of ways */
	switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
	case L2X0_CACHE_ID_PART_L310:
		if (aux & (1 << 16))
			ways = 16;
		else
			ways = 8;
		type = "L310";
		break;
	case L2X0_CACHE_ID_PART_L210:
		ways = (aux >> 13) & 0xf;
		type = "L210";
		break;
	default:
		/* Assume unknown chips have 8 ways */
		ways = 8;
		type = "L2x0 series";
		break;
	}

	l2x0_way_mask = (1 << ways) - 1;

278 279 280 281 282
	/*
	 * Check if l2x0 controller is already enabled.
	 * If you are booting from non-secure mode
	 * accessing the below registers will fault.
	 */
283
	if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
284

285
		/* l2x0 controller is disabled */
286
		writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
287

288 289 290
		l2x0_inv_all();

		/* enable L2X0 */
291
		writel_relaxed(1, l2x0_base + L2X0_CTRL);
292
	}
293 294 295 296

	outer_cache.inv_range = l2x0_inv_range;
	outer_cache.clean_range = l2x0_clean_range;
	outer_cache.flush_range = l2x0_flush_range;
297
	outer_cache.sync = l2x0_cache_sync;
298 299 300
	outer_cache.flush_all = l2x0_flush_all;
	outer_cache.inv_all = l2x0_inv_all;
	outer_cache.disable = l2x0_disable;
301

302 303 304
	printk(KERN_INFO "%s cache controller enabled\n", type);
	printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
			 ways, cache_id, aux);
305
}