cache-l2x0.c 3.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
 *
 * Copyright (C) 2007 ARM Limited
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */
#include <linux/init.h>
20
#include <linux/spinlock.h>
21
#include <linux/io.h>
22 23 24 25 26 27 28

#include <asm/cacheflush.h>
#include <asm/hardware/cache-l2x0.h>

#define CACHE_LINE_SIZE		32

static void __iomem *l2x0_base;
29
static DEFINE_SPINLOCK(l2x0_lock);
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46

static inline void sync_writel(unsigned long val, unsigned long reg,
			       unsigned long complete_mask)
{
	writel(val, l2x0_base + reg);
	/* wait for the operation to complete */
	while (readl(l2x0_base + reg) & complete_mask)
		;
}

static inline void cache_sync(void)
{
	sync_writel(0, L2X0_CACHE_SYNC, 1);
}

static inline void l2x0_inv_all(void)
{
47 48
	unsigned long flags;

49
	/* invalidate all ways */
50
	spin_lock_irqsave(&l2x0_lock, flags);
51 52
	sync_writel(0xff, L2X0_INV_WAY, 0xff);
	cache_sync();
53
	spin_unlock_irqrestore(&l2x0_lock, flags);
54 55 56 57
}

static void l2x0_inv_range(unsigned long start, unsigned long end)
{
58
	unsigned long flags;
59

60
	spin_lock_irqsave(&l2x0_lock, flags);
61 62 63 64 65 66 67 68 69 70 71
	if (start & (CACHE_LINE_SIZE - 1)) {
		start &= ~(CACHE_LINE_SIZE - 1);
		sync_writel(start, L2X0_CLEAN_INV_LINE_PA, 1);
		start += CACHE_LINE_SIZE;
	}

	if (end & (CACHE_LINE_SIZE - 1)) {
		end &= ~(CACHE_LINE_SIZE - 1);
		sync_writel(end, L2X0_CLEAN_INV_LINE_PA, 1);
	}

72 73 74 75 76 77 78 79 80 81 82 83 84
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
			sync_writel(start, L2X0_INV_LINE_PA, 1);
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
85
	cache_sync();
86
	spin_unlock_irqrestore(&l2x0_lock, flags);
87 88 89 90
}

static void l2x0_clean_range(unsigned long start, unsigned long end)
{
91
	unsigned long flags;
92

93
	spin_lock_irqsave(&l2x0_lock, flags);
94
	start &= ~(CACHE_LINE_SIZE - 1);
95 96 97 98 99 100 101 102 103 104 105 106 107
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
			sync_writel(start, L2X0_CLEAN_LINE_PA, 1);
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
108
	cache_sync();
109
	spin_unlock_irqrestore(&l2x0_lock, flags);
110 111 112 113
}

static void l2x0_flush_range(unsigned long start, unsigned long end)
{
114
	unsigned long flags;
115

116
	spin_lock_irqsave(&l2x0_lock, flags);
117
	start &= ~(CACHE_LINE_SIZE - 1);
118 119 120 121 122 123 124 125 126 127 128 129 130
	while (start < end) {
		unsigned long blk_end = start + min(end - start, 4096UL);

		while (start < blk_end) {
			sync_writel(start, L2X0_CLEAN_INV_LINE_PA, 1);
			start += CACHE_LINE_SIZE;
		}

		if (blk_end < end) {
			spin_unlock_irqrestore(&l2x0_lock, flags);
			spin_lock_irqsave(&l2x0_lock, flags);
		}
	}
131
	cache_sync();
132
	spin_unlock_irqrestore(&l2x0_lock, flags);
133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
}

void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
{
	__u32 aux;

	l2x0_base = base;

	/* disable L2X0 */
	writel(0, l2x0_base + L2X0_CTRL);

	aux = readl(l2x0_base + L2X0_AUX_CTRL);
	aux &= aux_mask;
	aux |= aux_val;
	writel(aux, l2x0_base + L2X0_AUX_CTRL);

	l2x0_inv_all();

	/* enable L2X0 */
	writel(1, l2x0_base + L2X0_CTRL);

	outer_cache.inv_range = l2x0_inv_range;
	outer_cache.clean_range = l2x0_clean_range;
	outer_cache.flush_range = l2x0_flush_range;

	printk(KERN_INFO "L2X0 cache controller enabled\n");
}