i915_pci.c 15.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"
30
#include "i915_selftest.h"
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }

58
/* Keep in gen based order, and chronological order within a gen */
59 60 61
#define GEN2_FEATURES \
	.gen = 2, .num_pipes = 1, \
	.has_overlay = 1, .overlay_needs_physical = 1, \
62
	.has_gmch_display = 1, \
63
	.hws_needs_physical = 1, \
64 65 66 67
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

68
static const struct intel_device_info intel_i830_info = {
69
	GEN2_FEATURES,
70
	.platform = INTEL_I830,
71 72
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
73 74
};

75
static const struct intel_device_info intel_i845g_info = {
76
	GEN2_FEATURES,
77
	.platform = INTEL_I845G,
78 79 80
};

static const struct intel_device_info intel_i85x_info = {
81
	GEN2_FEATURES,
82
	.platform = INTEL_I85X, .is_mobile = 1,
83
	.num_pipes = 2, /* legal, last one wins */
84 85 86 87 88
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

static const struct intel_device_info intel_i865g_info = {
89
	GEN2_FEATURES,
90
	.platform = INTEL_I865G,
91 92
};

93 94
#define GEN3_FEATURES \
	.gen = 3, .num_pipes = 2, \
95
	.has_gmch_display = 1, \
96 97 98 99
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

100
static const struct intel_device_info intel_i915g_info = {
101
	GEN3_FEATURES,
102
	.platform = INTEL_I915G, .cursor_needs_physical = 1,
103
	.has_overlay = 1, .overlay_needs_physical = 1,
104
	.hws_needs_physical = 1,
105
};
106

107
static const struct intel_device_info intel_i915gm_info = {
108
	GEN3_FEATURES,
109
	.platform = INTEL_I915GM,
110
	.is_mobile = 1,
111 112 113 114
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
115
	.hws_needs_physical = 1,
116
};
117

118
static const struct intel_device_info intel_i945g_info = {
119
	GEN3_FEATURES,
120
	.platform = INTEL_I945G,
121
	.has_hotplug = 1, .cursor_needs_physical = 1,
122
	.has_overlay = 1, .overlay_needs_physical = 1,
123
	.hws_needs_physical = 1,
124
};
125

126
static const struct intel_device_info intel_i945gm_info = {
127
	GEN3_FEATURES,
128
	.platform = INTEL_I945GM, .is_mobile = 1,
129 130 131 132
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
133
	.hws_needs_physical = 1,
134 135
};

136 137 138 139 140 141 142 143 144
static const struct intel_device_info intel_g33_info = {
	GEN3_FEATURES,
	.platform = INTEL_G33,
	.has_hotplug = 1,
	.has_overlay = 1,
};

static const struct intel_device_info intel_pineview_info = {
	GEN3_FEATURES,
145
	.platform = INTEL_PINEVIEW, .is_mobile = 1,
146 147 148 149
	.has_hotplug = 1,
	.has_overlay = 1,
};

150 151 152
#define GEN4_FEATURES \
	.gen = 4, .num_pipes = 2, \
	.has_hotplug = 1, \
153
	.has_gmch_display = 1, \
154 155 156 157
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

158
static const struct intel_device_info intel_i965g_info = {
159
	GEN4_FEATURES,
160
	.platform = INTEL_I965G,
161
	.has_overlay = 1,
162
	.hws_needs_physical = 1,
163 164 165
};

static const struct intel_device_info intel_i965gm_info = {
166
	GEN4_FEATURES,
167
	.platform = INTEL_I965GM,
168
	.is_mobile = 1, .has_fbc = 1,
169 170
	.has_overlay = 1,
	.supports_tv = 1,
171
	.hws_needs_physical = 1,
172 173 174
};

static const struct intel_device_info intel_g45_info = {
175
	GEN4_FEATURES,
176
	.platform = INTEL_G45,
177
	.has_pipe_cxsr = 1,
178 179 180 181
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_gm45_info = {
182
	GEN4_FEATURES,
183
	.platform = INTEL_GM45,
184
	.is_mobile = 1, .has_fbc = 1,
185
	.has_pipe_cxsr = 1,
186 187 188 189
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

190 191
#define GEN5_FEATURES \
	.gen = 5, .num_pipes = 2, \
192
	.has_hotplug = 1, \
193
	.has_gmbus_irq = 1, \
194 195 196 197
	.ring_mask = RENDER_RING | BSD_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

198
static const struct intel_device_info intel_ironlake_d_info = {
199
	GEN5_FEATURES,
200
	.platform = INTEL_IRONLAKE,
201 202 203
};

static const struct intel_device_info intel_ironlake_m_info = {
204
	GEN5_FEATURES,
205
	.platform = INTEL_IRONLAKE,
206
	.is_mobile = 1,
207 208
};

209 210
#define GEN6_FEATURES \
	.gen = 6, .num_pipes = 2, \
211
	.has_hotplug = 1, \
212 213 214
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
215
	.has_rc6 = 1, \
216
	.has_rc6p = 1, \
217
	.has_gmbus_irq = 1, \
218
	.has_hw_contexts = 1, \
219
	.has_aliasing_ppgtt = 1, \
220 221 222
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

223
static const struct intel_device_info intel_sandybridge_d_info = {
224
	GEN6_FEATURES,
225
	.platform = INTEL_SANDYBRIDGE,
226 227 228
};

static const struct intel_device_info intel_sandybridge_m_info = {
229
	GEN6_FEATURES,
230
	.platform = INTEL_SANDYBRIDGE,
231
	.is_mobile = 1,
232 233 234 235
};

#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
236
	.has_hotplug = 1, \
237 238 239
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
240
	.has_rc6 = 1, \
241
	.has_rc6p = 1, \
242
	.has_gmbus_irq = 1, \
243
	.has_hw_contexts = 1, \
244 245
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
246 247 248 249 250
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS

static const struct intel_device_info intel_ivybridge_d_info = {
	GEN7_FEATURES,
251
	.platform = INTEL_IVYBRIDGE,
252
	.has_l3_dpf = 1,
253 254 255 256
};

static const struct intel_device_info intel_ivybridge_m_info = {
	GEN7_FEATURES,
257
	.platform = INTEL_IVYBRIDGE,
258
	.is_mobile = 1,
259
	.has_l3_dpf = 1,
260 261 262 263
};

static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
264
	.platform = INTEL_IVYBRIDGE,
265
	.num_pipes = 0, /* legal, last one wins */
266
	.has_l3_dpf = 1,
267 268
};

269
static const struct intel_device_info intel_valleyview_info = {
270
	.platform = INTEL_VALLEYVIEW,
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	.gen = 7,
	.is_lp = 1,
	.num_pipes = 2,
	.has_psr = 1,
	.has_runtime_pm = 1,
	.has_rc6 = 1,
	.has_gmbus_irq = 1,
	.has_hw_contexts = 1,
	.has_gmch_display = 1,
	.has_hotplug = 1,
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_DEFAULT_PIPEOFFSETS,
	CURSOR_OFFSETS
287 288 289 290 291 292
};

#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
293
	.has_fpga_dbg = 1, \
294
	.has_psr = 1, \
295
	.has_resource_streamer = 1, \
296
	.has_dp_mst = 1, \
297
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
298
	.has_runtime_pm = 1
299

300
static const struct intel_device_info intel_haswell_info = {
301
	HSW_FEATURES,
302
	.platform = INTEL_HASWELL,
303
	.has_l3_dpf = 1,
304 305 306 307
};

#define BDW_FEATURES \
	HSW_FEATURES, \
308
	BDW_COLORS, \
309
	.has_logical_ring_contexts = 1, \
310
	.has_full_48bit_ppgtt = 1, \
311
	.has_64bit_reloc = 1
312

313
static const struct intel_device_info intel_broadwell_info = {
314 315
	BDW_FEATURES,
	.gen = 8,
316
	.platform = INTEL_BROADWELL,
317 318
};

319
static const struct intel_device_info intel_broadwell_gt3_info = {
320 321
	BDW_FEATURES,
	.gen = 8,
322
	.platform = INTEL_BROADWELL,
323 324 325 326 327
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

static const struct intel_device_info intel_cherryview_info = {
	.gen = 8, .num_pipes = 3,
328
	.has_hotplug = 1,
329
	.is_lp = 1,
330
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
331
	.platform = INTEL_CHERRYVIEW,
332
	.has_64bit_reloc = 1,
333
	.has_psr = 1,
334
	.has_runtime_pm = 1,
335
	.has_resource_streamer = 1,
336
	.has_rc6 = 1,
337
	.has_gmbus_irq = 1,
338
	.has_hw_contexts = 1,
339
	.has_logical_ring_contexts = 1,
340
	.has_gmch_display = 1,
341 342
	.has_aliasing_ppgtt = 1,
	.has_full_ppgtt = 1,
343 344 345 346 347 348 349 350
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

static const struct intel_device_info intel_skylake_info = {
	BDW_FEATURES,
351
	.platform = INTEL_SKYLAKE,
352
	.gen = 9,
353
	.has_csr = 1,
354
	.has_guc = 1,
355
	.ddb_size = 896,
356 357 358 359
};

static const struct intel_device_info intel_skylake_gt3_info = {
	BDW_FEATURES,
360
	.platform = INTEL_SKYLAKE,
361
	.gen = 9,
362
	.has_csr = 1,
363
	.has_guc = 1,
364
	.ddb_size = 896,
365 366 367
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

368 369
#define GEN9_LP_FEATURES \
	.gen = 9, \
370
	.is_lp = 1, \
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_gmbus_irq = 1, \
	.has_hw_contexts = 1, \
	.has_logical_ring_contexts = 1, \
	.has_guc = 1, \
	.has_decoupled_mmio = 1, \
389 390 391
	.has_aliasing_ppgtt = 1, \
	.has_full_ppgtt = 1, \
	.has_full_48bit_ppgtt = 1, \
392 393 394 395
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

396
static const struct intel_device_info intel_broxton_info = {
397
	GEN9_LP_FEATURES,
398
	.platform = INTEL_BROXTON,
399
	.ddb_size = 512,
400 401
};

402 403
static const struct intel_device_info intel_geminilake_info = {
	GEN9_LP_FEATURES,
404 405
	.platform = INTEL_GEMINILAKE,
	.is_alpha_support = 1,
406
	.ddb_size = 1024,
407
	.color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
408 409
};

410 411
static const struct intel_device_info intel_kabylake_info = {
	BDW_FEATURES,
412
	.platform = INTEL_KABYLAKE,
413
	.gen = 9,
414
	.has_csr = 1,
415
	.has_guc = 1,
416
	.ddb_size = 896,
417 418 419 420
};

static const struct intel_device_info intel_kabylake_gt3_info = {
	BDW_FEATURES,
421
	.platform = INTEL_KABYLAKE,
422
	.gen = 9,
423
	.has_csr = 1,
424
	.has_guc = 1,
425
	.ddb_size = 896,
426 427 428 429 430 431 432 433 434 435 436
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
437
	INTEL_I845G_IDS(&intel_i845g_info),
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
457 458 459 460
	INTEL_HSW_IDS(&intel_haswell_info),
	INTEL_VLV_IDS(&intel_valleyview_info),
	INTEL_BDW_GT12_IDS(&intel_broadwell_info),
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
461
	INTEL_BDW_RSVD_IDS(&intel_broadwell_info),
462 463 464 465 466 467
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
	INTEL_BXT_IDS(&intel_broxton_info),
468
	INTEL_GLK_IDS(&intel_geminilake_info),
469 470 471 472 473 474 475 476
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

477 478 479 480 481 482 483 484
static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
	drm_dev_unref(dev);
}

485 486 487 488
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;
489
	int err;
490

491 492 493 494
	if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

513 514 515
	err = i915_driver_load(pdev, ent);
	if (err)
		return err;
516

517 518 519 520 521
	err = i915_live_selftests(pdev);
	if (err) {
		i915_pci_remove(pdev);
		return err > 0 ? -ENOTTY : err;
	}
522

523
	return 0;
524 525
}

526
static struct pci_driver i915_pci_driver = {
527 528 529 530 531 532
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
533 534 535 536

static int __init i915_init(void)
{
	bool use_kms = true;
537 538 539 540 541
	int err;

	err = i915_mock_selftests();
	if (err)
		return err > 0 ? 0 : err;
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

	if (i915.modeset == 0)
		use_kms = false;

	if (vgacon_text_force() && i915.modeset == -1)
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");