i915_pci.c 13.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

#include "i915_drv.h"

#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }

#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }

57 58 59
#define GEN2_FEATURES \
	.gen = 2, .num_pipes = 1, \
	.has_overlay = 1, .overlay_needs_physical = 1, \
60
	.has_gmch_display = 1, \
61
	.hws_needs_physical = 1, \
62 63 64 65
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

66
static const struct intel_device_info intel_i830_info = {
67 68 69
	GEN2_FEATURES,
	.is_mobile = 1, .cursor_needs_physical = 1,
	.num_pipes = 2, /* legal, last one wins */
70 71 72
};

static const struct intel_device_info intel_845g_info = {
73
	GEN2_FEATURES,
74 75 76
};

static const struct intel_device_info intel_i85x_info = {
77 78 79
	GEN2_FEATURES,
	.is_i85x = 1, .is_mobile = 1,
	.num_pipes = 2, /* legal, last one wins */
80 81 82 83 84
	.cursor_needs_physical = 1,
	.has_fbc = 1,
};

static const struct intel_device_info intel_i865g_info = {
85
	GEN2_FEATURES,
86 87
};

88 89
#define GEN3_FEATURES \
	.gen = 3, .num_pipes = 2, \
90
	.has_gmch_display = 1, \
91 92 93 94
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

95
static const struct intel_device_info intel_i915g_info = {
96 97
	GEN3_FEATURES,
	.is_i915g = 1, .cursor_needs_physical = 1,
98
	.has_overlay = 1, .overlay_needs_physical = 1,
99
	.hws_needs_physical = 1,
100 101
};
static const struct intel_device_info intel_i915gm_info = {
102 103
	GEN3_FEATURES,
	.is_mobile = 1,
104 105 106 107
	.cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
108
	.hws_needs_physical = 1,
109 110
};
static const struct intel_device_info intel_i945g_info = {
111 112
	GEN3_FEATURES,
	.has_hotplug = 1, .cursor_needs_physical = 1,
113
	.has_overlay = 1, .overlay_needs_physical = 1,
114
	.hws_needs_physical = 1,
115 116
};
static const struct intel_device_info intel_i945gm_info = {
117 118
	GEN3_FEATURES,
	.is_i945gm = 1, .is_mobile = 1,
119 120 121 122
	.has_hotplug = 1, .cursor_needs_physical = 1,
	.has_overlay = 1, .overlay_needs_physical = 1,
	.supports_tv = 1,
	.has_fbc = 1,
123
	.hws_needs_physical = 1,
124 125
};

126 127 128
#define GEN4_FEATURES \
	.gen = 4, .num_pipes = 2, \
	.has_hotplug = 1, \
129
	.has_gmch_display = 1, \
130 131 132 133
	.ring_mask = RENDER_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

134
static const struct intel_device_info intel_i965g_info = {
135 136
	GEN4_FEATURES,
	.is_broadwater = 1,
137
	.has_overlay = 1,
138
	.hws_needs_physical = 1,
139 140 141
};

static const struct intel_device_info intel_i965gm_info = {
142 143 144
	GEN4_FEATURES,
	.is_crestline = 1,
	.is_mobile = 1, .has_fbc = 1,
145 146
	.has_overlay = 1,
	.supports_tv = 1,
147
	.hws_needs_physical = 1,
148 149 150
};

static const struct intel_device_info intel_g33_info = {
151 152
	GEN3_FEATURES,
	.is_g33 = 1,
153
	.has_hotplug = 1,
154 155 156 157
	.has_overlay = 1,
};

static const struct intel_device_info intel_g45_info = {
158
	GEN4_FEATURES,
159
	.is_g4x = 1,
160
	.has_pipe_cxsr = 1,
161 162 163 164
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_gm45_info = {
165 166
	GEN4_FEATURES,
	.is_g4x = 1,
167
	.is_mobile = 1, .has_fbc = 1,
168
	.has_pipe_cxsr = 1,
169 170 171 172 173
	.supports_tv = 1,
	.ring_mask = RENDER_RING | BSD_RING,
};

static const struct intel_device_info intel_pineview_info = {
174 175
	GEN3_FEATURES,
	.is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
176
	.has_hotplug = 1,
177 178 179
	.has_overlay = 1,
};

180 181
#define GEN5_FEATURES \
	.gen = 5, .num_pipes = 2, \
182
	.has_hotplug = 1, \
183
	.has_gmbus_irq = 1, \
184 185 186 187
	.ring_mask = RENDER_RING | BSD_RING, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

188
static const struct intel_device_info intel_ironlake_d_info = {
189
	GEN5_FEATURES,
190 191 192
};

static const struct intel_device_info intel_ironlake_m_info = {
193 194
	GEN5_FEATURES,
	.is_mobile = 1,
195 196
};

197 198
#define GEN6_FEATURES \
	.gen = 6, .num_pipes = 2, \
199
	.has_hotplug = 1, \
200 201 202
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
203
	.has_rc6 = 1, \
204
	.has_rc6p = 1, \
205
	.has_gmbus_irq = 1, \
206
	.has_hw_contexts = 1, \
207 208 209
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

210
static const struct intel_device_info intel_sandybridge_d_info = {
211
	GEN6_FEATURES,
212 213 214
};

static const struct intel_device_info intel_sandybridge_m_info = {
215 216
	GEN6_FEATURES,
	.is_mobile = 1,
217 218 219 220
};

#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
221
	.has_hotplug = 1, \
222 223 224
	.has_fbc = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.has_llc = 1, \
225
	.has_rc6 = 1, \
226
	.has_rc6p = 1, \
227
	.has_gmbus_irq = 1, \
228
	.has_hw_contexts = 1, \
229 230 231 232 233 234
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS

static const struct intel_device_info intel_ivybridge_d_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
235
	.has_l3_dpf = 1,
236 237 238 239 240 241
};

static const struct intel_device_info intel_ivybridge_m_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
242
	.has_l3_dpf = 1,
243 244 245 246 247 248
};

static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
249
	.has_l3_dpf = 1,
250 251 252 253
};

#define VLV_FEATURES  \
	.gen = 7, .num_pipes = 2, \
254
	.has_psr = 1, \
255
	.has_runtime_pm = 1, \
256
	.has_rc6 = 1, \
257
	.has_gmbus_irq = 1, \
258
	.has_hw_contexts = 1, \
259
	.has_gmch_display = 1, \
260
	.has_hotplug = 1, \
261 262 263 264 265
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.display_mmio_offset = VLV_DISPLAY_BASE, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

266
static const struct intel_device_info intel_valleyview_info = {
267 268 269 270 271 272 273 274
	VLV_FEATURES,
	.is_valleyview = 1,
};

#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
275
	.has_fpga_dbg = 1, \
276
	.has_psr = 1, \
277
	.has_resource_streamer = 1, \
278
	.has_dp_mst = 1, \
279
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
280
	.has_runtime_pm = 1
281

282
static const struct intel_device_info intel_haswell_info = {
283 284
	HSW_FEATURES,
	.is_haswell = 1,
285
	.has_l3_dpf = 1,
286 287 288 289
};

#define BDW_FEATURES \
	HSW_FEATURES, \
290
	BDW_COLORS, \
291 292
	.has_logical_ring_contexts = 1, \
	.has_64bit_reloc = 1
293

294
static const struct intel_device_info intel_broadwell_info = {
295 296 297 298 299
	BDW_FEATURES,
	.gen = 8,
	.is_broadwell = 1,
};

300
static const struct intel_device_info intel_broadwell_gt3_info = {
301 302 303 304 305 306 307 308
	BDW_FEATURES,
	.gen = 8,
	.is_broadwell = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

static const struct intel_device_info intel_cherryview_info = {
	.gen = 8, .num_pipes = 3,
309
	.has_hotplug = 1,
310 311
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.is_cherryview = 1,
312
	.has_64bit_reloc = 1,
313
	.has_psr = 1,
314
	.has_runtime_pm = 1,
315
	.has_resource_streamer = 1,
316
	.has_rc6 = 1,
317
	.has_gmbus_irq = 1,
318
	.has_hw_contexts = 1,
319
	.has_logical_ring_contexts = 1,
320
	.has_gmch_display = 1,
321 322 323 324 325 326 327 328 329 330
	.display_mmio_offset = VLV_DISPLAY_BASE,
	GEN_CHV_PIPEOFFSETS,
	CURSOR_OFFSETS,
	CHV_COLORS,
};

static const struct intel_device_info intel_skylake_info = {
	BDW_FEATURES,
	.is_skylake = 1,
	.gen = 9,
331
	.has_csr = 1,
332
	.has_guc = 1,
333
	.ddb_size = 896,
334 335 336 337 338 339
};

static const struct intel_device_info intel_skylake_gt3_info = {
	BDW_FEATURES,
	.is_skylake = 1,
	.gen = 9,
340
	.has_csr = 1,
341
	.has_guc = 1,
342
	.ddb_size = 896,
343 344 345
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
#define GEN9_LP_FEATURES \
	.gen = 9, \
	.has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1, \
	.has_fbc = 1, \
	.has_runtime_pm = 1, \
	.has_pooled_eu = 0, \
	.has_csr = 1, \
	.has_resource_streamer = 1, \
	.has_rc6 = 1, \
	.has_dp_mst = 1, \
	.has_gmbus_irq = 1, \
	.has_hw_contexts = 1, \
	.has_logical_ring_contexts = 1, \
	.has_guc = 1, \
	.has_decoupled_mmio = 1, \
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS, \
	BDW_COLORS

370 371
static const struct intel_device_info intel_broxton_info = {
	.is_broxton = 1,
372
	GEN9_LP_FEATURES,
373
	.ddb_size = 512,
374 375
};

376 377 378 379 380 381 382
static const struct intel_device_info intel_geminilake_info = {
	.is_alpha_support = 1,
	.is_geminilake = 1,
	GEN9_LP_FEATURES,
	.ddb_size = 1024,
};

383 384 385 386
static const struct intel_device_info intel_kabylake_info = {
	BDW_FEATURES,
	.is_kabylake = 1,
	.gen = 9,
387
	.has_csr = 1,
388
	.has_guc = 1,
389
	.ddb_size = 896,
390 391 392 393 394 395
};

static const struct intel_device_info intel_kabylake_gt3_info = {
	BDW_FEATURES,
	.is_kabylake = 1,
	.gen = 9,
396
	.has_csr = 1,
397
	.has_guc = 1,
398
	.ddb_size = 896,
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
	INTEL_I845G_IDS(&intel_845g_info),
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
430 431 432 433
	INTEL_HSW_IDS(&intel_haswell_info),
	INTEL_VLV_IDS(&intel_valleyview_info),
	INTEL_BDW_GT12_IDS(&intel_broadwell_info),
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
434 435 436 437 438 439
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
	INTEL_BXT_IDS(&intel_broxton_info),
440
	INTEL_GLK_IDS(&intel_geminilake_info),
441 442 443 444 445 446 447 448 449 450 451 452 453
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

454 455 456 457
	if (IS_ALPHA_SUPPORT(intel_info) && !i915.alpha_support) {
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

	return i915_driver_load(pdev, ent);
}

static void i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	i915_driver_unload(dev);
	drm_dev_unref(dev);
}

487
static struct pci_driver i915_pci_driver = {
488 489 490 491 492 493
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535

static int __init i915_init(void)
{
	bool use_kms = true;

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

	if (i915.modeset == 0)
		use_kms = false;

	if (vgacon_text_force() && i915.modeset == -1)
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");