processor.h 24.5 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_PROCESSOR_H
#define _ASM_X86_PROCESSOR_H
3

4 5
#include <asm/processor-flags.h>

6 7 8 9
/* Forward declaration, a strange C thing */
struct task_struct;
struct mm_struct;

10 11 12 13 14 15 16
#include <asm/vm86.h>
#include <asm/math_emu.h>
#include <asm/segment.h>
#include <asm/types.h>
#include <asm/sigcontext.h>
#include <asm/current.h>
#include <asm/cpufeature.h>
17
#include <asm/system.h>
18
#include <asm/page.h>
19
#include <asm/pgtable_types.h>
20
#include <asm/percpu.h>
21 22
#include <asm/msr.h>
#include <asm/desc_defs.h>
23
#include <asm/nops.h>
24

25
#include <linux/personality.h>
26 27
#include <linux/cpumask.h>
#include <linux/cache.h>
28
#include <linux/threads.h>
29
#include <linux/math64.h>
30
#include <linux/init.h>
31
#include <linux/err.h>
32

33
#define HBP_NUM 4
34 35 36 37 38 39 40
/*
 * Default implementation of macro that returns current
 * instruction pointer ("program counter").
 */
static inline void *current_text_addr(void)
{
	void *pc;
41 42 43

	asm volatile("mov $1f, %0; 1:":"=r" (pc));

44 45 46
	return pc;
}

47
#ifdef CONFIG_X86_VSMP
48 49
# define ARCH_MIN_TASKALIGN		(1 << INTERNODE_CACHE_SHIFT)
# define ARCH_MIN_MMSTRUCT_ALIGN	(1 << INTERNODE_CACHE_SHIFT)
50
#else
51 52
# define ARCH_MIN_TASKALIGN		16
# define ARCH_MIN_MMSTRUCT_ALIGN	0
53 54
#endif

55 56 57 58 59 60 61
/*
 *  CPU type and hardware bug flags. Kept separately for each CPU.
 *  Members of this structure are referenced in head.S, so think twice
 *  before touching them. [mj]
 */

struct cpuinfo_x86 {
62 63 64 65
	__u8			x86;		/* CPU family */
	__u8			x86_vendor;	/* CPU vendor */
	__u8			x86_model;
	__u8			x86_mask;
66
#ifdef CONFIG_X86_32
67 68 69 70 71 72 73 74 75 76
	char			wp_works_ok;	/* It doesn't on 386's */

	/* Problems on some 486Dx4's and old 386's: */
	char			hlt_works_ok;
	char			hard_math;
	char			rfu;
	char			fdiv_bug;
	char			f00f_bug;
	char			coma_bug;
	char			pad0;
77
#else
78
	/* Number of 4K pages in DTLB/ITLB combined(in pages): */
79
	int			x86_tlbsize;
80
#endif
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
	__u8			x86_virt_bits;
	__u8			x86_phys_bits;
	/* CPUID returned core id bits: */
	__u8			x86_coreid_bits;
	/* Max extended CPUID function supported: */
	__u32			extended_cpuid_level;
	/* Maximum supported CPUID level, -1=no CPUID: */
	int			cpuid_level;
	__u32			x86_capability[NCAPINTS];
	char			x86_vendor_id[16];
	char			x86_model_id[64];
	/* in KB - valid for CPUS which support this call: */
	int			x86_cache_size;
	int			x86_cache_alignment;	/* In bytes */
	int			x86_power;
	unsigned long		loops_per_jiffy;
	/* cpuid returned max cores value: */
	u16			 x86_max_cores;
	u16			apicid;
Y
Yinghai Lu 已提交
100
	u16			initial_apicid;
101
	u16			x86_clflush_size;
102
#ifdef CONFIG_SMP
103 104 105 106 107 108
	/* number of cores as seen by the OS: */
	u16			booted_cores;
	/* Physical processor id: */
	u16			phys_proc_id;
	/* Core id: */
	u16			cpu_core_id;
109 110
	/* Compute unit id */
	u8			compute_unit_id;
111 112
	/* Index into per_cpu list: */
	u16			cpu_index;
113
#endif
114
	u32			microcode;
115 116
} __attribute__((__aligned__(SMP_CACHE_BYTES)));

117 118 119 120 121 122 123 124 125 126
#define X86_VENDOR_INTEL	0
#define X86_VENDOR_CYRIX	1
#define X86_VENDOR_AMD		2
#define X86_VENDOR_UMC		3
#define X86_VENDOR_CENTAUR	5
#define X86_VENDOR_TRANSMETA	7
#define X86_VENDOR_NSC		8
#define X86_VENDOR_NUM		9

#define X86_VENDOR_UNKNOWN	0xff
127

128 129 130
/*
 * capabilities of CPUs
 */
131 132 133 134
extern struct cpuinfo_x86	boot_cpu_data;
extern struct cpuinfo_x86	new_cpu_data;

extern struct tss_struct	doublefault_tss;
135 136
extern __u32			cpu_caps_cleared[NCAPINTS];
extern __u32			cpu_caps_set[NCAPINTS];
137 138

#ifdef CONFIG_SMP
139
DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
140 141
#define cpu_data(cpu)		per_cpu(cpu_info, cpu)
#else
142
#define cpu_info		boot_cpu_data
143 144 145
#define cpu_data(cpu)		boot_cpu_data
#endif

146 147
extern const struct seq_operations cpuinfo_op;

G
Glauber Costa 已提交
148 149 150 151 152 153 154 155 156
static inline int hlt_works(int cpu)
{
#ifdef CONFIG_X86_32
	return cpu_data(cpu).hlt_works_ok;
#else
	return 1;
#endif
}

157 158 159
#define cache_line_size()	(boot_cpu_data.x86_cache_alignment)

extern void cpu_detect(struct cpuinfo_x86 *c);
160

161 162
extern struct pt_regs *idle_regs(struct pt_regs *);

163
extern void early_cpu_init(void);
164 165
extern void identify_boot_cpu(void);
extern void identify_secondary_cpu(struct cpuinfo_x86 *);
166 167 168 169 170
extern void print_cpu_info(struct cpuinfo_x86 *);
extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
extern unsigned short num_cache_leaves;

171
extern void detect_extended_topology(struct cpuinfo_x86 *c);
172 173
extern void detect_ht(struct cpuinfo_x86 *c);

174
static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
175
				unsigned int *ecx, unsigned int *edx)
176 177
{
	/* ecx is often an input as well as an output. */
178
	asm volatile("cpuid"
179 180 181 182
	    : "=a" (*eax),
	      "=b" (*ebx),
	      "=c" (*ecx),
	      "=d" (*edx)
183 184
	    : "0" (*eax), "2" (*ecx)
	    : "memory");
185 186
}

187 188 189 190
static inline void load_cr3(pgd_t *pgdir)
{
	write_cr3(__pa(pgdir));
}
191

192 193 194
#ifdef CONFIG_X86_32
/* This is the TSS defined by the hardware. */
struct x86_hw_tss {
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
	unsigned short		back_link, __blh;
	unsigned long		sp0;
	unsigned short		ss0, __ss0h;
	unsigned long		sp1;
	/* ss1 caches MSR_IA32_SYSENTER_CS: */
	unsigned short		ss1, __ss1h;
	unsigned long		sp2;
	unsigned short		ss2, __ss2h;
	unsigned long		__cr3;
	unsigned long		ip;
	unsigned long		flags;
	unsigned long		ax;
	unsigned long		cx;
	unsigned long		dx;
	unsigned long		bx;
	unsigned long		sp;
	unsigned long		bp;
	unsigned long		si;
	unsigned long		di;
	unsigned short		es, __esh;
	unsigned short		cs, __csh;
	unsigned short		ss, __ssh;
	unsigned short		ds, __dsh;
	unsigned short		fs, __fsh;
	unsigned short		gs, __gsh;
	unsigned short		ldt, __ldth;
	unsigned short		trace;
	unsigned short		io_bitmap_base;

224 225 226
} __attribute__((packed));
#else
struct x86_hw_tss {
227 228 229 230 231 232 233 234 235 236 237
	u32			reserved1;
	u64			sp0;
	u64			sp1;
	u64			sp2;
	u64			reserved2;
	u64			ist[7];
	u32			reserved3;
	u32			reserved4;
	u16			reserved5;
	u16			io_bitmap_base;

238 239 240 241
} __attribute__((packed)) ____cacheline_aligned;
#endif

/*
242
 * IO-bitmap sizes:
243
 */
244 245 246 247 248
#define IO_BITMAP_BITS			65536
#define IO_BITMAP_BYTES			(IO_BITMAP_BITS/8)
#define IO_BITMAP_LONGS			(IO_BITMAP_BYTES/sizeof(long))
#define IO_BITMAP_OFFSET		offsetof(struct tss_struct, io_bitmap)
#define INVALID_IO_BITMAP_OFFSET	0x8000
249 250

struct tss_struct {
251 252 253 254
	/*
	 * The hardware state:
	 */
	struct x86_hw_tss	x86_tss;
255 256 257 258 259 260 261

	/*
	 * The extra 1 is there because the CPU will access an
	 * additional byte beyond the end of the IO permission
	 * bitmap. The extra byte must be all 1 bits, and must
	 * be within the limit.
	 */
262 263
	unsigned long		io_bitmap[IO_BITMAP_LONGS + 1];

264
	/*
265
	 * .. and then another 0x100 bytes for the emergency kernel stack:
266
	 */
267 268
	unsigned long		stack[64];

269
} ____cacheline_aligned;
270

271
DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
272

273 274 275
/*
 * Save the original ist values for checking stack pointers during debugging
 */
276
struct orig_ist {
277
	unsigned long		ist[7];
278 279
};

R
Roland McGrath 已提交
280
#define	MXCSR_DEFAULT		0x1f80
281

R
Roland McGrath 已提交
282
struct i387_fsave_struct {
I
Ingo Molnar 已提交
283 284 285 286 287 288 289 290 291
	u32			cwd;	/* FPU Control Word		*/
	u32			swd;	/* FPU Status Word		*/
	u32			twd;	/* FPU Tag Word			*/
	u32			fip;	/* FPU IP Offset		*/
	u32			fcs;	/* FPU IP Selector		*/
	u32			foo;	/* FPU Operand Pointer Offset	*/
	u32			fos;	/* FPU Operand Pointer Selector	*/

	/* 8*10 bytes for each FP-reg = 80 bytes:			*/
292
	u32			st_space[20];
I
Ingo Molnar 已提交
293 294

	/* Software status information [not touched by FSAVE ]:		*/
295
	u32			status;
296 297 298
};

struct i387_fxsave_struct {
I
Ingo Molnar 已提交
299 300 301 302
	u16			cwd; /* Control Word			*/
	u16			swd; /* Status Word			*/
	u16			twd; /* Tag Word			*/
	u16			fop; /* Last Instruction Opcode		*/
R
Roland McGrath 已提交
303 304
	union {
		struct {
I
Ingo Molnar 已提交
305 306
			u64	rip; /* Instruction Pointer		*/
			u64	rdp; /* Data Pointer			*/
R
Roland McGrath 已提交
307 308
		};
		struct {
I
Ingo Molnar 已提交
309 310 311 312
			u32	fip; /* FPU IP Offset			*/
			u32	fcs; /* FPU IP Selector			*/
			u32	foo; /* FPU Operand Offset		*/
			u32	fos; /* FPU Operand Selector		*/
R
Roland McGrath 已提交
313 314
		};
	};
I
Ingo Molnar 已提交
315 316 317 318
	u32			mxcsr;		/* MXCSR Register State */
	u32			mxcsr_mask;	/* MXCSR Mask		*/

	/* 8*16 bytes for each FP-reg = 128 bytes:			*/
319
	u32			st_space[32];
I
Ingo Molnar 已提交
320 321

	/* 16*16 bytes for each XMM-reg = 256 bytes:			*/
322
	u32			xmm_space[64];
I
Ingo Molnar 已提交
323

324 325 326 327 328 329
	u32			padding[12];

	union {
		u32		padding1[12];
		u32		sw_reserved[12];
	};
330

331 332
} __attribute__((aligned(16)));

R
Roland McGrath 已提交
333
struct i387_soft_struct {
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
	u32			cwd;
	u32			swd;
	u32			twd;
	u32			fip;
	u32			fcs;
	u32			foo;
	u32			fos;
	/* 8*10 bytes for each FP-reg = 80 bytes: */
	u32			st_space[20];
	u8			ftop;
	u8			changed;
	u8			lookahead;
	u8			no_update;
	u8			rm;
	u8			alimit;
T
Tejun Heo 已提交
349
	struct math_emu_info	*info;
350
	u32			entry_eip;
R
Roland McGrath 已提交
351 352
};

353 354 355 356 357
struct ymmh_struct {
	/* 16 * 16 bytes for each YMMH-reg = 256 bytes */
	u32 ymmh_space[64];
};

358 359 360 361 362 363 364 365 366
struct xsave_hdr_struct {
	u64 xstate_bv;
	u64 reserved1[2];
	u64 reserved2[5];
} __attribute__((packed));

struct xsave_struct {
	struct i387_fxsave_struct i387;
	struct xsave_hdr_struct xsave_hdr;
367
	struct ymmh_struct ymmh;
368 369 370
	/* new processor state extensions will go here */
} __attribute__ ((packed, aligned (64)));

371
union thread_xstate {
R
Roland McGrath 已提交
372
	struct i387_fsave_struct	fsave;
373
	struct i387_fxsave_struct	fxsave;
374
	struct i387_soft_struct		soft;
375
	struct xsave_struct		xsave;
376 377
};

378 379 380 381
struct fpu {
	union thread_xstate *state;
};

382
#ifdef CONFIG_X86_64
383
DECLARE_PER_CPU(struct orig_ist, orig_ist);
384

385 386 387 388 389 390 391 392 393 394 395 396 397
union irq_stack_union {
	char irq_stack[IRQ_STACK_SIZE];
	/*
	 * GCC hardcodes the stack canary as %gs:40.  Since the
	 * irq_stack is the object at %gs:0, we reserve the bottom
	 * 48 bytes of the irq stack for the canary.
	 */
	struct {
		char gs_base[40];
		unsigned long stack_canary;
	};
};

398
DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
399 400
DECLARE_INIT_PER_CPU(irq_stack_union);

401
DECLARE_PER_CPU(char *, irq_stack_ptr);
402 403 404
DECLARE_PER_CPU(unsigned int, irq_count);
extern unsigned long kernel_eflags;
extern asmlinkage void ignore_sysret(void);
405 406 407
int is_debug_stack(unsigned long addr);
void debug_stack_set_zero(void);
void debug_stack_reset(void);
408 409
#else	/* X86_64 */
#ifdef CONFIG_CC_STACKPROTECTOR
410 411 412 413 414 415 416 417 418 419
/*
 * Make sure stack canary segment base is cached-aligned:
 *   "For Intel Atom processors, avoid non zero segment base address
 *    that is not aligned to cache line boundary at all cost."
 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
 */
struct stack_canary {
	char __pad[20];		/* canary at %gs:20 */
	unsigned long canary;
};
420
DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
421
#endif
422 423 424
static inline int is_debug_stack(unsigned long addr) { return 0; }
static inline void debug_stack_set_zero(void) { }
static inline void debug_stack_reset(void) { }
425
#endif	/* X86_64 */
426

427
extern unsigned int xstate_size;
428 429
extern void free_thread_xstate(struct task_struct *);
extern struct kmem_cache *task_xstate_cachep;
430

431 432
struct perf_event;

433
struct thread_struct {
434 435 436 437
	/* Cached TLS descriptors: */
	struct desc_struct	tls_array[GDT_ENTRY_TLS_ENTRIES];
	unsigned long		sp0;
	unsigned long		sp;
438
#ifdef CONFIG_X86_32
439
	unsigned long		sysenter_cs;
440
#else
441 442 443 444 445
	unsigned long		usersp;	/* Copy from PDA */
	unsigned short		es;
	unsigned short		ds;
	unsigned short		fsindex;
	unsigned short		gsindex;
446
#endif
447
#ifdef CONFIG_X86_32
448
	unsigned long		ip;
449
#endif
450
#ifdef CONFIG_X86_64
451
	unsigned long		fs;
452
#endif
453
	unsigned long		gs;
454 455 456 457
	/* Save middle states of ptrace breakpoints */
	struct perf_event	*ptrace_bps[HBP_NUM];
	/* Debug status used for traps, single steps, etc... */
	unsigned long           debugreg6;
458 459
	/* Keep track of the exact dr7 value set by the user */
	unsigned long           ptrace_dr7;
460 461 462 463
	/* Fault info: */
	unsigned long		cr2;
	unsigned long		trap_no;
	unsigned long		error_code;
464
	/* floating point and extended processor state */
465
	struct fpu		fpu;
466
#ifdef CONFIG_X86_32
467
	/* Virtual 86 mode info */
468 469
	struct vm86_struct __user *vm86_info;
	unsigned long		screen_bitmap;
470 471 472 473 474
	unsigned long		v86flags;
	unsigned long		v86mask;
	unsigned long		saved_sp0;
	unsigned int		saved_fs;
	unsigned int		saved_gs;
475
#endif
476 477 478 479 480
	/* IO permissions: */
	unsigned long		*io_bitmap_ptr;
	unsigned long		iopl;
	/* Max allowed port in the bitmap, in bytes: */
	unsigned		io_bitmap_max;
481 482
};

483 484
static inline unsigned long native_get_debugreg(int regno)
{
485
	unsigned long val = 0;	/* Damn you, gcc! */
486 487 488

	switch (regno) {
	case 0:
489 490
		asm("mov %%db0, %0" :"=r" (val));
		break;
491
	case 1:
492 493
		asm("mov %%db1, %0" :"=r" (val));
		break;
494
	case 2:
495 496
		asm("mov %%db2, %0" :"=r" (val));
		break;
497
	case 3:
498 499
		asm("mov %%db3, %0" :"=r" (val));
		break;
500
	case 6:
501 502
		asm("mov %%db6, %0" :"=r" (val));
		break;
503
	case 7:
504 505
		asm("mov %%db7, %0" :"=r" (val));
		break;
506 507 508 509 510 511 512 513 514 515
	default:
		BUG();
	}
	return val;
}

static inline void native_set_debugreg(int regno, unsigned long value)
{
	switch (regno) {
	case 0:
516
		asm("mov %0, %%db0"	::"r" (value));
517 518
		break;
	case 1:
519
		asm("mov %0, %%db1"	::"r" (value));
520 521
		break;
	case 2:
522
		asm("mov %0, %%db2"	::"r" (value));
523 524
		break;
	case 3:
525
		asm("mov %0, %%db3"	::"r" (value));
526 527
		break;
	case 6:
528
		asm("mov %0, %%db6"	::"r" (value));
529 530
		break;
	case 7:
531
		asm("mov %0, %%db7"	::"r" (value));
532 533 534 535 536 537
		break;
	default:
		BUG();
	}
}

538 539 540 541 542 543 544
/*
 * Set IOPL bits in EFLAGS from given mask
 */
static inline void native_set_iopl_mask(unsigned mask)
{
#ifdef CONFIG_X86_32
	unsigned int reg;
545

546 547 548 549 550 551 552 553
	asm volatile ("pushfl;"
		      "popl %0;"
		      "andl %1, %0;"
		      "orl %2, %0;"
		      "pushl %0;"
		      "popfl"
		      : "=&r" (reg)
		      : "i" (~X86_EFLAGS_IOPL), "r" (mask));
554 555 556
#endif
}

557 558
static inline void
native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
559 560 561
{
	tss->x86_tss.sp0 = thread->sp0;
#ifdef CONFIG_X86_32
562
	/* Only happens when SEP is enabled, no need to test "SEP"arately: */
563 564 565 566 567 568
	if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
		tss->x86_tss.ss1 = thread->sysenter_cs;
		wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
	}
#endif
}
569

570 571 572 573 574 575 576
static inline void native_swapgs(void)
{
#ifdef CONFIG_X86_64
	asm volatile("swapgs" ::: "memory");
#endif
}

577 578 579
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
580 581
#define __cpuid			native_cpuid
#define paravirt_enabled()	0
582 583 584 585 586 587 588 589 590

/*
 * These special macros can be used to get or set a debugging register
 */
#define get_debugreg(var, register)				\
	(var) = native_get_debugreg(register)
#define set_debugreg(value, register)				\
	native_set_debugreg(register, value)

591 592
static inline void load_sp0(struct tss_struct *tss,
			    struct thread_struct *thread)
593 594 595 596
{
	native_load_sp0(tss, thread);
}

597
#define set_iopl_mask native_set_iopl_mask
598 599 600 601 602 603 604 605
#endif /* CONFIG_PARAVIRT */

/*
 * Save the cr4 feature set we're using (ie
 * Pentium 4MB enable and PPro Global page
 * enable), so that any CPU's that boot up
 * after us can get the correct flags.
 */
606
extern unsigned long		mmu_cr4_features;
607 608 609

static inline void set_in_cr4(unsigned long mask)
{
B
Brian Gerst 已提交
610
	unsigned long cr4;
611

612 613 614 615 616 617 618 619
	mmu_cr4_features |= mask;
	cr4 = read_cr4();
	cr4 |= mask;
	write_cr4(cr4);
}

static inline void clear_in_cr4(unsigned long mask)
{
B
Brian Gerst 已提交
620
	unsigned long cr4;
621

622 623 624 625 626 627
	mmu_cr4_features &= ~mask;
	cr4 = read_cr4();
	cr4 &= ~mask;
	write_cr4(cr4);
}

628
typedef struct {
629
	unsigned long		seg;
630 631 632
} mm_segment_t;


633 634 635 636 637 638 639 640
/*
 * create a kernel thread without removing it from tasklists
 */
extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);

/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

641
/* Prepare to copy thread state - unlazy all lazy state */
642
extern void prepare_to_copy(struct task_struct *tsk);
643

644
unsigned long get_wchan(struct task_struct *p);
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677

/*
 * Generic CPUID function
 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
 * resulting in stale register contents being returned.
 */
static inline void cpuid(unsigned int op,
			 unsigned int *eax, unsigned int *ebx,
			 unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = 0;
	__cpuid(eax, ebx, ecx, edx);
}

/* Some CPUID calls want 'count' to be placed in ecx */
static inline void cpuid_count(unsigned int op, int count,
			       unsigned int *eax, unsigned int *ebx,
			       unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = count;
	__cpuid(eax, ebx, ecx, edx);
}

/*
 * CPUID functions returning a single datum
 */
static inline unsigned int cpuid_eax(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
678

679 680
	return eax;
}
681

682 683 684 685 686
static inline unsigned int cpuid_ebx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
687

688 689
	return ebx;
}
690

691 692 693 694 695
static inline unsigned int cpuid_ecx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
696

697 698
	return ecx;
}
699

700 701 702 703 704
static inline unsigned int cpuid_edx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
705

706 707 708
	return edx;
}

709 710 711
/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
static inline void rep_nop(void)
{
712
	asm volatile("rep; nop" ::: "memory");
713 714
}

715 716 717 718 719
static inline void cpu_relax(void)
{
	rep_nop();
}

720
/* Stop speculative execution and prefetching of modified code. */
721 722 723
static inline void sync_core(void)
{
	int tmp;
724

725 726 727 728 729 730 731 732 733 734 735 736
#if defined(CONFIG_M386) || defined(CONFIG_M486)
	if (boot_cpu_data.x86 < 5)
		/* There is no speculative execution.
		 * jmp is a barrier to prefetching. */
		asm volatile("jmp 1f\n1:\n" ::: "memory");
	else
#endif
		/* cpuid is a barrier to speculative execution.
		 * Prefetched instructions are automatically
		 * invalidated when modified. */
		asm volatile("cpuid" : "=a" (tmp) : "0" (1)
			     : "ebx", "ecx", "edx", "memory");
737 738
}

739 740
static inline void __monitor(const void *eax, unsigned long ecx,
			     unsigned long edx)
741
{
742
	/* "monitor %eax, %ecx, %edx;" */
743 744
	asm volatile(".byte 0x0f, 0x01, 0xc8;"
		     :: "a" (eax), "c" (ecx), "d"(edx));
745 746 747 748
}

static inline void __mwait(unsigned long eax, unsigned long ecx)
{
749
	/* "mwait %eax, %ecx;" */
750 751
	asm volatile(".byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
752 753 754 755
}

static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
{
756
	trace_hardirqs_on();
757
	/* "mwait %eax, %ecx;" */
758 759
	asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
760 761 762
}

extern void select_idle_routine(const struct cpuinfo_x86 *c);
763
extern void init_amd_e400_c1e_mask(void);
764

765
extern unsigned long		boot_option_idle_override;
766
extern bool			amd_e400_c1e_detected;
767

768 769 770
enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
			 IDLE_POLL, IDLE_FORCE_MWAIT};

771 772 773
extern void enable_sep_cpu(void);
extern int sysenter_setup(void);

774 775
extern void early_trap_init(void);

776
/* Defined in head.S */
777
extern struct desc_ptr		early_gdt_descr;
778 779

extern void cpu_set_gdt(int);
780
extern void switch_to_new_gdt(int);
781
extern void load_percpu_segment(int);
782 783
extern void cpu_init(void);

784 785
static inline unsigned long get_debugctlmsr(void)
{
P
Peter Zijlstra 已提交
786
	unsigned long debugctlmsr = 0;
787 788 789 790 791 792 793

#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return 0;
#endif
	rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);

P
Peter Zijlstra 已提交
794
	return debugctlmsr;
795 796
}

797 798 799 800 801 802 803 804 805
static inline void update_debugctlmsr(unsigned long debugctlmsr)
{
#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return;
#endif
	wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
}

806 807 808 809 810 811 812
/*
 * from system description table in BIOS. Mostly for MCA use, but
 * others may find it useful:
 */
extern unsigned int		machine_id;
extern unsigned int		machine_submodel_id;
extern unsigned int		BIOS_revision;
813

814 815
/* Boot loader type from the setup header: */
extern int			bootloader_type;
816
extern int			bootloader_version;
817

818
extern char			ignore_fpu_irq;
819 820 821 822 823

#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
#define ARCH_HAS_PREFETCHW
#define ARCH_HAS_SPINLOCK_PREFETCH

824
#ifdef CONFIG_X86_32
825 826
# define BASE_PREFETCH		ASM_NOP4
# define ARCH_HAS_PREFETCH
827
#else
828
# define BASE_PREFETCH		"prefetcht0 (%1)"
829 830
#endif

831 832 833 834 835 836
/*
 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
 *
 * It's not worth to care about 3dnow prefetches for the K6
 * because they are microcoded there and very slow.
 */
837 838 839 840 841 842 843 844
static inline void prefetch(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchnta (%1)",
			  X86_FEATURE_XMM,
			  "r" (x));
}

845 846 847 848 849
/*
 * 3dnow prefetch to get an exclusive cache line.
 * Useful for spinlocks to avoid one state transition in the
 * cache coherency protocol:
 */
850 851 852 853 854 855 856 857
static inline void prefetchw(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchw (%1)",
			  X86_FEATURE_3DNOW,
			  "r" (x));
}

858 859 860 861 862
static inline void spin_lock_prefetch(const void *x)
{
	prefetchw(x);
}

863 864 865 866
#ifdef CONFIG_X86_32
/*
 * User space process size: 3GB (default).
 */
867
#define TASK_SIZE		PAGE_OFFSET
868
#define TASK_SIZE_MAX		TASK_SIZE
869 870 871 872 873 874 875 876
#define STACK_TOP		TASK_SIZE
#define STACK_TOP_MAX		STACK_TOP

#define INIT_THREAD  {							  \
	.sp0			= sizeof(init_stack) + (long)&init_stack, \
	.vm86_info		= NULL,					  \
	.sysenter_cs		= __KERNEL_CS,				  \
	.io_bitmap_ptr		= NULL,					  \
877 878 879 880 881 882 883 884
}

/*
 * Note that the .io_bitmap member must be extra-big. This is because
 * the CPU will access an additional byte beyond the end of the IO
 * permission bitmap. The extra byte must be all 1 bits, and must
 * be within the limit.
 */
885 886
#define INIT_TSS  {							  \
	.x86_tss = {							  \
887
		.sp0		= sizeof(init_stack) + (long)&init_stack, \
888 889 890 891 892
		.ss0		= __KERNEL_DS,				  \
		.ss1		= __KERNEL_CS,				  \
		.io_bitmap_base	= INVALID_IO_BITMAP_OFFSET,		  \
	 },								  \
	.io_bitmap		= { [0 ... IO_BITMAP_LONGS] = ~0 },	  \
893 894 895 896 897 898 899 900 901 902 903 904 905 906
}

extern unsigned long thread_saved_pc(struct task_struct *tsk);

#define THREAD_SIZE_LONGS      (THREAD_SIZE/sizeof(unsigned long))
#define KSTK_TOP(info)                                                 \
({                                                                     \
       unsigned long *__ptr = (unsigned long *)(info);                 \
       (unsigned long)(&__ptr[THREAD_SIZE_LONGS]);                     \
})

/*
 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
 * This is necessary to guarantee that the entire "struct pt_regs"
907
 * is accessible even if the CPU haven't stored the SS/ESP registers
908 909 910 911 912 913 914 915 916 917 918 919 920
 * on the stack (interrupt gate does not save these registers
 * when switching to the same priv ring).
 * Therefore beware: accessing the ss/esp fields of the
 * "struct pt_regs" is possible, but they may contain the
 * completely wrong values.
 */
#define task_pt_regs(task)                                             \
({                                                                     \
       struct pt_regs *__regs__;                                       \
       __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
       __regs__ - 1;                                                   \
})

921
#define KSTK_ESP(task)		(task_pt_regs(task)->sp)
922 923 924 925 926

#else
/*
 * User space process size. 47bits minus one guard page.
 */
927
#define TASK_SIZE_MAX	((1UL << 47) - PAGE_SIZE)
928 929 930 931

/* This decides where the kernel will search for a free chunk of vm
 * space during mmap's.
 */
932 933
#define IA32_PAGE_OFFSET	((current->personality & ADDR_LIMIT_3GB) ? \
					0xc0000000 : 0xFFFFe000)
934

935
#define TASK_SIZE		(test_thread_flag(TIF_IA32) ? \
936
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
937
#define TASK_SIZE_OF(child)	((test_tsk_thread_flag(child, TIF_IA32)) ? \
938
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
939

940
#define STACK_TOP		TASK_SIZE
941
#define STACK_TOP_MAX		TASK_SIZE_MAX
942

943 944 945 946 947 948 949 950 951 952 953 954
#define INIT_THREAD  { \
	.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

#define INIT_TSS  { \
	.x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

/*
 * Return saved PC of a blocked thread.
 * What is this good for? it will be always the scheduler or ret_from_fork.
 */
955
#define thread_saved_pc(t)	(*(unsigned long *)((t)->thread.sp - 8))
956

957
#define task_pt_regs(tsk)	((struct pt_regs *)(tsk)->thread.sp0 - 1)
958
extern unsigned long KSTK_ESP(struct task_struct *task);
959 960
#endif /* CONFIG_X86_64 */

I
Ingo Molnar 已提交
961 962 963
extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
					       unsigned long new_sp);

964 965
/*
 * This decides where the kernel will search for a free chunk of vm
966 967 968 969
 * space during mmap's.
 */
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(TASK_SIZE / 3))

970
#define KSTK_EIP(task)		(task_pt_regs(task)->ip)
971

972 973 974 975 976 977 978
/* Get/set a process' ability to use the timestamp counter instruction */
#define GET_TSC_CTL(adr)	get_tsc_mode((adr))
#define SET_TSC_CTL(val)	set_tsc_mode((val))

extern int get_tsc_mode(unsigned long adr);
extern int set_tsc_mode(unsigned int val);

979 980
extern int amd_get_nb_id(int cpu);

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
struct aperfmperf {
	u64 aperf, mperf;
};

static inline void get_aperfmperf(struct aperfmperf *am)
{
	WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));

	rdmsrl(MSR_IA32_APERF, am->aperf);
	rdmsrl(MSR_IA32_MPERF, am->mperf);
}

#define APERFMPERF_SHIFT 10

static inline
unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
				    struct aperfmperf *new)
{
	u64 aperf = new->aperf - old->aperf;
	u64 mperf = new->mperf - old->mperf;
	unsigned long ratio = aperf;

	mperf >>= APERFMPERF_SHIFT;
	if (mperf)
		ratio = div64_u64(aperf, mperf);

	return ratio;
}

1010 1011 1012 1013
/*
 * AMD errata checking
 */
#ifdef CONFIG_CPU_SUP_AMD
1014
extern const int amd_erratum_383[];
1015
extern const int amd_erratum_400[];
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
extern bool cpu_has_amd_erratum(const int *);

#define AMD_LEGACY_ERRATUM(...)		{ -1, __VA_ARGS__, 0 }
#define AMD_OSVW_ERRATUM(osvw_id, ...)	{ osvw_id, __VA_ARGS__, 0 }
#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
	((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
#define AMD_MODEL_RANGE_FAMILY(range)	(((range) >> 24) & 0xff)
#define AMD_MODEL_RANGE_START(range)	(((range) >> 12) & 0xfff)
#define AMD_MODEL_RANGE_END(range)	((range) & 0xfff)

#else
#define cpu_has_amd_erratum(x)	(false)
#endif /* CONFIG_CPU_SUP_AMD */

H
H. Peter Anvin 已提交
1030
#endif /* _ASM_X86_PROCESSOR_H */