i915_irq.c 80.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39
/* For display hotplug interrupt */
40
static void
41
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
42
{
43 44 45
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
46
		POSTING_READ(DEIMR);
47 48 49 50
	}
}

static inline void
51
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
52
{
53 54 55
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
56
		POSTING_READ(DEIMR);
57 58 59
	}
}

60 61 62
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
63 64
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
65

66 67 68 69 70 71 72
	if ((pipestat & mask) == mask)
		return;

	/* Enable the interrupt, clear any pending status */
	pipestat |= mask | (mask >> 16);
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
73 74 75 76 77
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
78 79
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
80

81 82 83 84 85 86
	if ((pipestat & mask) == 0)
		return;

	pipestat &= ~mask;
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
87 88
}

89 90 91
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
92
void intel_enable_asle(struct drm_device *dev)
93
{
94 95 96
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

J
Jesse Barnes 已提交
97 98 99 100
	/* FIXME: opregion/asle for VLV */
	if (IS_VALLEYVIEW(dev))
		return;

101
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
102

103
	if (HAS_PCH_SPLIT(dev))
104
		ironlake_enable_display_irq(dev_priv, DE_GSE);
105
	else {
106
		i915_enable_pipestat(dev_priv, 1,
107
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
108
		if (INTEL_INFO(dev)->gen >= 4)
109
			i915_enable_pipestat(dev_priv, 0,
110
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
111
	}
112 113

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
114 115
}

116 117 118 119 120 121 122 123 124 125 126 127 128
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
129 130 131 132
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);

	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
133 134
}

135 136 137
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
138
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
139 140 141 142
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
143
	u32 high1, high2, low;
144 145

	if (!i915_pipe_enabled(dev, pipe)) {
146
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
147
				"pipe %c\n", pipe_name(pipe));
148 149 150
		return 0;
	}

151 152
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
153

154 155 156 157 158 159
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
160 161 162
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
163 164
	} while (high1 != high2);

165 166 167
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
168 169
}

170
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
171 172
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
173
	int reg = PIPE_FRMCOUNT_GM45(pipe);
174 175

	if (!i915_pipe_enabled(dev, pipe)) {
176
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
177
				 "pipe %c\n", pipe_name(pipe));
178 179 180 181 182 183
		return 0;
	}

	return I915_READ(reg);
}

184
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
185 186 187 188 189 190 191
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
192 193
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
194 195 196

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
197
				 "pipe %c\n", pipe_name(pipe));
198 199 200 201
		return 0;
	}

	/* Get vtotal. */
202
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

222
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
223 224 225 226 227
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
228
	vbl = I915_READ(VBLANK(cpu_transcoder));
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

252
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
253 254 255 256
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
257 258
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
259

260 261
	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
262 263 264 265
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
266 267 268 269 270 271 272 273 274 275
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
276 277

	/* Helper routine in DRM core does all the work: */
278 279 280
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
281 282
}

283 284 285 286 287 288 289 290
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
291
	struct drm_mode_config *mode_config = &dev->mode_config;
292 293
	struct intel_encoder *encoder;

294 295 296 297
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

298
	mutex_lock(&mode_config->mutex);
299 300
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

301 302 303 304
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

305 306
	mutex_unlock(&mode_config->mutex);

307
	/* Just fire off a uevent and let userspace tell us what to do */
308
	drm_helper_hpd_irq_event(dev);
309 310
}

311
static void ironlake_handle_rps_change(struct drm_device *dev)
312 313
{
	drm_i915_private_t *dev_priv = dev->dev_private;
314
	u32 busy_up, busy_down, max_avg, min_avg;
315 316 317 318
	u8 new_delay;
	unsigned long flags;

	spin_lock_irqsave(&mchdev_lock, flags);
319

320 321
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

322
	new_delay = dev_priv->ips.cur_delay;
323

324
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
325 326
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
327 328 329 330
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
331
	if (busy_up > max_avg) {
332 333 334 335
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
336
	} else if (busy_down < min_avg) {
337 338 339 340
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
341 342
	}

343
	if (ironlake_set_drps(dev, new_delay))
344
		dev_priv->ips.cur_delay = new_delay;
345

346 347
	spin_unlock_irqrestore(&mchdev_lock, flags);

348 349 350
	return;
}

351 352 353 354
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
355

356 357 358
	if (ring->obj == NULL)
		return;

359
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
360

361
	wake_up_all(&ring->irq_queue);
362
	if (i915_enable_hangcheck) {
363 364
		dev_priv->gpu_error.hangcheck_count = 0;
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
365
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
366
	}
367 368
}

369
static void gen6_pm_rps_work(struct work_struct *work)
370
{
371
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
372
						    rps.work);
373
	u32 pm_iir, pm_imr;
374
	u8 new_delay;
375

376 377 378
	spin_lock_irq(&dev_priv->rps.lock);
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
379
	pm_imr = I915_READ(GEN6_PMIMR);
380
	I915_WRITE(GEN6_PMIMR, 0);
381
	spin_unlock_irq(&dev_priv->rps.lock);
382

383
	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
384 385
		return;

386
	mutex_lock(&dev_priv->rps.hw_lock);
387 388

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
389
		new_delay = dev_priv->rps.cur_delay + 1;
390
	else
391
		new_delay = dev_priv->rps.cur_delay - 1;
392

393 394 395 396 397 398 399
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
	if (!(new_delay > dev_priv->rps.max_delay ||
	      new_delay < dev_priv->rps.min_delay)) {
		gen6_set_rps(dev_priv->dev, new_delay);
	}
400

401
	mutex_unlock(&dev_priv->rps.hw_lock);
402 403
}

404 405 406 407 408 409 410 411 412 413 414 415 416

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
417
						    l3_parity.error_work);
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

468
static void ivybridge_handle_parity_error(struct drm_device *dev)
469 470 471 472
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long flags;

473
	if (!HAS_L3_GPU_CACHE(dev))
474 475 476 477 478 479 480
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

481
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
482 483
}

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);

	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_ERROR_INTERRUPT)) {
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
503 504 505

	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
		ivybridge_handle_parity_error(dev);
506 507
}

508 509 510 511 512 513 514 515 516
static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
				u32 pm_iir)
{
	unsigned long flags;

	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
517
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
518 519
	 * type is not a problem, it displays a problem in the logic.
	 *
520
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
521 522
	 */

523 524 525
	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
526
	POSTING_READ(GEN6_PMIMR);
527
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
528

529
	queue_work(dev_priv->wq, &dev_priv->rps.work);
530 531
}

532 533
static void gmbus_irq_handler(struct drm_device *dev)
{
534 535 536
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
537 538
}

539 540
static void dp_aux_irq_handler(struct drm_device *dev)
{
541 542 543
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
544 545
}

546
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

568
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

587 588 589 590 591 592 593 594 595 596
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
597 598 599 600 601 602 603 604 605 606 607 608 609 610
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

611 612
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
613

614 615
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
J
Jesse Barnes 已提交
616 617 618 619 620 621 622 623 624 625

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

626
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
627 628
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
629
	int pipe;
630

631 632 633
	if (pch_iir & SDE_HOTPLUG_MASK)
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);

634 635 636 637 638
	if (pch_iir & SDE_AUDIO_POWER_MASK)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
				 SDE_AUDIO_POWER_SHIFT);

639 640 641
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

642
	if (pch_iir & SDE_GMBUS)
643
		gmbus_irq_handler(dev);
644 645 646 647 648 649 650 651 652 653

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

654 655 656 657 658
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
659 660 661 662 663 664 665 666 667 668 669 670 671

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
}

672 673 674 675 676
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

677 678 679
	if (pch_iir & SDE_HOTPLUG_MASK_CPT)
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);

680 681 682 683 684 685
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
				 SDE_AUDIO_POWER_SHIFT_CPT);

	if (pch_iir & SDE_AUX_MASK_CPT)
686
		dp_aux_irq_handler(dev);
687 688

	if (pch_iir & SDE_GMBUS_CPT)
689
		gmbus_irq_handler(dev);
690 691 692 693 694 695 696 697 698 699 700 701 702 703

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
}

704
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
705 706 707
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
708 709 710
	u32 de_iir, gt_iir, de_ier, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	int i;
711 712 713 714 715 716 717 718

	atomic_inc(&dev_priv->irq_received);

	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

	gt_iir = I915_READ(GTIIR);
719 720 721 722
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
723 724
	}

725 726
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
727 728 729
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

730 731 732 733
		if (de_iir & DE_GSE_IVB)
			intel_opregion_gse_intr(dev);

		for (i = 0; i < 3; i++) {
734 735
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
736 737 738 739 740
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
741

742 743 744
		/* check event from PCH */
		if (de_iir & DE_PCH_EVENT_IVB) {
			u32 pch_iir = I915_READ(SDEIIR);
745

746
			cpt_irq_handler(dev, pch_iir);
747

748 749 750
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
751

752 753
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
754 755
	}

756 757 758 759 760 761 762
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
763 764 765 766 767 768 769

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);

	return ret;
}

770 771 772 773 774 775 776 777 778 779
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

780
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
781
{
782
	struct drm_device *dev = (struct drm_device *) arg;
783 784
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
785
	u32 de_iir, gt_iir, de_ier, pm_iir;
786

787 788
	atomic_inc(&dev_priv->irq_received);

789 790 791
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
792
	POSTING_READ(DEIER);
793

794 795
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
796
	pm_iir = I915_READ(GEN6_PMIIR);
797

798
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
799
		goto done;
800

801
	ret = IRQ_HANDLED;
802

803 804 805 806
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
807

808 809 810
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

811
	if (de_iir & DE_GSE)
812
		intel_opregion_gse_intr(dev);
813

814 815 816 817 818 819
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

820
	if (de_iir & DE_PLANEA_FLIP_DONE) {
821
		intel_prepare_page_flip(dev, 0);
822
		intel_finish_page_flip_plane(dev, 0);
823
	}
824

825
	if (de_iir & DE_PLANEB_FLIP_DONE) {
826
		intel_prepare_page_flip(dev, 1);
827
		intel_finish_page_flip_plane(dev, 1);
828
	}
829

830
	/* check event from PCH */
831
	if (de_iir & DE_PCH_EVENT) {
832 833
		u32 pch_iir = I915_READ(SDEIIR);

834 835 836 837
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
838 839 840

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
841
	}
842

843 844
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
		ironlake_handle_rps_change(dev);
845

846 847
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
		gen6_queue_rps_work(dev_priv, pm_iir);
848

849 850
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
851
	I915_WRITE(GEN6_PMIIR, pm_iir);
852 853

done:
854
	I915_WRITE(DEIER, de_ier);
855
	POSTING_READ(DEIER);
856

857 858 859
	return ret;
}

860 861 862 863 864 865 866 867 868
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
869 870 871 872
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
873
	struct drm_device *dev = dev_priv->dev;
874
	struct intel_ring_buffer *ring;
875 876 877
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
878
	int i, ret;
879

880 881
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

882 883 884 885 886 887 888 889 890 891 892
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
893
		DRM_DEBUG_DRIVER("resetting chip\n");
894 895
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
				   reset_event);
896

897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
		ret = i915_reset(dev);

		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

			kobject_uevent_env(&dev->primary->kdev.kobj,
					   KOBJ_CHANGE, reset_done_event);
915 916
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
917
		}
918

919 920 921
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);

922 923
		intel_display_handle_reset(dev);

924
		wake_up_all(&dev_priv->gpu_error.reset_queue);
925
	}
926 927
}

928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
/* NB: please notice the memset */
static void i915_get_extra_instdone(struct drm_device *dev,
				    uint32_t *instdone)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

	switch(INTEL_INFO(dev)->gen) {
	case 2:
	case 3:
		instdone[0] = I915_READ(INSTDONE);
		break;
	case 4:
	case 5:
	case 6:
		instdone[0] = I915_READ(INSTDONE_I965);
		instdone[1] = I915_READ(INSTDONE1);
		break;
	default:
		WARN_ONCE(1, "Unsupported platform\n");
	case 7:
		instdone[0] = I915_READ(GEN7_INSTDONE_1);
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
		break;
	}
}

957
#ifdef CONFIG_DEBUG_FS
958
static struct drm_i915_error_object *
959 960 961
i915_error_object_create_sized(struct drm_i915_private *dev_priv,
			       struct drm_i915_gem_object *src,
			       const int num_pages)
962 963
{
	struct drm_i915_error_object *dst;
964
	int i;
965
	u32 reloc_offset;
966

967
	if (src == NULL || src->pages == NULL)
968 969
		return NULL;

970
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
971 972 973
	if (dst == NULL)
		return NULL;

974
	reloc_offset = src->gtt_offset;
975
	for (i = 0; i < num_pages; i++) {
976
		unsigned long flags;
977
		void *d;
978

979
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
980 981
		if (d == NULL)
			goto unwind;
982

983
		local_irq_save(flags);
B
Ben Widawsky 已提交
984
		if (reloc_offset < dev_priv->gtt.mappable_end &&
985
		    src->has_global_gtt_mapping) {
986 987 988 989 990 991 992
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

B
Ben Widawsky 已提交
993
			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
994 995 996
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
997 998 999 1000 1001 1002 1003
		} else if (src->stolen) {
			unsigned long offset;

			offset = dev_priv->mm.stolen_base;
			offset += src->stolen->start;
			offset += i << PAGE_SHIFT;

D
Daniel Vetter 已提交
1004
			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1005
		} else {
1006
			struct page *page;
1007 1008
			void *s;

1009
			page = i915_gem_object_get_page(src, i);
1010

1011 1012 1013
			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
1014 1015 1016
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

1017
			drm_clflush_pages(&page, 1);
1018
		}
1019
		local_irq_restore(flags);
1020

1021
		dst->pages[i] = d;
1022 1023

		reloc_offset += PAGE_SIZE;
1024
	}
1025
	dst->page_count = num_pages;
1026
	dst->gtt_offset = src->gtt_offset;
1027 1028 1029 1030

	return dst;

unwind:
1031 1032
	while (i--)
		kfree(dst->pages[i]);
1033 1034 1035
	kfree(dst);
	return NULL;
}
1036 1037 1038
#define i915_error_object_create(dev_priv, src) \
	i915_error_object_create_sized((dev_priv), (src), \
				       (src)->base.size>>PAGE_SHIFT)
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

1054 1055
void
i915_error_state_free(struct kref *error_ref)
1056
{
1057 1058
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
1059 1060
	int i;

1061 1062 1063 1064 1065
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		i915_error_object_free(error->ring[i].batchbuffer);
		i915_error_object_free(error->ring[i].ringbuffer);
		kfree(error->ring[i].requests);
	}
1066

1067
	kfree(error->active_bo);
1068
	kfree(error->overlay);
1069 1070
	kfree(error);
}
1071 1072 1073 1074 1075
static void capture_bo(struct drm_i915_error_buffer *err,
		       struct drm_i915_gem_object *obj)
{
	err->size = obj->base.size;
	err->name = obj->base.name;
1076 1077
	err->rseqno = obj->last_read_seqno;
	err->wseqno = obj->last_write_seqno;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	err->gtt_offset = obj->gtt_offset;
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
	if (obj->pin_count > 0)
		err->pinned = 1;
	if (obj->user_pin_count > 0)
		err->pinned = -1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
	err->ring = obj->ring ? obj->ring->id : -1;
	err->cache_level = obj->cache_level;
}
1093

1094 1095
static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
1096 1097 1098 1099 1100
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
1101
		capture_bo(err++, obj);
1102 1103
		if (++i == count)
			break;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, gtt_list) {
		if (obj->pin_count == 0)
			continue;
1118

1119 1120 1121
		capture_bo(err++, obj);
		if (++i == count)
			break;
1122 1123 1124 1125 1126
	}

	return i;
}

1127 1128 1129 1130 1131 1132 1133 1134
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
1135
	case 7:
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	case 6:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

1154 1155
	default:
		BUG();
1156 1157 1158
	}
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
		u32 acthd = I915_READ(ACTHD);

		if (WARN_ON(ring->id != RCS))
			return NULL;

		obj = ring->private;
		if (acthd >= obj->gtt_offset &&
		    acthd < obj->gtt_offset + obj->base.size)
			return i915_error_object_create(dev_priv, obj);
	}

1181
	seqno = ring->get_seqno(ring, false);
1182 1183 1184 1185
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

1186
		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

1201 1202 1203 1204 1205 1206
static void i915_record_ring_state(struct drm_device *dev,
				   struct drm_i915_error_state *error,
				   struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1207
	if (INTEL_INFO(dev)->gen >= 6) {
1208
		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
1209
		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
1210 1211 1212 1213
		error->semaphore_mboxes[ring->id][0]
			= I915_READ(RING_SYNC_0(ring->mmio_base));
		error->semaphore_mboxes[ring->id][1]
			= I915_READ(RING_SYNC_1(ring->mmio_base));
1214 1215
		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
1216
	}
1217

1218
	if (INTEL_INFO(dev)->gen >= 4) {
1219
		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1220 1221 1222
		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1223
		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1224
		if (ring->id == RCS)
1225 1226
			error->bbaddr = I915_READ64(BB_ADDR);
	} else {
1227
		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1228 1229 1230 1231 1232
		error->ipeir[ring->id] = I915_READ(IPEIR);
		error->ipehr[ring->id] = I915_READ(IPEHR);
		error->instdone[ring->id] = I915_READ(INSTDONE);
	}

B
Ben Widawsky 已提交
1233
	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1234
	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1235
	error->seqno[ring->id] = ring->get_seqno(ring, false);
1236
	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1237 1238
	error->head[ring->id] = I915_READ_HEAD(ring);
	error->tail[ring->id] = I915_READ_TAIL(ring);
1239
	error->ctl[ring->id] = I915_READ_CTL(ring);
1240 1241 1242

	error->cpu_ring_head[ring->id] = ring->head;
	error->cpu_ring_tail[ring->id] = ring->tail;
1243 1244
}

1245 1246 1247 1248
static void i915_gem_record_rings(struct drm_device *dev,
				  struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1249
	struct intel_ring_buffer *ring;
1250 1251 1252
	struct drm_i915_gem_request *request;
	int i, count;

1253
	for_each_ring(ring, dev_priv, i) {
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
		i915_record_ring_state(dev, error, ring);

		error->ring[i].batchbuffer =
			i915_error_first_batchbuffer(dev_priv, ring);

		error->ring[i].ringbuffer =
			i915_error_object_create(dev_priv, ring->obj);

		count = 0;
		list_for_each_entry(request, &ring->request_list, list)
			count++;

		error->ring[i].num_requests = count;
		error->ring[i].requests =
			kmalloc(count*sizeof(struct drm_i915_error_request),
				GFP_ATOMIC);
		if (error->ring[i].requests == NULL) {
			error->ring[i].num_requests = 0;
			continue;
		}

		count = 0;
		list_for_each_entry(request, &ring->request_list, list) {
			struct drm_i915_error_request *erq;

			erq = &error->ring[i].requests[count++];
			erq->seqno = request->seqno;
			erq->jiffies = request->emitted_jiffies;
1282
			erq->tail = request->tail;
1283 1284 1285 1286
		}
	}
}

1287 1288 1289 1290 1291 1292 1293 1294 1295
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1296 1297 1298
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1299
	struct drm_i915_gem_object *obj;
1300 1301
	struct drm_i915_error_state *error;
	unsigned long flags;
1302
	int i, pipe;
1303

1304 1305 1306
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1307 1308
	if (error)
		return;
1309

1310
	/* Account for pipe specific data like PIPE*STAT */
1311
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1312
	if (!error) {
1313 1314
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
1315 1316
	}

1317 1318
	DRM_INFO("capturing error event; look for more information in"
		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1319
		 dev->primary->index);
1320

1321
	kref_init(&error->ref);
1322 1323
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1324 1325
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

	if (HAS_PCH_SPLIT(dev))
		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
	else if (IS_VALLEYVIEW(dev))
		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
	else if (IS_GEN2(dev))
		error->ier = I915_READ16(IER);
	else
		error->ier = I915_READ(IER);

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (INTEL_INFO(dev)->gen >= 6)
		error->derrmr = I915_READ(DERRMR);

	if (IS_VALLEYVIEW(dev))
		error->forcewake = I915_READ(FORCEWAKE_VLV);
	else if (INTEL_INFO(dev)->gen >= 7)
		error->forcewake = I915_READ(FORCEWAKE_MT);
	else if (INTEL_INFO(dev)->gen == 6)
		error->forcewake = I915_READ(FORCEWAKE);

1346 1347
	for_each_pipe(pipe)
		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1348

1349
	if (INTEL_INFO(dev)->gen >= 6) {
1350
		error->error = I915_READ(ERROR_GEN6);
1351 1352
		error->done_reg = I915_READ(DONE_REG);
	}
1353

1354 1355 1356
	if (INTEL_INFO(dev)->gen == 7)
		error->err_int = I915_READ(GEN7_ERR_INT);

1357 1358
	i915_get_extra_instdone(dev, error->extra_instdone);

1359
	i915_gem_record_fences(dev, error);
1360
	i915_gem_record_rings(dev, error);
1361

1362
	/* Record buffers on the active and pinned lists. */
1363
	error->active_bo = NULL;
1364
	error->pinned_bo = NULL;
1365

1366 1367 1368 1369
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
C
Chris Wilson 已提交
1370
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1371 1372
		if (obj->pin_count)
			i++;
1373
	error->pinned_bo_count = i - error->active_bo_count;
1374

1375 1376
	error->active_bo = NULL;
	error->pinned_bo = NULL;
1377 1378
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1379
					   GFP_ATOMIC);
1380 1381 1382
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
1383 1384
	}

1385 1386
	if (error->active_bo)
		error->active_bo_count =
1387 1388 1389
			capture_active_bo(error->active_bo,
					  error->active_bo_count,
					  &dev_priv->mm.active_list);
1390 1391 1392

	if (error->pinned_bo)
		error->pinned_bo_count =
1393 1394
			capture_pinned_bo(error->pinned_bo,
					  error->pinned_bo_count,
C
Chris Wilson 已提交
1395
					  &dev_priv->mm.bound_list);
1396

1397 1398
	do_gettimeofday(&error->time);

1399
	error->overlay = intel_overlay_capture_error_state(dev);
1400
	error->display = intel_display_capture_error_state(dev);
1401

1402 1403 1404
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	if (dev_priv->gpu_error.first_error == NULL) {
		dev_priv->gpu_error.first_error = error;
1405 1406
		error = NULL;
	}
1407
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1408 1409

	if (error)
1410
		i915_error_state_free(&error->ref);
1411 1412 1413 1414 1415 1416
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
1417
	unsigned long flags;
1418

1419 1420 1421 1422
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1423 1424

	if (error)
1425
		kref_put(&error->ref, i915_error_state_free);
1426
}
1427 1428 1429
#else
#define i915_capture_error_state(x)
#endif
1430

1431
static void i915_report_and_clear_eir(struct drm_device *dev)
1432 1433
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1434
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1435
	u32 eir = I915_READ(EIR);
1436
	int pipe, i;
1437

1438 1439
	if (!eir)
		return;
1440

1441
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1442

1443 1444
	i915_get_extra_instdone(dev, instdone);

1445 1446 1447 1448
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1449 1450
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1451 1452
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1453 1454
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1455
			I915_WRITE(IPEIR_I965, ipeir);
1456
			POSTING_READ(IPEIR_I965);
1457 1458 1459
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1460 1461
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1462
			I915_WRITE(PGTBL_ER, pgtbl_err);
1463
			POSTING_READ(PGTBL_ER);
1464 1465 1466
		}
	}

1467
	if (!IS_GEN2(dev)) {
1468 1469
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1470 1471
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1472
			I915_WRITE(PGTBL_ER, pgtbl_err);
1473
			POSTING_READ(PGTBL_ER);
1474 1475 1476 1477
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
1478
		pr_err("memory refresh error:\n");
1479
		for_each_pipe(pipe)
1480
			pr_err("pipe %c stat: 0x%08x\n",
1481
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1482 1483 1484
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
1485 1486
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1487 1488
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1489
		if (INTEL_INFO(dev)->gen < 4) {
1490 1491
			u32 ipeir = I915_READ(IPEIR);

1492 1493 1494
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
1495
			I915_WRITE(IPEIR, ipeir);
1496
			POSTING_READ(IPEIR);
1497 1498 1499
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

1500 1501 1502 1503
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1504
			I915_WRITE(IPEIR_I965, ipeir);
1505
			POSTING_READ(IPEIR_I965);
1506 1507 1508 1509
		}
	}

	I915_WRITE(EIR, eir);
1510
	POSTING_READ(EIR);
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1533
void i915_handle_error(struct drm_device *dev, bool wedged)
1534 1535
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1536 1537
	struct intel_ring_buffer *ring;
	int i;
1538 1539 1540

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1541

1542
	if (wedged) {
1543 1544
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
1545

1546
		/*
1547 1548
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
1549
		 */
1550 1551
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
1552 1553
	}

1554
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
1555 1556
}

1557
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1558 1559 1560 1561
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1562
	struct drm_i915_gem_object *obj;
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

1574 1575 1576
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
1577 1578 1579 1580 1581 1582
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1583
	obj = work->pending_flip_obj;
1584
	if (INTEL_INFO(dev)->gen >= 4) {
1585
		int dspsurf = DSPSURF(intel_crtc->plane);
1586 1587
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
					obj->gtt_offset;
1588
	} else {
1589
		int dspaddr = DSPADDR(intel_crtc->plane);
1590
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1591
							crtc->y * crtc->fb->pitches[0] +
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

1603 1604 1605
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1606
static int i915_enable_vblank(struct drm_device *dev, int pipe)
1607 1608
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1609
	unsigned long irqflags;
1610

1611
	if (!i915_pipe_enabled(dev, pipe))
1612
		return -EINVAL;
1613

1614
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1615
	if (INTEL_INFO(dev)->gen >= 4)
1616 1617
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1618
	else
1619 1620
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1621 1622 1623

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
1624
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1625
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1626

1627 1628 1629
	return 0;
}

1630
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1631 1632 1633 1634 1635 1636 1637 1638 1639
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1640
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1641 1642 1643 1644 1645
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1646
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1647 1648 1649 1650 1651 1652 1653 1654
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1655 1656
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1657 1658 1659 1660 1661
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
1662 1663 1664 1665
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1666
	u32 imr;
J
Jesse Barnes 已提交
1667 1668 1669 1670 1671 1672

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
1673
	if (pipe == 0)
J
Jesse Barnes 已提交
1674
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1675
	else
J
Jesse Barnes 已提交
1676 1677
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
1678 1679
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1680 1681 1682 1683 1684
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1685 1686 1687
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1688
static void i915_disable_vblank(struct drm_device *dev, int pipe)
1689 1690
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1691
	unsigned long irqflags;
1692

1693
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1694
	if (dev_priv->info->gen == 3)
1695
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
1696

1697 1698 1699 1700 1701 1702
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1703
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1704 1705 1706 1707 1708 1709
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1710
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1711
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1712 1713
}

1714
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1715 1716 1717 1718 1719
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1720 1721
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1722 1723 1724
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
1725 1726 1727 1728
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1729
	u32 imr;
J
Jesse Barnes 已提交
1730 1731

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1732 1733
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1734
	imr = I915_READ(VLV_IMR);
1735
	if (pipe == 0)
J
Jesse Barnes 已提交
1736
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1737
	else
J
Jesse Barnes 已提交
1738 1739 1740 1741 1742
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1743 1744
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1745
{
1746 1747 1748 1749 1750 1751 1752
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
1753 1754
	    i915_seqno_passed(ring->get_seqno(ring, false),
			      ring_last_seqno(ring))) {
1755
		/* Issue a wake-up to catch stuck h/w. */
B
Ben Widawsky 已提交
1756 1757 1758
		if (waitqueue_active(&ring->irq_queue)) {
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  ring->name);
1759 1760 1761 1762 1763 1764
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1765 1766
}

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	return false;
}

1781 1782 1783 1784
static bool i915_hangcheck_hung(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

1785
	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
1786 1787
		bool hung = true;

1788 1789 1790 1791
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
		i915_handle_error(dev, true);

		if (!IS_GEN2(dev)) {
1792 1793 1794
			struct intel_ring_buffer *ring;
			int i;

1795 1796 1797 1798 1799
			/* Is the chip hanging on a WAIT_FOR_EVENT?
			 * If so we can simply poke the RB_WAIT bit
			 * and break the hang. This should work on
			 * all but the second generation chipsets.
			 */
1800 1801
			for_each_ring(ring, dev_priv, i)
				hung &= !kick_ring(ring);
1802 1803
		}

1804
		return hung;
1805 1806 1807 1808 1809
	}

	return false;
}

B
Ben Gamari 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1820
	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1821 1822 1823
	struct intel_ring_buffer *ring;
	bool err = false, idle;
	int i;
1824

1825 1826 1827
	if (!i915_enable_hangcheck)
		return;

1828 1829 1830 1831 1832 1833 1834
	memset(acthd, 0, sizeof(acthd));
	idle = true;
	for_each_ring(ring, dev_priv, i) {
	    idle &= i915_hangcheck_ring_idle(ring, &err);
	    acthd[i] = intel_ring_get_active_head(ring);
	}

1835
	/* If all work is done then ACTHD clearly hasn't advanced. */
1836
	if (idle) {
1837 1838 1839 1840
		if (err) {
			if (i915_hangcheck_hung(dev))
				return;

1841
			goto repeat;
1842 1843
		}

1844
		dev_priv->gpu_error.hangcheck_count = 0;
1845 1846
		return;
	}
1847

1848
	i915_get_extra_instdone(dev, instdone);
1849 1850 1851 1852
	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
		   sizeof(acthd)) == 0 &&
	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
		   sizeof(instdone)) == 0) {
1853
		if (i915_hangcheck_hung(dev))
1854 1855
			return;
	} else {
1856
		dev_priv->gpu_error.hangcheck_count = 0;
1857

1858 1859 1860 1861
		memcpy(dev_priv->gpu_error.last_acthd, acthd,
		       sizeof(acthd));
		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
		       sizeof(instdone));
1862
	}
B
Ben Gamari 已提交
1863

1864
repeat:
B
Ben Gamari 已提交
1865
	/* Reset timer case chip hangs without another request being added */
1866
	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
1867
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
1868 1869
}

L
Linus Torvalds 已提交
1870 1871
/* drm_dma.h hooks
*/
1872
static void ironlake_irq_preinstall(struct drm_device *dev)
1873 1874 1875
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

1876 1877
	atomic_set(&dev_priv->irq_received, 0);

1878
	I915_WRITE(HWSTAM, 0xeffe);
1879

1880 1881 1882 1883
	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
1884
	POSTING_READ(DEIER);
1885 1886 1887 1888

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
1889
	POSTING_READ(GTIER);
1890 1891 1892 1893

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
1894
	POSTING_READ(SDEIER);
1895 1896
}

J
Jesse Barnes 已提交
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

1929 1930 1931 1932 1933 1934 1935
/*
 * Enable digital hotplug on the PCH, and configure the DP short pulse
 * duration to 2ms (which is the minimum in the Display Port spec)
 *
 * This register is the same on all known PCH chips.
 */

P
Paulo Zanoni 已提交
1936
static void ibx_enable_hotplug(struct drm_device *dev)
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32	hotplug;

	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
static void ibx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 mask;

	if (HAS_PCH_IBX(dev))
		mask = SDE_HOTPLUG_MASK |
		       SDE_GMBUS |
		       SDE_AUX_MASK;
	else
		mask = SDE_HOTPLUG_MASK_CPT |
		       SDE_GMBUS_CPT |
		       SDE_AUX_MASK_CPT;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
	I915_WRITE(SDEIER, mask);
	POSTING_READ(SDEIER);

	ibx_enable_hotplug(dev);
}

1971
static int ironlake_irq_postinstall(struct drm_device *dev)
1972 1973 1974
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1975
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1976 1977
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
			   DE_AUX_CHANNEL_A;
1978
	u32 render_irqs;
1979

1980
	dev_priv->irq_mask = ~display_mask;
1981 1982 1983

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
1984 1985
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1986
	POSTING_READ(DEIER);
1987

1988
	dev_priv->gt_irq_mask = ~0;
1989 1990

	I915_WRITE(GTIIR, I915_READ(GTIIR));
1991
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1992

1993 1994 1995
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
B
Ben Widawsky 已提交
1996 1997
			GEN6_BSD_USER_INTERRUPT |
			GEN6_BLITTER_USER_INTERRUPT;
1998 1999
	else
		render_irqs =
2000
			GT_USER_INTERRUPT |
2001
			GT_PIPE_NOTIFY |
2002 2003
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
2004
	POSTING_READ(GTIER);
2005

P
Paulo Zanoni 已提交
2006
	ibx_irq_postinstall(dev);
2007

2008 2009 2010 2011 2012 2013 2014
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

2015 2016 2017
	return 0;
}

2018
static int ivybridge_irq_postinstall(struct drm_device *dev)
2019 2020 2021
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2022 2023 2024 2025
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
2026 2027
		DE_PLANEA_FLIP_DONE_IVB |
		DE_AUX_CHANNEL_A_IVB;
2028 2029 2030 2031 2032 2033 2034
	u32 render_irqs;

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2035 2036 2037 2038 2039
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
2040 2041
	POSTING_READ(DEIER);

2042
	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2043 2044 2045 2046

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);

B
Ben Widawsky 已提交
2047
	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2048
		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2049 2050 2051
	I915_WRITE(GTIER, render_irqs);
	POSTING_READ(GTIER);

P
Paulo Zanoni 已提交
2052
	ibx_irq_postinstall(dev);
2053

2054 2055 2056
	return 0;
}

J
Jesse Barnes 已提交
2057 2058 2059 2060
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2061
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2062
	u32 render_irqs;
J
Jesse Barnes 已提交
2063 2064 2065
	u16 msid;

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2066 2067 2068
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2069 2070
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2071 2072 2073 2074 2075 2076 2077
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2078 2079 2080 2081 2082 2083 2084 2085

	/* Hack for broken MSIs on VLV */
	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
	pci_read_config_word(dev->pdev, 0x98, &msid);
	msid &= 0xff; /* mask out delivery bits */
	msid |= (1<<14);
	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);

2086 2087 2088
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2089 2090 2091 2092 2093 2094 2095
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2096
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2097
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2098 2099
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);

J
Jesse Barnes 已提交
2100 2101 2102 2103
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2104
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2105 2106 2107 2108

	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
		GEN6_BLITTER_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
J
Jesse Barnes 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117
	POSTING_READ(GTIER);

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2118 2119 2120 2121 2122 2123 2124 2125 2126

	return 0;
}

static void valleyview_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2127
	/* Note HDMI and DP share bits */
2128 2129 2130 2131 2132 2133
	if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTC_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTD_HOTPLUG_INT_EN;
2134
	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
J
Jesse Barnes 已提交
2135
		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2136
	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
J
Jesse Barnes 已提交
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
		hotplug_en |= CRT_HOTPLUG_INT_EN;
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
	}

	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
}

static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2168
static void ironlake_irq_uninstall(struct drm_device *dev)
2169 2170
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2171 2172 2173 2174

	if (!dev_priv)
		return;

2175 2176 2177 2178 2179 2180 2181 2182 2183
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2184 2185 2186 2187

	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2188 2189
}

2190
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2191 2192
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2193
	int pipe;
2194

2195
	atomic_set(&dev_priv->irq_received, 0);
2196

2197 2198
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2199 2200 2201
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
			       int pipe, u16 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, pipe);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2261
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2310
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2311 2312 2313 2314 2315

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2316 2317
		    i8xx_handle_vblank(dev, 0, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
C
Chris Wilson 已提交
2318 2319

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2320 2321
		    i8xx_handle_vblank(dev, 1, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
C
Chris Wilson 已提交
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2356
	I915_WRITE16(HWSTAM, 0xeffe);
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2367
	u32 enable_mask;
2368

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2387
	if (I915_HAS_HOTPLUG(dev)) {
2388 2389 2390
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	intel_opregion_enable_asle(dev);

	return 0;
}

static void i915_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en;

2411
	if (I915_HAS_HOTPLUG(dev)) {
2412
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2413

2414 2415 2416 2417 2418 2419
		if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
			hotplug_en |= PORTB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
			hotplug_en |= PORTC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
			hotplug_en |= PORTD_HOTPLUG_INT_EN;
2420
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2421
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2422
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
			hotplug_en |= CRT_HOTPLUG_INT_EN;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
}

2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2466
static irqreturn_t i915_irq_handler(int irq, void *arg)
2467 2468 2469
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2470
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2471
	unsigned long irqflags;
2472 2473 2474 2475
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
2476 2477 2478 2479

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
2480 2481
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
2482
		bool blc_event = false;
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

2497
			/* Clear the PIPE*STAT regs before the IIR */
2498 2499 2500 2501 2502
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
2503
				irq_received = true;
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2523
			POSTING_READ(PORT_HOTPLUG_STAT);
2524 2525
		}

2526
		I915_WRITE(IIR, iir & ~flip_mask);
2527 2528 2529 2530 2531 2532
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
2533 2534 2535
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
2536

2537
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2538 2539
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
2563
		ret = IRQ_HANDLED;
2564
		iir = new_iir;
2565
	} while (iir & ~flip_mask);
2566

2567
	i915_update_dri1_breadcrumb(dev);
2568

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2582
	I915_WRITE16(HWSTAM, 0xffff);
2583 2584
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
2585
		I915_WRITE(PIPESTAT(pipe), 0);
2586 2587
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

2601 2602
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2615
	u32 enable_mask;
2616 2617 2618
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
2619
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2620
			       I915_DISPLAY_PORT_INTERRUPT |
2621 2622 2623 2624 2625 2626 2627
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
2628 2629
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2630 2631 2632 2633
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
2634

2635
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

	intel_opregion_enable_asle(dev);

	return 0;
}

static void i965_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en;

2669 2670
	/* Note HDMI and DP share hotplug bits */
	hotplug_en = 0;
2671 2672 2673 2674 2675 2676
	if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTC_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
		hotplug_en |= PORTD_HOTPLUG_INT_EN;
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
	if (IS_G4X(dev)) {
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	} else {
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	}
2688 2689
	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
		hotplug_en |= CRT_HOTPLUG_INT_EN;
2690

2691 2692 2693 2694 2695 2696 2697 2698
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		   */
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
	}
2699

2700
	/* Ignore TV since it's buggy */
2701

2702
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2703 2704
}

2705
static irqreturn_t i965_irq_handler(int irq, void *arg)
2706 2707 2708 2709 2710 2711 2712 2713
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;
2714 2715 2716
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2717 2718 2719 2720 2721 2722

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
2723 2724
		bool blc_event = false;

2725
		irq_received = (iir & ~flip_mask) != 0;
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
2759
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

2772
		I915_WRITE(IIR, iir & ~flip_mask);
2773 2774 2775 2776 2777 2778 2779 2780
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
2781
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2782 2783
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2784 2785 2786 2787 2788 2789 2790 2791 2792

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

2793 2794 2795
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

2814
	i915_update_dri1_breadcrumb(dev);
2815

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

2827 2828
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

2842 2843
void intel_irq_init(struct drm_device *dev)
{
2844 2845 2846
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2847
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
2848
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
2849
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
2850

2851 2852
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
2853 2854
		    (unsigned long) dev);

2855
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
2856

2857 2858
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2859
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2860 2861 2862 2863
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

2864 2865 2866 2867
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
2868 2869
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
2870 2871 2872 2873 2874 2875 2876
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
2877
		dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
2878
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		/* Share pre & uninstall handlers with ILK/SNB */
		dev->driver->irq_handler = ivybridge_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
	} else {
C
Chris Wilson 已提交
2894 2895 2896 2897 2898
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2899 2900 2901 2902 2903
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
2904
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
2905
		} else {
2906 2907 2908 2909
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
2910
			dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
C
Chris Wilson 已提交
2911
		}
2912 2913 2914 2915
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
2916 2917 2918 2919 2920 2921 2922 2923

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
}