i915_irq.c 78.2 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39
/* For display hotplug interrupt */
40
static void
41
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
42
{
43 44 45
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
46
		POSTING_READ(DEIMR);
47 48 49 50
	}
}

static inline void
51
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
52
{
53 54 55
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
56
		POSTING_READ(DEIMR);
57 58 59
	}
}

60 61 62 63
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
64
		u32 reg = PIPESTAT(pipe);
65 66 67 68

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
69
		POSTING_READ(reg);
70 71 72 73 74 75 76
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
77
		u32 reg = PIPESTAT(pipe);
78 79 80

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
81
		POSTING_READ(reg);
82 83 84
	}
}

85 86 87
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
88
void intel_enable_asle(struct drm_device *dev)
89
{
90 91 92
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

J
Jesse Barnes 已提交
93 94 95 96
	/* FIXME: opregion/asle for VLV */
	if (IS_VALLEYVIEW(dev))
		return;

97
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
98

99
	if (HAS_PCH_SPLIT(dev))
100
		ironlake_enable_display_irq(dev_priv, DE_GSE);
101
	else {
102
		i915_enable_pipestat(dev_priv, 1,
103
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
104
		if (INTEL_INFO(dev)->gen >= 4)
105
			i915_enable_pipestat(dev_priv, 0,
106
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
107
	}
108 109

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
110 111
}

112 113 114 115 116 117 118 119 120 121 122 123 124
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
125 126 127 128
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);

	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
129 130
}

131 132 133
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
134
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
135 136 137 138
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
139
	u32 high1, high2, low;
140 141

	if (!i915_pipe_enabled(dev, pipe)) {
142
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
143
				"pipe %c\n", pipe_name(pipe));
144 145 146
		return 0;
	}

147 148
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
149

150 151 152 153 154 155
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
156 157 158
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
159 160
	} while (high1 != high2);

161 162 163
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
164 165
}

166
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
167 168
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
	int reg = PIPE_FRMCOUNT_GM45(pipe);
170 171

	if (!i915_pipe_enabled(dev, pipe)) {
172
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
173
				 "pipe %c\n", pipe_name(pipe));
174 175 176 177 178 179
		return 0;
	}

	return I915_READ(reg);
}

180
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
181 182 183 184 185 186 187
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
188 189
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
190 191 192

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
193
				 "pipe %c\n", pipe_name(pipe));
194 195 196 197
		return 0;
	}

	/* Get vtotal. */
198
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

218
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
219 220 221 222 223
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
224
	vbl = I915_READ(VBLANK(cpu_transcoder));
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

248
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
249 250 251 252
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
253 254
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
255

256 257
	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
258 259 260 261
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
262 263 264 265 266 267 268 269 270 271
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
272 273

	/* Helper routine in DRM core does all the work: */
274 275 276
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
277 278
}

279 280 281 282 283 284 285 286
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
287
	struct drm_mode_config *mode_config = &dev->mode_config;
288 289
	struct intel_encoder *encoder;

290 291 292 293
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

294
	mutex_lock(&mode_config->mutex);
295 296
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

297 298 299 300
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

301 302
	mutex_unlock(&mode_config->mutex);

303
	/* Just fire off a uevent and let userspace tell us what to do */
304
	drm_helper_hpd_irq_event(dev);
305 306
}

307
static void ironlake_handle_rps_change(struct drm_device *dev)
308 309
{
	drm_i915_private_t *dev_priv = dev->dev_private;
310
	u32 busy_up, busy_down, max_avg, min_avg;
311 312 313 314
	u8 new_delay;
	unsigned long flags;

	spin_lock_irqsave(&mchdev_lock, flags);
315

316 317
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

318
	new_delay = dev_priv->ips.cur_delay;
319

320
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
321 322
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
323 324 325 326
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
327
	if (busy_up > max_avg) {
328 329 330 331
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
332
	} else if (busy_down < min_avg) {
333 334 335 336
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
337 338
	}

339
	if (ironlake_set_drps(dev, new_delay))
340
		dev_priv->ips.cur_delay = new_delay;
341

342 343
	spin_unlock_irqrestore(&mchdev_lock, flags);

344 345 346
	return;
}

347 348 349 350
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
351

352 353 354
	if (ring->obj == NULL)
		return;

355
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
356

357
	wake_up_all(&ring->irq_queue);
358
	if (i915_enable_hangcheck) {
359 360
		dev_priv->gpu_error.hangcheck_count = 0;
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
361
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
362
	}
363 364
}

365
static void gen6_pm_rps_work(struct work_struct *work)
366
{
367
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
368
						    rps.work);
369
	u32 pm_iir, pm_imr;
370
	u8 new_delay;
371

372 373 374
	spin_lock_irq(&dev_priv->rps.lock);
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
375
	pm_imr = I915_READ(GEN6_PMIMR);
376
	I915_WRITE(GEN6_PMIMR, 0);
377
	spin_unlock_irq(&dev_priv->rps.lock);
378

379
	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
380 381
		return;

382
	mutex_lock(&dev_priv->rps.hw_lock);
383 384

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
385
		new_delay = dev_priv->rps.cur_delay + 1;
386
	else
387
		new_delay = dev_priv->rps.cur_delay - 1;
388

389 390 391 392 393 394 395
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
	if (!(new_delay > dev_priv->rps.max_delay ||
	      new_delay < dev_priv->rps.min_delay)) {
		gen6_set_rps(dev_priv->dev, new_delay);
	}
396

397
	mutex_unlock(&dev_priv->rps.hw_lock);
398 399
}

400 401 402 403 404 405 406 407 408 409 410 411 412

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
413
						    l3_parity.error_work);
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

464
static void ivybridge_handle_parity_error(struct drm_device *dev)
465 466 467 468
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long flags;

469
	if (!HAS_L3_GPU_CACHE(dev))
470 471 472 473 474 475 476
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

477
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
478 479
}

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);

	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_ERROR_INTERRUPT)) {
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
499 500 501

	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
		ivybridge_handle_parity_error(dev);
502 503
}

504 505 506 507 508 509 510 511 512
static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
				u32 pm_iir)
{
	unsigned long flags;

	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
513
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
514 515
	 * type is not a problem, it displays a problem in the logic.
	 *
516
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
517 518
	 */

519 520 521
	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
522
	POSTING_READ(GEN6_PMIMR);
523
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
524

525
	queue_work(dev_priv->wq, &dev_priv->rps.work);
526 527
}

528 529
static void gmbus_irq_handler(struct drm_device *dev)
{
530 531 532
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
533 534
}

535 536
static void dp_aux_irq_handler(struct drm_device *dev)
{
537 538 539
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
540 541
}

542
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

564
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

583 584 585 586 587 588 589 590 591 592
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
593 594 595 596 597 598 599 600 601 602 603 604 605 606
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

607 608
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
609

610 611
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
J
Jesse Barnes 已提交
612 613 614 615 616 617 618 619 620 621

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

622
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
623 624
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
625
	int pipe;
626

627 628 629
	if (pch_iir & SDE_HOTPLUG_MASK)
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);

630 631 632 633 634
	if (pch_iir & SDE_AUDIO_POWER_MASK)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
				 SDE_AUDIO_POWER_SHIFT);

635 636 637
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

638
	if (pch_iir & SDE_GMBUS)
639
		gmbus_irq_handler(dev);
640 641 642 643 644 645 646 647 648 649

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

650 651 652 653 654
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
655 656 657 658 659 660 661 662 663 664 665 666 667

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
}

668 669 670 671 672
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

673 674 675
	if (pch_iir & SDE_HOTPLUG_MASK_CPT)
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);

676 677 678 679 680 681
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
				 SDE_AUDIO_POWER_SHIFT_CPT);

	if (pch_iir & SDE_AUX_MASK_CPT)
682
		dp_aux_irq_handler(dev);
683 684

	if (pch_iir & SDE_GMBUS_CPT)
685
		gmbus_irq_handler(dev);
686 687 688 689 690 691 692 693 694 695 696 697 698 699

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
}

700
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
701 702 703
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
704 705 706
	u32 de_iir, gt_iir, de_ier, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	int i;
707 708 709 710 711 712 713 714

	atomic_inc(&dev_priv->irq_received);

	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

	gt_iir = I915_READ(GTIIR);
715 716 717 718
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
719 720
	}

721 722
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
723 724 725
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

726 727 728 729
		if (de_iir & DE_GSE_IVB)
			intel_opregion_gse_intr(dev);

		for (i = 0; i < 3; i++) {
730 731
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
732 733 734 735 736
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
737

738 739 740
		/* check event from PCH */
		if (de_iir & DE_PCH_EVENT_IVB) {
			u32 pch_iir = I915_READ(SDEIIR);
741

742
			cpt_irq_handler(dev, pch_iir);
743

744 745 746
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
747

748 749
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
750 751
	}

752 753 754 755 756 757 758
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
759 760 761 762 763 764 765

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);

	return ret;
}

766 767 768 769 770 771 772 773 774 775
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

776
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
777
{
778
	struct drm_device *dev = (struct drm_device *) arg;
779 780
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
781
	u32 de_iir, gt_iir, de_ier, pm_iir;
782

783 784
	atomic_inc(&dev_priv->irq_received);

785 786 787
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
788
	POSTING_READ(DEIER);
789

790 791
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
792
	pm_iir = I915_READ(GEN6_PMIIR);
793

794
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
795
		goto done;
796

797
	ret = IRQ_HANDLED;
798

799 800 801 802
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
803

804 805 806
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

807
	if (de_iir & DE_GSE)
808
		intel_opregion_gse_intr(dev);
809

810 811 812 813 814 815
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

816
	if (de_iir & DE_PLANEA_FLIP_DONE) {
817
		intel_prepare_page_flip(dev, 0);
818
		intel_finish_page_flip_plane(dev, 0);
819
	}
820

821
	if (de_iir & DE_PLANEB_FLIP_DONE) {
822
		intel_prepare_page_flip(dev, 1);
823
		intel_finish_page_flip_plane(dev, 1);
824
	}
825

826
	/* check event from PCH */
827
	if (de_iir & DE_PCH_EVENT) {
828 829
		u32 pch_iir = I915_READ(SDEIIR);

830 831 832 833
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
834 835 836

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
837
	}
838

839 840
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
		ironlake_handle_rps_change(dev);
841

842 843
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
		gen6_queue_rps_work(dev_priv, pm_iir);
844

845 846
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
847
	I915_WRITE(GEN6_PMIIR, pm_iir);
848 849

done:
850
	I915_WRITE(DEIER, de_ier);
851
	POSTING_READ(DEIER);
852

853 854 855
	return ret;
}

856 857 858 859 860 861 862 863 864
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
865 866 867 868
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
869
	struct drm_device *dev = dev_priv->dev;
870 871 872
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
873

874 875
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

876
	if (i915_reset_in_progress(error)) {
877 878
		DRM_DEBUG_DRIVER("resetting chip\n");
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
879

880
		if (!i915_reset(dev)) {
881
			atomic_set(&error->reset_counter, 0);
882
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
883 884
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
885
		}
886 887

		wake_up_all(&dev_priv->gpu_error.reset_queue);
888
	}
889 890
}

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
/* NB: please notice the memset */
static void i915_get_extra_instdone(struct drm_device *dev,
				    uint32_t *instdone)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

	switch(INTEL_INFO(dev)->gen) {
	case 2:
	case 3:
		instdone[0] = I915_READ(INSTDONE);
		break;
	case 4:
	case 5:
	case 6:
		instdone[0] = I915_READ(INSTDONE_I965);
		instdone[1] = I915_READ(INSTDONE1);
		break;
	default:
		WARN_ONCE(1, "Unsupported platform\n");
	case 7:
		instdone[0] = I915_READ(GEN7_INSTDONE_1);
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
		break;
	}
}

920
#ifdef CONFIG_DEBUG_FS
921
static struct drm_i915_error_object *
922
i915_error_object_create(struct drm_i915_private *dev_priv,
923
			 struct drm_i915_gem_object *src)
924 925
{
	struct drm_i915_error_object *dst;
926
	int i, count;
927
	u32 reloc_offset;
928

929
	if (src == NULL || src->pages == NULL)
930 931
		return NULL;

932
	count = src->base.size / PAGE_SIZE;
933

934
	dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
935 936 937
	if (dst == NULL)
		return NULL;

938
	reloc_offset = src->gtt_offset;
939
	for (i = 0; i < count; i++) {
940
		unsigned long flags;
941
		void *d;
942

943
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
944 945
		if (d == NULL)
			goto unwind;
946

947
		local_irq_save(flags);
B
Ben Widawsky 已提交
948
		if (reloc_offset < dev_priv->gtt.mappable_end &&
949
		    src->has_global_gtt_mapping) {
950 951 952 953 954 955 956
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

B
Ben Widawsky 已提交
957
			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
958 959 960
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
961 962 963 964 965 966 967
		} else if (src->stolen) {
			unsigned long offset;

			offset = dev_priv->mm.stolen_base;
			offset += src->stolen->start;
			offset += i << PAGE_SHIFT;

D
Daniel Vetter 已提交
968
			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
969
		} else {
970
			struct page *page;
971 972
			void *s;

973
			page = i915_gem_object_get_page(src, i);
974

975 976 977
			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
978 979 980
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

981
			drm_clflush_pages(&page, 1);
982
		}
983
		local_irq_restore(flags);
984

985
		dst->pages[i] = d;
986 987

		reloc_offset += PAGE_SIZE;
988
	}
989
	dst->page_count = count;
990
	dst->gtt_offset = src->gtt_offset;
991 992 993 994

	return dst;

unwind:
995 996
	while (i--)
		kfree(dst->pages[i]);
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

1015 1016
void
i915_error_state_free(struct kref *error_ref)
1017
{
1018 1019
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
1020 1021
	int i;

1022 1023 1024 1025 1026
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		i915_error_object_free(error->ring[i].batchbuffer);
		i915_error_object_free(error->ring[i].ringbuffer);
		kfree(error->ring[i].requests);
	}
1027

1028
	kfree(error->active_bo);
1029
	kfree(error->overlay);
1030 1031
	kfree(error);
}
1032 1033 1034 1035 1036
static void capture_bo(struct drm_i915_error_buffer *err,
		       struct drm_i915_gem_object *obj)
{
	err->size = obj->base.size;
	err->name = obj->base.name;
1037 1038
	err->rseqno = obj->last_read_seqno;
	err->wseqno = obj->last_write_seqno;
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	err->gtt_offset = obj->gtt_offset;
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
	if (obj->pin_count > 0)
		err->pinned = 1;
	if (obj->user_pin_count > 0)
		err->pinned = -1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
	err->ring = obj->ring ? obj->ring->id : -1;
	err->cache_level = obj->cache_level;
}
1054

1055 1056
static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
1057 1058 1059 1060 1061
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
1062
		capture_bo(err++, obj);
1063 1064
		if (++i == count)
			break;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, gtt_list) {
		if (obj->pin_count == 0)
			continue;
1079

1080 1081 1082
		capture_bo(err++, obj);
		if (++i == count)
			break;
1083 1084 1085 1086 1087
	}

	return i;
}

1088 1089 1090 1091 1092 1093 1094 1095
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
1096
	case 7:
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	case 6:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

1115 1116
	default:
		BUG();
1117 1118 1119
	}
}

1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
		u32 acthd = I915_READ(ACTHD);

		if (WARN_ON(ring->id != RCS))
			return NULL;

		obj = ring->private;
		if (acthd >= obj->gtt_offset &&
		    acthd < obj->gtt_offset + obj->base.size)
			return i915_error_object_create(dev_priv, obj);
	}

1142
	seqno = ring->get_seqno(ring, false);
1143 1144 1145 1146
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

1147
		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

1162 1163 1164 1165 1166 1167
static void i915_record_ring_state(struct drm_device *dev,
				   struct drm_i915_error_state *error,
				   struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1168
	if (INTEL_INFO(dev)->gen >= 6) {
1169
		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
1170
		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
1171 1172 1173 1174
		error->semaphore_mboxes[ring->id][0]
			= I915_READ(RING_SYNC_0(ring->mmio_base));
		error->semaphore_mboxes[ring->id][1]
			= I915_READ(RING_SYNC_1(ring->mmio_base));
1175 1176
		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
1177
	}
1178

1179
	if (INTEL_INFO(dev)->gen >= 4) {
1180
		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1181 1182 1183
		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1184
		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1185
		if (ring->id == RCS)
1186 1187
			error->bbaddr = I915_READ64(BB_ADDR);
	} else {
1188
		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1189 1190 1191 1192 1193
		error->ipeir[ring->id] = I915_READ(IPEIR);
		error->ipehr[ring->id] = I915_READ(IPEHR);
		error->instdone[ring->id] = I915_READ(INSTDONE);
	}

B
Ben Widawsky 已提交
1194
	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1195
	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1196
	error->seqno[ring->id] = ring->get_seqno(ring, false);
1197
	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1198 1199
	error->head[ring->id] = I915_READ_HEAD(ring);
	error->tail[ring->id] = I915_READ_TAIL(ring);
1200 1201 1202

	error->cpu_ring_head[ring->id] = ring->head;
	error->cpu_ring_tail[ring->id] = ring->tail;
1203 1204
}

1205 1206 1207 1208
static void i915_gem_record_rings(struct drm_device *dev,
				  struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1209
	struct intel_ring_buffer *ring;
1210 1211 1212
	struct drm_i915_gem_request *request;
	int i, count;

1213
	for_each_ring(ring, dev_priv, i) {
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
		i915_record_ring_state(dev, error, ring);

		error->ring[i].batchbuffer =
			i915_error_first_batchbuffer(dev_priv, ring);

		error->ring[i].ringbuffer =
			i915_error_object_create(dev_priv, ring->obj);

		count = 0;
		list_for_each_entry(request, &ring->request_list, list)
			count++;

		error->ring[i].num_requests = count;
		error->ring[i].requests =
			kmalloc(count*sizeof(struct drm_i915_error_request),
				GFP_ATOMIC);
		if (error->ring[i].requests == NULL) {
			error->ring[i].num_requests = 0;
			continue;
		}

		count = 0;
		list_for_each_entry(request, &ring->request_list, list) {
			struct drm_i915_error_request *erq;

			erq = &error->ring[i].requests[count++];
			erq->seqno = request->seqno;
			erq->jiffies = request->emitted_jiffies;
1242
			erq->tail = request->tail;
1243 1244 1245 1246
		}
	}
}

1247 1248 1249 1250 1251 1252 1253 1254 1255
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1256 1257 1258
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1259
	struct drm_i915_gem_object *obj;
1260 1261
	struct drm_i915_error_state *error;
	unsigned long flags;
1262
	int i, pipe;
1263

1264 1265 1266
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1267 1268
	if (error)
		return;
1269

1270
	/* Account for pipe specific data like PIPE*STAT */
1271
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1272
	if (!error) {
1273 1274
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
1275 1276
	}

1277 1278
	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
		 dev->primary->index);
1279

1280
	kref_init(&error->ref);
1281 1282
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
B
Ben Widawsky 已提交
1283
	error->ccid = I915_READ(CCID);
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293

	if (HAS_PCH_SPLIT(dev))
		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
	else if (IS_VALLEYVIEW(dev))
		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
	else if (IS_GEN2(dev))
		error->ier = I915_READ16(IER);
	else
		error->ier = I915_READ(IER);

1294 1295
	for_each_pipe(pipe)
		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1296

1297
	if (INTEL_INFO(dev)->gen >= 6) {
1298
		error->error = I915_READ(ERROR_GEN6);
1299 1300
		error->done_reg = I915_READ(DONE_REG);
	}
1301

1302 1303 1304
	if (INTEL_INFO(dev)->gen == 7)
		error->err_int = I915_READ(GEN7_ERR_INT);

1305 1306
	i915_get_extra_instdone(dev, error->extra_instdone);

1307
	i915_gem_record_fences(dev, error);
1308
	i915_gem_record_rings(dev, error);
1309

1310
	/* Record buffers on the active and pinned lists. */
1311
	error->active_bo = NULL;
1312
	error->pinned_bo = NULL;
1313

1314 1315 1316 1317
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
C
Chris Wilson 已提交
1318
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1319 1320
		if (obj->pin_count)
			i++;
1321
	error->pinned_bo_count = i - error->active_bo_count;
1322

1323 1324
	error->active_bo = NULL;
	error->pinned_bo = NULL;
1325 1326
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1327
					   GFP_ATOMIC);
1328 1329 1330
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
1331 1332
	}

1333 1334
	if (error->active_bo)
		error->active_bo_count =
1335 1336 1337
			capture_active_bo(error->active_bo,
					  error->active_bo_count,
					  &dev_priv->mm.active_list);
1338 1339 1340

	if (error->pinned_bo)
		error->pinned_bo_count =
1341 1342
			capture_pinned_bo(error->pinned_bo,
					  error->pinned_bo_count,
C
Chris Wilson 已提交
1343
					  &dev_priv->mm.bound_list);
1344

1345 1346
	do_gettimeofday(&error->time);

1347
	error->overlay = intel_overlay_capture_error_state(dev);
1348
	error->display = intel_display_capture_error_state(dev);
1349

1350 1351 1352
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	if (dev_priv->gpu_error.first_error == NULL) {
		dev_priv->gpu_error.first_error = error;
1353 1354
		error = NULL;
	}
1355
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1356 1357

	if (error)
1358
		i915_error_state_free(&error->ref);
1359 1360 1361 1362 1363 1364
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
1365
	unsigned long flags;
1366

1367 1368 1369 1370
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1371 1372

	if (error)
1373
		kref_put(&error->ref, i915_error_state_free);
1374
}
1375 1376 1377
#else
#define i915_capture_error_state(x)
#endif
1378

1379
static void i915_report_and_clear_eir(struct drm_device *dev)
1380 1381
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1382
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1383
	u32 eir = I915_READ(EIR);
1384
	int pipe, i;
1385

1386 1387
	if (!eir)
		return;
1388

1389
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1390

1391 1392
	i915_get_extra_instdone(dev, instdone);

1393 1394 1395 1396
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1397 1398
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1399 1400
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1401 1402
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1403
			I915_WRITE(IPEIR_I965, ipeir);
1404
			POSTING_READ(IPEIR_I965);
1405 1406 1407
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1408 1409
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1410
			I915_WRITE(PGTBL_ER, pgtbl_err);
1411
			POSTING_READ(PGTBL_ER);
1412 1413 1414
		}
	}

1415
	if (!IS_GEN2(dev)) {
1416 1417
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1418 1419
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1420
			I915_WRITE(PGTBL_ER, pgtbl_err);
1421
			POSTING_READ(PGTBL_ER);
1422 1423 1424 1425
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
1426
		pr_err("memory refresh error:\n");
1427
		for_each_pipe(pipe)
1428
			pr_err("pipe %c stat: 0x%08x\n",
1429
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1430 1431 1432
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
1433 1434
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1435 1436
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1437
		if (INTEL_INFO(dev)->gen < 4) {
1438 1439
			u32 ipeir = I915_READ(IPEIR);

1440 1441 1442
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
1443
			I915_WRITE(IPEIR, ipeir);
1444
			POSTING_READ(IPEIR);
1445 1446 1447
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

1448 1449 1450 1451
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1452
			I915_WRITE(IPEIR_I965, ipeir);
1453
			POSTING_READ(IPEIR_I965);
1454 1455 1456 1457
		}
	}

	I915_WRITE(EIR, eir);
1458
	POSTING_READ(EIR);
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1481
void i915_handle_error(struct drm_device *dev, bool wedged)
1482 1483
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1484 1485
	struct intel_ring_buffer *ring;
	int i;
1486 1487 1488

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1489

1490
	if (wedged) {
1491 1492
		atomic_set(&dev_priv->gpu_error.reset_counter,
			   I915_RESET_IN_PROGRESS_FLAG);
1493

1494
		/*
1495 1496
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
1497
		 */
1498 1499
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
1500 1501
	}

1502
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
1503 1504
}

1505 1506 1507 1508 1509
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1510
	struct drm_i915_gem_object *obj;
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

1522 1523 1524
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
1525 1526 1527 1528 1529 1530
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1531
	obj = work->pending_flip_obj;
1532
	if (INTEL_INFO(dev)->gen >= 4) {
1533
		int dspsurf = DSPSURF(intel_crtc->plane);
1534 1535
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
					obj->gtt_offset;
1536
	} else {
1537
		int dspaddr = DSPADDR(intel_crtc->plane);
1538
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1539
							crtc->y * crtc->fb->pitches[0] +
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

1551 1552 1553
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1554
static int i915_enable_vblank(struct drm_device *dev, int pipe)
1555 1556
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1557
	unsigned long irqflags;
1558

1559
	if (!i915_pipe_enabled(dev, pipe))
1560
		return -EINVAL;
1561

1562
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1563
	if (INTEL_INFO(dev)->gen >= 4)
1564 1565
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1566
	else
1567 1568
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1569 1570 1571

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
1572
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1573
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1574

1575 1576 1577
	return 0;
}

1578
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1579 1580 1581 1582 1583 1584 1585 1586 1587
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1588
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1589 1590 1591 1592 1593
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1594
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1595 1596 1597 1598 1599 1600 1601 1602
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1603 1604
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1605 1606 1607 1608 1609
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
1610 1611 1612 1613
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1614
	u32 imr;
J
Jesse Barnes 已提交
1615 1616 1617 1618 1619 1620

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
1621
	if (pipe == 0)
J
Jesse Barnes 已提交
1622
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1623
	else
J
Jesse Barnes 已提交
1624 1625
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
1626 1627
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1628 1629 1630 1631 1632
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1633 1634 1635
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1636
static void i915_disable_vblank(struct drm_device *dev, int pipe)
1637 1638
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1639
	unsigned long irqflags;
1640

1641
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1642
	if (dev_priv->info->gen == 3)
1643
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
1644

1645 1646 1647 1648 1649 1650
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1651
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1652 1653 1654 1655 1656 1657
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1658
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1659
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1660 1661
}

1662
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1663 1664 1665 1666 1667
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1668 1669
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1670 1671 1672
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
1673 1674 1675 1676
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1677
	u32 imr;
J
Jesse Barnes 已提交
1678 1679

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1680 1681
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1682
	imr = I915_READ(VLV_IMR);
1683
	if (pipe == 0)
J
Jesse Barnes 已提交
1684
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1685
	else
J
Jesse Barnes 已提交
1686 1687 1688 1689 1690
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1691 1692
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1693
{
1694 1695 1696 1697 1698 1699 1700
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
1701 1702
	    i915_seqno_passed(ring->get_seqno(ring, false),
			      ring_last_seqno(ring))) {
1703
		/* Issue a wake-up to catch stuck h/w. */
B
Ben Widawsky 已提交
1704 1705 1706
		if (waitqueue_active(&ring->irq_queue)) {
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  ring->name);
1707 1708 1709 1710 1711 1712
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1713 1714
}

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	return false;
}

1729 1730 1731 1732
static bool i915_hangcheck_hung(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

1733
	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
1734 1735
		bool hung = true;

1736 1737 1738 1739
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
		i915_handle_error(dev, true);

		if (!IS_GEN2(dev)) {
1740 1741 1742
			struct intel_ring_buffer *ring;
			int i;

1743 1744 1745 1746 1747
			/* Is the chip hanging on a WAIT_FOR_EVENT?
			 * If so we can simply poke the RB_WAIT bit
			 * and break the hang. This should work on
			 * all but the second generation chipsets.
			 */
1748 1749
			for_each_ring(ring, dev_priv, i)
				hung &= !kick_ring(ring);
1750 1751
		}

1752
		return hung;
1753 1754 1755 1756 1757
	}

	return false;
}

B
Ben Gamari 已提交
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1768
	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1769 1770 1771
	struct intel_ring_buffer *ring;
	bool err = false, idle;
	int i;
1772

1773 1774 1775
	if (!i915_enable_hangcheck)
		return;

1776 1777 1778 1779 1780 1781 1782
	memset(acthd, 0, sizeof(acthd));
	idle = true;
	for_each_ring(ring, dev_priv, i) {
	    idle &= i915_hangcheck_ring_idle(ring, &err);
	    acthd[i] = intel_ring_get_active_head(ring);
	}

1783
	/* If all work is done then ACTHD clearly hasn't advanced. */
1784
	if (idle) {
1785 1786 1787 1788
		if (err) {
			if (i915_hangcheck_hung(dev))
				return;

1789
			goto repeat;
1790 1791
		}

1792
		dev_priv->gpu_error.hangcheck_count = 0;
1793 1794
		return;
	}
1795

1796
	i915_get_extra_instdone(dev, instdone);
1797 1798 1799 1800
	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
		   sizeof(acthd)) == 0 &&
	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
		   sizeof(instdone)) == 0) {
1801
		if (i915_hangcheck_hung(dev))
1802 1803
			return;
	} else {
1804
		dev_priv->gpu_error.hangcheck_count = 0;
1805

1806 1807 1808 1809
		memcpy(dev_priv->gpu_error.last_acthd, acthd,
		       sizeof(acthd));
		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
		       sizeof(instdone));
1810
	}
B
Ben Gamari 已提交
1811

1812
repeat:
B
Ben Gamari 已提交
1813
	/* Reset timer case chip hangs without another request being added */
1814
	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
1815
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
1816 1817
}

L
Linus Torvalds 已提交
1818 1819
/* drm_dma.h hooks
*/
1820
static void ironlake_irq_preinstall(struct drm_device *dev)
1821 1822 1823
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

1824 1825
	atomic_set(&dev_priv->irq_received, 0);

1826
	I915_WRITE(HWSTAM, 0xeffe);
1827

1828 1829 1830 1831
	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
1832
	POSTING_READ(DEIER);
1833 1834 1835 1836

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
1837
	POSTING_READ(GTIER);
1838 1839 1840 1841

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
1842
	POSTING_READ(SDEIER);
1843 1844
}

J
Jesse Barnes 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
/*
 * Enable digital hotplug on the PCH, and configure the DP short pulse
 * duration to 2ms (which is the minimum in the Display Port spec)
 *
 * This register is the same on all known PCH chips.
 */

static void ironlake_enable_pch_hotplug(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32	hotplug;

	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

1897
static int ironlake_irq_postinstall(struct drm_device *dev)
1898 1899 1900
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1901
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1902 1903
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
			   DE_AUX_CHANNEL_A;
1904
	u32 render_irqs;
1905
	u32 hotplug_mask;
1906
	u32 pch_irq_mask;
1907

1908
	dev_priv->irq_mask = ~display_mask;
1909 1910 1911

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
1912 1913
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1914
	POSTING_READ(DEIER);
1915

1916
	dev_priv->gt_irq_mask = ~0;
1917 1918

	I915_WRITE(GTIIR, I915_READ(GTIIR));
1919
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1920

1921 1922 1923
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
B
Ben Widawsky 已提交
1924 1925
			GEN6_BSD_USER_INTERRUPT |
			GEN6_BLITTER_USER_INTERRUPT;
1926 1927
	else
		render_irqs =
1928
			GT_USER_INTERRUPT |
1929
			GT_PIPE_NOTIFY |
1930 1931
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
1932
	POSTING_READ(GTIER);
1933

1934
	if (HAS_PCH_CPT(dev)) {
1935 1936 1937
		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
				SDE_PORTB_HOTPLUG_CPT |
				SDE_PORTC_HOTPLUG_CPT |
1938
				SDE_PORTD_HOTPLUG_CPT |
1939 1940
				SDE_GMBUS_CPT |
				SDE_AUX_MASK_CPT);
1941
	} else {
1942 1943 1944 1945
		hotplug_mask = (SDE_CRT_HOTPLUG |
				SDE_PORTB_HOTPLUG |
				SDE_PORTC_HOTPLUG |
				SDE_PORTD_HOTPLUG |
1946
				SDE_GMBUS |
1947
				SDE_AUX_MASK);
1948 1949
	}

1950
	pch_irq_mask = ~hotplug_mask;
1951 1952

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1953
	I915_WRITE(SDEIMR, pch_irq_mask);
1954
	I915_WRITE(SDEIER, hotplug_mask);
1955
	POSTING_READ(SDEIER);
1956

1957 1958
	ironlake_enable_pch_hotplug(dev);

1959 1960 1961 1962 1963 1964 1965
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1966 1967 1968
	return 0;
}

1969
static int ivybridge_irq_postinstall(struct drm_device *dev)
1970 1971 1972
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1973 1974 1975 1976
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
1977 1978
		DE_PLANEA_FLIP_DONE_IVB |
		DE_AUX_CHANNEL_A_IVB;
1979 1980
	u32 render_irqs;
	u32 hotplug_mask;
1981
	u32 pch_irq_mask;
1982 1983 1984 1985 1986 1987

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
1988 1989 1990 1991 1992
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
1993 1994
	POSTING_READ(DEIER);

1995
	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1996 1997 1998 1999

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);

B
Ben Widawsky 已提交
2000
	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2001
		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2002 2003 2004 2005 2006 2007
	I915_WRITE(GTIER, render_irqs);
	POSTING_READ(GTIER);

	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
			SDE_PORTB_HOTPLUG_CPT |
			SDE_PORTC_HOTPLUG_CPT |
2008
			SDE_PORTD_HOTPLUG_CPT |
2009 2010
			SDE_GMBUS_CPT |
			SDE_AUX_MASK_CPT);
2011
	pch_irq_mask = ~hotplug_mask;
2012 2013

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2014
	I915_WRITE(SDEIMR, pch_irq_mask);
2015 2016 2017
	I915_WRITE(SDEIER, hotplug_mask);
	POSTING_READ(SDEIER);

2018 2019
	ironlake_enable_pch_hotplug(dev);

2020 2021 2022
	return 0;
}

J
Jesse Barnes 已提交
2023 2024 2025 2026
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2027
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2028
	u32 render_irqs;
J
Jesse Barnes 已提交
2029 2030 2031
	u16 msid;

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2032 2033 2034
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2035 2036
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2037 2038 2039 2040 2041 2042 2043
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

	/* Hack for broken MSIs on VLV */
	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
	pci_read_config_word(dev->pdev, 0x98, &msid);
	msid &= 0xff; /* mask out delivery bits */
	msid |= (1<<14);
	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);

2055 2056 2057
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2058 2059 2060 2061 2062 2063 2064
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2065
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2066
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2067 2068
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);

J
Jesse Barnes 已提交
2069 2070 2071 2072
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2073
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2074 2075 2076 2077

	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
		GEN6_BLITTER_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
J
Jesse Barnes 已提交
2078 2079 2080 2081 2082 2083 2084 2085 2086
	POSTING_READ(GTIER);

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2087 2088 2089 2090 2091 2092 2093 2094 2095

	return 0;
}

static void valleyview_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2096 2097 2098 2099 2100 2101 2102
	/* Note HDMI and DP share bits */
	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2103
	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
J
Jesse Barnes 已提交
2104
		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2105
	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
J
Jesse Barnes 已提交
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
		hotplug_en |= CRT_HOTPLUG_INT_EN;
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
	}

	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
}

static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2137
static void ironlake_irq_uninstall(struct drm_device *dev)
2138 2139
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2140 2141 2142 2143

	if (!dev_priv)
		return;

2144 2145 2146 2147 2148 2149 2150 2151 2152
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2153 2154 2155 2156

	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2157 2158
}

2159
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2160 2161
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2162
	int pipe;
2163

2164
	atomic_set(&dev_priv->irq_received, 0);
2165

2166 2167
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2168 2169 2170
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2202
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2251
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
		    drm_handle_vblank(dev, 0)) {
			if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
				intel_prepare_page_flip(dev, 0);
				intel_finish_page_flip(dev, 0);
				flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
			}
		}

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
		    drm_handle_vblank(dev, 1)) {
			if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
				intel_prepare_page_flip(dev, 1);
				intel_finish_page_flip(dev, 1);
				flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
			}
		}

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2307
	I915_WRITE16(HWSTAM, 0xeffe);
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2318
	u32 enable_mask;
2319 2320 2321 2322

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2341
	if (I915_HAS_HOTPLUG(dev)) {
2342 2343 2344
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	intel_opregion_enable_asle(dev);

	return 0;
}

static void i915_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en;

2365
	if (I915_HAS_HOTPLUG(dev)) {
2366
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2367 2368 2369 2370 2371 2372 2373

		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2374
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2375
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2376
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
			hotplug_en |= CRT_HOTPLUG_INT_EN;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
}

2389
static irqreturn_t i915_irq_handler(int irq, void *arg)
2390 2391 2392
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2393
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2394
	unsigned long irqflags;
2395 2396 2397 2398 2399 2400 2401 2402
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	u32 flip[2] = {
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
	};
	int pipe, ret = IRQ_NONE;
2403 2404 2405 2406

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
2407 2408
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
2409
		bool blc_event = false;
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

2424
			/* Clear the PIPE*STAT regs before the IIR */
2425 2426 2427 2428 2429
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
2430
				irq_received = true;
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2450
			POSTING_READ(PORT_HOTPLUG_STAT);
2451 2452
		}

2453
		I915_WRITE(IIR, iir & ~flip_mask);
2454 2455 2456 2457 2458 2459
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
2460 2461 2462
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
2463
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2464
			    drm_handle_vblank(dev, pipe)) {
2465 2466 2467 2468 2469
				if (iir & flip[plane]) {
					intel_prepare_page_flip(dev, plane);
					intel_finish_page_flip(dev, pipe);
					flip_mask &= ~flip[plane];
				}
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
			}

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
2494
		ret = IRQ_HANDLED;
2495
		iir = new_iir;
2496
	} while (iir & ~flip_mask);
2497

2498
	i915_update_dri1_breadcrumb(dev);
2499

2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2513
	I915_WRITE16(HWSTAM, 0xffff);
2514 2515
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
2516
		I915_WRITE(PIPESTAT(pipe), 0);
2517 2518
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

2532 2533
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2546
	u32 enable_mask;
2547 2548 2549
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
2550
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2551
			       I915_DISPLAY_PORT_INTERRUPT |
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
2563 2564 2565

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;
2566
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

	intel_opregion_enable_asle(dev);

	return 0;
}

static void i965_hpd_irq_setup(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 hotplug_en;

2600 2601 2602 2603 2604 2605 2606 2607
	/* Note HDMI and DP share hotplug bits */
	hotplug_en = 0;
	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
	if (IS_G4X(dev)) {
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	} else {
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
	}
2619 2620
	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
		hotplug_en |= CRT_HOTPLUG_INT_EN;
2621

2622 2623 2624 2625 2626 2627 2628 2629
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		   */
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
	}
2630

2631
	/* Ignore TV since it's buggy */
2632

2633
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2634 2635
}

2636
static irqreturn_t i965_irq_handler(int irq, void *arg)
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
2651 2652
		bool blc_event = false;

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
2687
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

2708
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
2709 2710
			intel_prepare_page_flip(dev, 0);

2711
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
2712 2713 2714
			intel_prepare_page_flip(dev, 1);

		for_each_pipe(pipe) {
2715
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2716
			    drm_handle_vblank(dev, pipe)) {
2717 2718
				i915_pageflip_stall_check(dev, pipe);
				intel_finish_page_flip(dev, pipe);
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
			}

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

2729 2730 2731
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

2750
	i915_update_dri1_breadcrumb(dev);
2751

2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

2763 2764
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

2778 2779
void intel_irq_init(struct drm_device *dev)
{
2780 2781 2782
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2783
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
2784
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
2785
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
2786

2787 2788
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
2789 2790
		    (unsigned long) dev);

2791
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
2792

2793 2794
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2795
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2796 2797 2798 2799
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

2800 2801 2802 2803
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
2804 2805
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
2806 2807 2808 2809 2810 2811 2812
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
2813
		dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
2814
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
		/* Share pre & uninstall handlers with ILK/SNB */
		dev->driver->irq_handler = ivybridge_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
	} else {
C
Chris Wilson 已提交
2830 2831 2832 2833 2834
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2835 2836 2837 2838 2839
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
2840
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
2841
		} else {
2842 2843 2844 2845
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
2846
			dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
C
Chris Wilson 已提交
2847
		}
2848 2849 2850 2851
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
2852 2853 2854 2855 2856 2857 2858 2859

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
}