omap4-common.c 6.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * OMAP4 specific common source file.
 *
 * Copyright (C) 2010 Texas Instruments, Inc.
 * Author:
 *	Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
 *
 * This program is free software,you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/platform_device.h>
18
#include <linux/memblock.h>
19 20 21

#include <asm/hardware/gic.h>
#include <asm/hardware/cache-l2x0.h>
22
#include <asm/mach/map.h>
23
#include <asm/memblock.h>
24

25
#include <plat/irqs.h>
26
#include <plat/sram.h>
27
#include <plat/omap-secure.h>
28
#include <plat/mmc.h>
29

30
#include <mach/hardware.h>
31
#include <mach/omap-wakeupgen.h>
32 33

#include "common.h"
34
#include "hsmmc.h"
35
#include "omap4-sar-layout.h"
36
#include <linux/export.h>
37 38

#ifdef CONFIG_CACHE_L2X0
39
static void __iomem *l2cache_base;
40 41
#endif

42 43
static void __iomem *sar_ram_base;

44 45 46 47 48 49
#ifdef CONFIG_OMAP4_ERRATA_I688
/* Used to implement memory barrier on DRAM path */
#define OMAP4_DRAM_BARRIER_VA			0xfe600000

void __iomem *dram_sync, *sram_sync;

50 51 52
static phys_addr_t paddr;
static u32 size;

53 54 55 56 57 58 59 60
void omap_bus_sync(void)
{
	if (dram_sync && sram_sync) {
		writel_relaxed(readl_relaxed(dram_sync), dram_sync);
		writel_relaxed(readl_relaxed(sram_sync), sram_sync);
		isb();
	}
}
61
EXPORT_SYMBOL(omap_bus_sync);
62

63 64
/* Steal one page physical memory for barrier implementation */
int __init omap_barrier_reserve_memblock(void)
65 66 67
{

	size = ALIGN(PAGE_SIZE, SZ_1M);
68 69
	paddr = arm_memblock_steal(size, SZ_1M);

70 71 72 73 74 75 76
	return 0;
}

void __init omap_barriers_init(void)
{
	struct map_desc dram_io_desc[1];

77 78 79 80 81 82 83 84 85 86 87 88
	dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
	dram_io_desc[0].pfn = __phys_to_pfn(paddr);
	dram_io_desc[0].length = size;
	dram_io_desc[0].type = MT_MEMORY_SO;
	iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
	dram_sync = (void __iomem *) dram_io_desc[0].virtual;
	sram_sync = (void __iomem *) OMAP4_SRAM_VA;

	pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
		(long long) paddr, dram_io_desc[0].virtual);

}
89 90 91
#else
void __init omap_barriers_init(void)
{}
92 93
#endif

94 95
void __init gic_init_irq(void)
{
96 97 98
	void __iomem *omap_irq_base;
	void __iomem *gic_dist_base_addr;

99 100 101 102 103
	/* Static mapping, never released */
	gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
	BUG_ON(!gic_dist_base_addr);

	/* Static mapping, never released */
104 105
	omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
	BUG_ON(!omap_irq_base);
106

107 108
	omap_wakeupgen_init();

109
	gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
110 111 112
}

#ifdef CONFIG_CACHE_L2X0
113

114 115 116 117 118
void __iomem *omap4_get_l2cache_base(void)
{
	return l2cache_base;
}

119 120 121 122 123 124
static void omap4_l2x0_disable(void)
{
	/* Disable PL310 L2 Cache controller */
	omap_smc1(0x102, 0x0);
}

125 126 127 128 129 130
static void omap4_l2x0_set_debug(unsigned long val)
{
	/* Program PL310 L2 Cache controller debug register */
	omap_smc1(0x100, val);
}

131 132
static int __init omap_l2_cache_init(void)
{
133 134
	u32 aux_ctrl = 0;

135 136 137 138 139 140 141 142 143
	/*
	 * To avoid code running on other OMAPs in
	 * multi-omap builds
	 */
	if (!cpu_is_omap44xx())
		return -ENODEV;

	/* Static mapping, never released */
	l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
144 145
	if (WARN_ON(!l2cache_base))
		return -ENOMEM;
146 147

	/*
148 149 150
	 * 16-way associativity, parity disabled
	 * Way size - 32KB (es1.0)
	 * Way size - 64KB (es2.0 +)
151
	 */
152 153 154 155 156
	aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
			(0x1 << 25) |
			(0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
			(0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));

157
	if (omap_rev() == OMAP4430_REV_ES1_0) {
158
		aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
159 160
	} else {
		aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
161
			(1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
162
			(1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
163 164
			(1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
			(1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
165 166 167 168 169 170
	}
	if (omap_rev() != OMAP4430_REV_ES1_0)
		omap_smc1(0x109, aux_ctrl);

	/* Enable PL310 L2 Cache controller */
	omap_smc1(0x102, 0x1);
171 172

	l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
173

174 175 176 177 178
	/*
	 * Override default outer_cache.disable with a OMAP4
	 * specific one
	*/
	outer_cache.disable = omap4_l2x0_disable;
179
	outer_cache.set_debug = omap4_l2x0_set_debug;
180

181 182 183 184
	return 0;
}
early_initcall(omap_l2_cache_init);
#endif
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

void __iomem *omap4_get_sar_ram_base(void)
{
	return sar_ram_base;
}

/*
 * SAR RAM used to save and restore the HW
 * context in low power modes
 */
static int __init omap4_sar_ram_init(void)
{
	/*
	 * To avoid code running on other OMAPs in
	 * multi-omap builds
	 */
	if (!cpu_is_omap44xx())
		return -ENOMEM;

	/* Static mapping, never released */
	sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
	if (WARN_ON(!sar_ram_base))
		return -ENOMEM;

	return 0;
}
early_initcall(omap4_sar_ram_init);
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267

#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
static int omap4_twl6030_hsmmc_late_init(struct device *dev)
{
	int irq = 0;
	struct platform_device *pdev = container_of(dev,
				struct platform_device, dev);
	struct omap_mmc_platform_data *pdata = dev->platform_data;

	/* Setting MMC1 Card detect Irq */
	if (pdev->id == 0) {
		irq = twl6030_mmc_card_detect_config();
		if (irq < 0) {
			dev_err(dev, "%s: Error card detect config(%d)\n",
				__func__, irq);
			return irq;
		}
		pdata->slots[0].card_detect_irq = irq;
		pdata->slots[0].card_detect = twl6030_mmc_card_detect;
	}
	return 0;
}

static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;

	/* dev can be null if CONFIG_MMC_OMAP_HS is not set */
	if (!dev) {
		pr_err("Failed %s\n", __func__);
		return;
	}
	pdata = dev->platform_data;
	pdata->init =	omap4_twl6030_hsmmc_late_init;
}

int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
{
	struct omap2_hsmmc_info *c;

	omap_hsmmc_init(controllers);
	for (c = controllers; c->mmc; c++) {
		/* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
		if (!c->pdev)
			continue;
		omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
	}

	return 0;
}
#else
int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
{
	return 0;
}
#endif