omap4-common.c 2.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * OMAP4 specific common source file.
 *
 * Copyright (C) 2010 Texas Instruments, Inc.
 * Author:
 *	Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
 *
 * This program is free software,you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/platform_device.h>

#include <asm/hardware/gic.h>
#include <asm/hardware/cache-l2x0.h>

22 23
#include <plat/irqs.h>

24
#include <mach/hardware.h>
25 26

#include "common.h"
27 28 29 30 31 32 33

#ifdef CONFIG_CACHE_L2X0
void __iomem *l2cache_base;
#endif

void __init gic_init_irq(void)
{
34 35 36
	void __iomem *omap_irq_base;
	void __iomem *gic_dist_base_addr;

37 38 39 40 41
	/* Static mapping, never released */
	gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
	BUG_ON(!gic_dist_base_addr);

	/* Static mapping, never released */
42 43
	omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
	BUG_ON(!omap_irq_base);
44

45
	gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
46 47 48
}

#ifdef CONFIG_CACHE_L2X0
49 50 51 52 53 54 55

static void omap4_l2x0_disable(void)
{
	/* Disable PL310 L2 Cache controller */
	omap_smc1(0x102, 0x0);
}

56 57 58 59 60 61
static void omap4_l2x0_set_debug(unsigned long val)
{
	/* Program PL310 L2 Cache controller debug register */
	omap_smc1(0x100, val);
}

62 63
static int __init omap_l2_cache_init(void)
{
64 65
	u32 aux_ctrl = 0;

66 67 68 69 70 71 72 73 74
	/*
	 * To avoid code running on other OMAPs in
	 * multi-omap builds
	 */
	if (!cpu_is_omap44xx())
		return -ENODEV;

	/* Static mapping, never released */
	l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
75 76
	if (WARN_ON(!l2cache_base))
		return -ENOMEM;
77 78

	/*
79 80 81
	 * 16-way associativity, parity disabled
	 * Way size - 32KB (es1.0)
	 * Way size - 64KB (es2.0 +)
82
	 */
83 84 85 86 87
	aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
			(0x1 << 25) |
			(0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
			(0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));

88
	if (omap_rev() == OMAP4430_REV_ES1_0) {
89
		aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
90 91
	} else {
		aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
92
			(1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
93
			(1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
94 95
			(1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
			(1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
96 97 98 99 100 101
	}
	if (omap_rev() != OMAP4430_REV_ES1_0)
		omap_smc1(0x109, aux_ctrl);

	/* Enable PL310 L2 Cache controller */
	omap_smc1(0x102, 0x1);
102 103

	l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
104

105 106 107 108 109
	/*
	 * Override default outer_cache.disable with a OMAP4
	 * specific one
	*/
	outer_cache.disable = omap4_l2x0_disable;
110
	outer_cache.set_debug = omap4_l2x0_set_debug;
111

112 113 114 115
	return 0;
}
early_initcall(omap_l2_cache_init);
#endif