skge.c 96.2 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
 * Ethernet adapters. Based on earlier sk98lin, e100 and
 * FreeBSD if_sk drivers.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
10
 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
14
 * the Free Software Foundation; either version 2 of the License.
15 16 17 18 19 20 21 22 23 24 25
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

26
#include <linux/in.h>
27 28 29 30 31 32 33 34 35 36 37
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/if_vlan.h>
#include <linux/ip.h>
#include <linux/delay.h>
#include <linux/crc32.h>
A
Al Viro 已提交
38
#include <linux/dma-mapping.h>
39
#include <linux/mii.h>
40 41 42 43 44
#include <asm/irq.h>

#include "skge.h"

#define DRV_NAME		"skge"
S
Stephen Hemminger 已提交
45
#define DRV_VERSION		"1.9"
46 47 48 49 50
#define PFX			DRV_NAME " "

#define DEFAULT_TX_RING_SIZE	128
#define DEFAULT_RX_RING_SIZE	512
#define MAX_TX_RING_SIZE	1024
51
#define TX_LOW_WATER		(MAX_SKB_FRAGS + 1)
52
#define MAX_RX_RING_SIZE	4096
53 54
#define RX_COPY_THRESHOLD	128
#define RX_BUF_SIZE		1536
55 56 57 58
#define PHY_RETRIES	        1000
#define ETH_JUMBO_MTU		9000
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
59
#define BLINK_MS		250
S
Stephen Hemminger 已提交
60
#define LINK_HZ			(HZ/2)
61 62

MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
63
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
64 65 66 67 68 69 70 71 72 73 74 75
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

static const u32 default_msg
	= NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
	  | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;

static int debug = -1;	/* defaults above */
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

static const struct pci_device_id skge_id_table[] = {
76 77 78 79 80
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
81
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },	/* DGE-530T */
82 83 84 85
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
	{ PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
	{ PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
86
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
87 88 89 90 91 92
	{ 0 }
};
MODULE_DEVICE_TABLE(pci, skge_id_table);

static int skge_up(struct net_device *dev);
static int skge_down(struct net_device *dev);
93
static void skge_phy_reset(struct skge_port *skge);
94
static void skge_tx_clean(struct net_device *dev);
95 96
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
97 98 99 100
static void genesis_get_stats(struct skge_port *skge, u64 *data);
static void yukon_get_stats(struct skge_port *skge, u64 *data);
static void yukon_init(struct skge_hw *hw, int port);
static void genesis_mac_init(struct skge_hw *hw, int port);
101
static void genesis_link_up(struct skge_port *skge);
102

103
/* Avoid conditionals by using array */
104 105 106 107
static const int txqaddr[] = { Q_XA1, Q_XA2 };
static const int rxqaddr[] = { Q_R1, Q_R2 };
static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
108
static const u32 irqmask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
109 110 111

static int skge_get_regs_len(struct net_device *dev)
{
112
	return 0x4000;
113 114 115
}

/*
116 117 118
 * Returns copy of whole control register region
 * Note: skip RAM address register because accessing it will
 * 	 cause bus hangs!
119 120 121 122 123 124 125 126
 */
static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct skge_port *skge = netdev_priv(dev);
	const void __iomem *io = skge->hw->regs;

	regs->version = 1;
127 128
	memset(p, 0, regs->len);
	memcpy_fromio(p, io, B3_RAM_ADDR);
129

130 131
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
		      regs->len - B3_RI_WTO_R1);
132 133
}

S
Stephen Hemminger 已提交
134
/* Wake on Lan only supported on Yukon chips with rev 1 or above */
135 136 137
static int wol_supported(const struct skge_hw *hw)
{
	return !((hw->chip_id == CHIP_ID_GENESIS ||
138
		  (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
}

static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);

	wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
	wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
}

static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

154
	if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
		return -EOPNOTSUPP;

	if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
		return -EOPNOTSUPP;

	skge->wol = wol->wolopts == WAKE_MAGIC;

	if (skge->wol) {
		memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);

		skge_write16(hw, WOL_CTRL_STAT,
			     WOL_CTL_ENA_PME_ON_MAGIC_PKT |
			     WOL_CTL_ENA_MAGIC_PKT_UNIT);
	} else
		skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);

	return 0;
}

S
Stephen Hemminger 已提交
174 175
/* Determine supported/advertised modes based on hardware.
 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
176 177 178 179 180
 */
static u32 skge_supported_modes(const struct skge_hw *hw)
{
	u32 supported;

181
	if (hw->copper) {
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
		supported = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg| SUPPORTED_TP;

		if (hw->chip_id == CHIP_ID_GENESIS)
			supported &= ~(SUPPORTED_10baseT_Half
					     | SUPPORTED_10baseT_Full
					     | SUPPORTED_100baseT_Half
					     | SUPPORTED_100baseT_Full);

		else if (hw->chip_id == CHIP_ID_YUKON)
			supported &= ~SUPPORTED_1000baseT_Half;
	} else
199 200
		supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
			| SUPPORTED_FIBRE | SUPPORTED_Autoneg;
201 202 203

	return supported;
}
204 205 206 207 208 209 210 211

static int skge_get_settings(struct net_device *dev,
			     struct ethtool_cmd *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	ecmd->transceiver = XCVR_INTERNAL;
212
	ecmd->supported = skge_supported_modes(hw);
213

214
	if (hw->copper) {
215 216
		ecmd->port = PORT_TP;
		ecmd->phy_address = hw->phy_addr;
217
	} else
218 219 220 221 222 223 224 225 226 227 228 229 230
		ecmd->port = PORT_FIBRE;

	ecmd->advertising = skge->advertising;
	ecmd->autoneg = skge->autoneg;
	ecmd->speed = skge->speed;
	ecmd->duplex = skge->duplex;
	return 0;
}

static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	const struct skge_hw *hw = skge->hw;
231
	u32 supported = skge_supported_modes(hw);
232 233

	if (ecmd->autoneg == AUTONEG_ENABLE) {
234 235 236
		ecmd->advertising = supported;
		skge->duplex = -1;
		skge->speed = -1;
237
	} else {
238 239
		u32 setting;

240
		switch (ecmd->speed) {
241
		case SPEED_1000:
242 243 244 245 246 247
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
248 249
			break;
		case SPEED_100:
250 251 252 253 254 255 256 257
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

258
		case SPEED_10:
259 260 261 262 263
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
264 265 266 267 268
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
269 270 271 272 273 274

		if ((setting & supported) == 0)
			return -EINVAL;

		skge->speed = ecmd->speed;
		skge->duplex = ecmd->duplex;
275 276 277 278 279
	}

	skge->autoneg = ecmd->autoneg;
	skge->advertising = ecmd->advertising;

280 281 282
	if (netif_running(dev))
		skge_phy_reset(skge);

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	return (0);
}

static void skge_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct skge_port *skge = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(skge->hw->pdev));
}

static const struct skge_stat {
	char 	   name[ETH_GSTRING_LEN];
	u16	   xmac_offset;
	u16	   gma_offset;
} skge_stats[] = {
	{ "tx_bytes",		XM_TXO_OK_HI,  GM_TXO_OK_HI },
	{ "rx_bytes",		XM_RXO_OK_HI,  GM_RXO_OK_HI },

	{ "tx_broadcast",	XM_TXF_BC_OK,  GM_TXF_BC_OK },
	{ "rx_broadcast",	XM_RXF_BC_OK,  GM_RXF_BC_OK },
	{ "tx_multicast",	XM_TXF_MC_OK,  GM_TXF_MC_OK },
	{ "rx_multicast",	XM_RXF_MC_OK,  GM_RXF_MC_OK },
	{ "tx_unicast",		XM_TXF_UC_OK,  GM_TXF_UC_OK },
	{ "rx_unicast",		XM_RXF_UC_OK,  GM_RXF_UC_OK },
	{ "tx_mac_pause",	XM_TXF_MPAUSE, GM_TXF_MPAUSE },
	{ "rx_mac_pause",	XM_RXF_MPAUSE, GM_RXF_MPAUSE },

	{ "collisions",		XM_TXF_SNG_COL, GM_TXF_SNG_COL },
	{ "multi_collisions",	XM_TXF_MUL_COL, GM_TXF_MUL_COL },
	{ "aborted",		XM_TXF_ABO_COL, GM_TXF_ABO_COL },
	{ "late_collision",	XM_TXF_LAT_COL, GM_TXF_LAT_COL },
	{ "fifo_underrun",	XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
	{ "fifo_overflow",	XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },

	{ "rx_toolong",		XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_jabber",		XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
	{ "rx_runt",		XM_RXE_RUNT, 	GM_RXE_FRAG },
	{ "rx_too_long",	XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
	{ "rx_fcs_error",	XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
};

static int skge_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(skge_stats);
}

static void skge_get_ethtool_stats(struct net_device *dev,
				   struct ethtool_stats *stats, u64 *data)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->hw->chip_id == CHIP_ID_GENESIS)
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);
}

/* Use hardware MIB variables for critical path statistics and
 * transmit feedback not reported at interrupt.
 * Other errors are accounted for in interrupt handler.
 */
static struct net_device_stats *skge_get_stats(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	u64 data[ARRAY_SIZE(skge_stats)];

	if (skge->hw->chip_id == CHIP_ID_GENESIS)
		genesis_get_stats(skge, data);
	else
		yukon_get_stats(skge, data);

	skge->net_stats.tx_bytes = data[0];
	skge->net_stats.rx_bytes = data[1];
	skge->net_stats.tx_packets = data[2] + data[4] + data[6];
	skge->net_stats.rx_packets = data[3] + data[5] + data[7];
362
	skge->net_stats.multicast = data[3] + data[5];
363 364 365 366 367 368 369 370 371 372
	skge->net_stats.collisions = data[10];
	skge->net_stats.tx_aborted_errors = data[12];

	return &skge->net_stats;
}

static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	int i;

373
	switch (stringset) {
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       skge_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static void skge_get_ring_param(struct net_device *dev,
				struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);

	p->rx_max_pending = MAX_RX_RING_SIZE;
	p->tx_max_pending = MAX_TX_RING_SIZE;
	p->rx_mini_max_pending = 0;
	p->rx_jumbo_max_pending = 0;

	p->rx_pending = skge->rx_ring.count;
	p->tx_pending = skge->tx_ring.count;
	p->rx_mini_pending = 0;
	p->rx_jumbo_pending = 0;
}

static int skge_set_ring_param(struct net_device *dev,
			       struct ethtool_ringparam *p)
{
	struct skge_port *skge = netdev_priv(dev);
402
	int err;
403 404

	if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
405
	    p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
406 407 408 409 410 411 412
		return -EINVAL;

	skge->rx_ring.count = p->rx_pending;
	skge->tx_ring.count = p->tx_pending;

	if (netif_running(dev)) {
		skge_down(dev);
413 414 415
		err = skge_up(dev);
		if (err)
			dev_close(dev);
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
	}

	return 0;
}

static u32 skge_get_msglevel(struct net_device *netdev)
{
	struct skge_port *skge = netdev_priv(netdev);
	return skge->msg_enable;
}

static void skge_set_msglevel(struct net_device *netdev, u32 value)
{
	struct skge_port *skge = netdev_priv(netdev);
	skge->msg_enable = value;
}

static int skge_nway_reset(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
		return -EINVAL;

440
	skge_phy_reset(skge);
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	return 0;
}

static int skge_set_sg(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	if (hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;
	return ethtool_op_set_sg(dev, data);
}

static int skge_set_tx_csum(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;

	if (hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;

	return ethtool_op_set_tx_csum(dev, data);
}

static u32 skge_get_rx_csum(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	return skge->rx_csum;
}

/* Only Yukon supports checksum offload. */
static int skge_set_rx_csum(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);

	if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
		return -EOPNOTSUPP;

	skge->rx_csum = data;
	return 0;
}

static void skge_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);

489 490 491
	ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
		|| (skge->flow_control == FLOW_MODE_SYM_OR_REM);
	ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
492

493
	ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
494 495 496 497 498 499
}

static int skge_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
500
	struct ethtool_pauseparam old;
501

502 503 504 505 506 507 508 509 510 511 512 513 514 515
	skge_get_pauseparam(dev, &old);

	if (ecmd->autoneg != old.autoneg)
		skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
	else {
		if (ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYMMETRIC;
		else if (ecmd->rx_pause && !ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_SYM_OR_REM;
		else if (!ecmd->rx_pause && ecmd->tx_pause)
			skge->flow_control = FLOW_MODE_LOC_SEND;
		else
			skge->flow_control = FLOW_MODE_NONE;
	}
516

517 518
	if (netif_running(dev))
		skge_phy_reset(skge);
519

520 521 522 523 524 525
	return 0;
}

/* Chip internal frequency for clock calculations */
static inline u32 hwkhz(const struct skge_hw *hw)
{
526
	return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
527 528
}

S
Stephen Hemminger 已提交
529
/* Chip HZ to microseconds */
530 531 532 533 534
static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
{
	return (ticks * 1000) / hwkhz(hw);
}

S
Stephen Hemminger 已提交
535
/* Microseconds to chip HZ */
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
{
	return hwkhz(hw) * usec / 1000;
}

static int skge_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

	ecmd->rx_coalesce_usecs = 0;
	ecmd->tx_coalesce_usecs = 0;

	if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
		u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
		u32 msk = skge_read32(hw, B2_IRQM_MSK);

		if (msk & rxirqmask[port])
			ecmd->rx_coalesce_usecs = delay;
		if (msk & txirqmask[port])
			ecmd->tx_coalesce_usecs = delay;
	}

	return 0;
}

/* Note: interrupt timer is per board, but can turn on/off per port */
static int skge_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u32 msk = skge_read32(hw, B2_IRQM_MSK);
	u32 delay = 25;

	if (ecmd->rx_coalesce_usecs == 0)
		msk &= ~rxirqmask[port];
	else if (ecmd->rx_coalesce_usecs < 25 ||
		 ecmd->rx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= rxirqmask[port];
		delay = ecmd->rx_coalesce_usecs;
	}

	if (ecmd->tx_coalesce_usecs == 0)
		msk &= ~txirqmask[port];
	else if (ecmd->tx_coalesce_usecs < 25 ||
		 ecmd->tx_coalesce_usecs > 33333)
		return -EINVAL;
	else {
		msk |= txirqmask[port];
		delay = min(delay, ecmd->rx_coalesce_usecs);
	}

	skge_write32(hw, B2_IRQM_MSK, msk);
	if (msk == 0)
		skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
	else {
		skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
		skge_write32(hw, B2_IRQM_CTRL, TIM_START);
	}
	return 0;
}

604 605
enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
static void skge_led(struct skge_port *skge, enum led_mode mode)
606
{
607 608 609
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

610
	mutex_lock(&hw->phy_mutex);
611
	if (hw->chip_id == CHIP_ID_GENESIS) {
612 613
		switch (mode) {
		case LED_MODE_OFF:
S
Stephen Hemminger 已提交
614 615 616 617 618 619
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
			else {
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
			}
620 621 622 623
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
			break;
624

625 626 627
		case LED_MODE_ON:
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
628

629 630
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
			skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
631

632
			break;
633

634 635 636 637
		case LED_MODE_TST:
			skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
			skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
638

S
Stephen Hemminger 已提交
639 640 641 642 643 644 645 646
			if (hw->phy_type == SK_PHY_BCOM)
				xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
			else {
				skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
				skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
				skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
			}

647
		}
648
	} else {
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
		switch (mode) {
		case LED_MODE_OFF:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_OFF)  |
				     PHY_M_LED_MO_10(MO_LED_OFF)   |
				     PHY_M_LED_MO_100(MO_LED_OFF)  |
				     PHY_M_LED_MO_1000(MO_LED_OFF) |
				     PHY_M_LED_MO_RX(MO_LED_OFF));
			break;
		case LED_MODE_ON:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
				     PHY_M_LED_PULS_DUR(PULS_170MS) |
				     PHY_M_LED_BLINK_RT(BLINK_84MS) |
				     PHY_M_LEDC_TX_CTRL |
				     PHY_M_LEDC_DP_CTRL);
665

666 667 668 669 670 671 672 673 674 675 676 677 678 679
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_RX(MO_LED_OFF) |
				     (skge->speed == SPEED_100 ?
				      PHY_M_LED_MO_100(MO_LED_ON) : 0));
			break;
		case LED_MODE_TST:
			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
			gm_phy_write(hw, port, PHY_MARV_LED_OVER,
				     PHY_M_LED_MO_DUP(MO_LED_ON)  |
				     PHY_M_LED_MO_10(MO_LED_ON)   |
				     PHY_M_LED_MO_100(MO_LED_ON)  |
				     PHY_M_LED_MO_1000(MO_LED_ON) |
				     PHY_M_LED_MO_RX(MO_LED_ON));
		}
680
	}
681
	mutex_unlock(&hw->phy_mutex);
682 683 684 685 686 687
}

/* blink LED's for finding board */
static int skge_phys_id(struct net_device *dev, u32 data)
{
	struct skge_port *skge = netdev_priv(dev);
688 689
	unsigned long ms;
	enum led_mode mode = LED_MODE_TST;
690

691
	if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
692 693 694
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
	else
		ms = data * 1000;
695

696 697 698
	while (ms > 0) {
		skge_led(skge, mode);
		mode ^= LED_MODE_TST;
699

700 701 702 703
		if (msleep_interruptible(BLINK_MS))
			break;
		ms -= BLINK_MS;
	}
704

705 706
	/* back to regular LED state */
	skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
707 708 709 710

	return 0;
}

711
static const struct ethtool_ops skge_ethtool_ops = {
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	.get_settings	= skge_get_settings,
	.set_settings	= skge_set_settings,
	.get_drvinfo	= skge_get_drvinfo,
	.get_regs_len	= skge_get_regs_len,
	.get_regs	= skge_get_regs,
	.get_wol	= skge_get_wol,
	.set_wol	= skge_set_wol,
	.get_msglevel	= skge_get_msglevel,
	.set_msglevel	= skge_set_msglevel,
	.nway_reset	= skge_nway_reset,
	.get_link	= ethtool_op_get_link,
	.get_ringparam	= skge_get_ring_param,
	.set_ringparam	= skge_set_ring_param,
	.get_pauseparam = skge_get_pauseparam,
	.set_pauseparam = skge_set_pauseparam,
	.get_coalesce	= skge_get_coalesce,
	.set_coalesce	= skge_set_coalesce,
	.get_sg		= ethtool_op_get_sg,
	.set_sg		= skge_set_sg,
	.get_tx_csum	= ethtool_op_get_tx_csum,
	.set_tx_csum	= skge_set_tx_csum,
	.get_rx_csum	= skge_get_rx_csum,
	.set_rx_csum	= skge_set_rx_csum,
	.get_strings	= skge_get_strings,
	.phys_id	= skge_phys_id,
	.get_stats_count = skge_get_stats_count,
	.get_ethtool_stats = skge_get_ethtool_stats,
739
	.get_perm_addr	= ethtool_op_get_perm_addr,
740 741 742 743 744 745
};

/*
 * Allocate ring elements and chain them together
 * One-to-one association of board descriptors with ring elements
 */
746
static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
747 748 749 750 751
{
	struct skge_tx_desc *d;
	struct skge_element *e;
	int i;

752
	ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	if (!ring->start)
		return -ENOMEM;

	for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
		e->desc = d;
		if (i == ring->count - 1) {
			e->next = ring->start;
			d->next_offset = base;
		} else {
			e->next = e + 1;
			d->next_offset = base + (i+1) * sizeof(*d);
		}
	}
	ring->to_use = ring->to_clean = ring->start;

	return 0;
}

771 772 773 774 775 776
/* Allocate and setup a new buffer for receiving */
static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
			  struct sk_buff *skb, unsigned int bufsize)
{
	struct skge_rx_desc *rd = e->desc;
	u64 map;
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795

	map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
			     PCI_DMA_FROMDEVICE);

	rd->dma_lo = map;
	rd->dma_hi = map >> 32;
	e->skb = skb;
	rd->csum1_start = ETH_HLEN;
	rd->csum2_start = ETH_HLEN;
	rd->csum1 = 0;
	rd->csum2 = 0;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
	pci_unmap_addr_set(e, mapaddr, map);
	pci_unmap_len_set(e, maplen, bufsize);
}

796 797 798 799
/* Resume receiving using existing skb,
 * Note: DMA address is not changed by chip.
 * 	 MTU not changed while receiver active.
 */
800
static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
801 802 803 804 805 806 807 808 809 810 811 812 813
{
	struct skge_rx_desc *rd = e->desc;

	rd->csum2 = 0;
	rd->csum2_start = ETH_HLEN;

	wmb();

	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
}


/* Free all  buffers in receive ring, assumes receiver stopped */
814 815 816 817 818 819
static void skge_rx_clean(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

820 821
	e = ring->start;
	do {
822 823
		struct skge_rx_desc *rd = e->desc;
		rd->control = 0;
824 825 826 827 828 829 830 831 832
		if (e->skb) {
			pci_unmap_single(hw->pdev,
					 pci_unmap_addr(e, mapaddr),
					 pci_unmap_len(e, maplen),
					 PCI_DMA_FROMDEVICE);
			dev_kfree_skb(e->skb);
			e->skb = NULL;
		}
	} while ((e = e->next) != ring->start);
833 834
}

835

836
/* Allocate buffers for receive ring
837
 * For receive:  to_clean is next received frame.
838
 */
839
static int skge_rx_fill(struct net_device *dev)
840
{
841
	struct skge_port *skge = netdev_priv(dev);
842 843 844
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;

845 846
	e = ring->start;
	do {
847
		struct sk_buff *skb;
848

849 850
		skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
					 GFP_KERNEL);
851 852 853
		if (!skb)
			return -ENOMEM;

854 855
		skb_reserve(skb, NET_IP_ALIGN);
		skge_rx_setup(skge, e, skb, skge->rx_buf_size);
856
	} while ( (e = e->next) != ring->start);
857

858 859
	ring->to_clean = ring->start;
	return 0;
860 861
}

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
static const char *skge_pause(enum pause_status status)
{
	switch(status) {
	case FLOW_STAT_NONE:
		return "none";
	case FLOW_STAT_REM_SEND:
		return "rx only";
	case FLOW_STAT_LOC_SEND:
		return "tx_only";
	case FLOW_STAT_SYMMETRIC:		/* Both station may send PAUSE */
		return "both";
	default:
		return "indeterminated";
	}
}


879 880
static void skge_link_up(struct skge_port *skge)
{
881
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
882 883
		    LED_BLK_OFF|LED_SYNC_OFF|LED_ON);

884
	netif_carrier_on(skge->netdev);
885
	netif_wake_queue(skge->netdev);
886

887
	if (netif_msg_link(skge)) {
888 889 890 891
		printk(KERN_INFO PFX
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
		       skge->netdev->name, skge->speed,
		       skge->duplex == DUPLEX_FULL ? "full" : "half",
892 893
		       skge_pause(skge->flow_status));
	}
894 895 896 897
}

static void skge_link_down(struct skge_port *skge)
{
898
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
899 900 901 902 903 904 905
	netif_carrier_off(skge->netdev);
	netif_stop_queue(skge->netdev);

	if (netif_msg_link(skge))
		printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
}

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928

static void xm_link_down(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	u16 cmd, msk;

	if (hw->phy_type == SK_PHY_XMAC) {
		msk = xm_read16(hw, port, XM_IMSK);
		msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
		xm_write16(hw, port, XM_IMSK, msk);
	}

	cmd = xm_read16(hw, port, XM_MMU_CMD);
	cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	xm_write16(hw, port, XM_MMU_CMD, cmd);
	/* dummy read to ensure writing */
	(void) xm_read16(hw, port, XM_MMU_CMD);

	if (netif_carrier_ok(dev))
		skge_link_down(skge);
}

929
static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
930 931 932
{
	int i;

933
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
934
	*val = xm_read16(hw, port, XM_PHY_DATA);
935

S
Stephen Hemminger 已提交
936 937 938
	if (hw->phy_type == SK_PHY_XMAC)
		goto ready;

939
	for (i = 0; i < PHY_RETRIES; i++) {
940
		if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
941
			goto ready;
942
		udelay(1);
943 944
	}

945
	return -ETIMEDOUT;
946
 ready:
947
	*val = xm_read16(hw, port, XM_PHY_DATA);
948

949 950 951 952 953 954 955 956 957
	return 0;
}

static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__xm_phy_read(hw, port, reg, &v))
		printk(KERN_WARNING PFX "%s: phy read timed out\n",
		       hw->dev[port]->name);
958 959 960
	return v;
}

961
static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
962 963 964
{
	int i;

965
	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
966
	for (i = 0; i < PHY_RETRIES; i++) {
967
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
968
			goto ready;
969
		udelay(1);
970
	}
971
	return -EIO;
972 973

 ready:
974
	xm_write16(hw, port, XM_PHY_DATA, val);
975 976 977 978 979 980
	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
			return 0;
		udelay(1);
	}
	return -ETIMEDOUT;
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
}

static void genesis_init(struct skge_hw *hw)
{
	/* set blink source counter */
	skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
	skge_write8(hw, B2_BSC_CTRL, BSC_START);

	/* configure mac arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure mac arbiter timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
	skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* configure packet arbiter timeout */
	skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
	skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
	skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
}

static void genesis_reset(struct skge_hw *hw, int port)
{
1013
	const u8 zero[8]  = { 0 };
1014

1015 1016
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);

1017
	/* reset the statistics module */
1018 1019 1020 1021 1022
	xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
	xm_write16(hw, port, XM_IMSK, 0xffff);	/* disable XMAC IRQs */
	xm_write32(hw, port, XM_MODE, 0);		/* clear Mode Reg */
	xm_write16(hw, port, XM_TX_CMD, 0);	/* reset TX CMD Reg */
	xm_write16(hw, port, XM_RX_CMD, 0);	/* reset RX CMD Reg */
1023

1024
	/* disable Broadcom PHY IRQ */
S
Stephen Hemminger 已提交
1025 1026
	if (hw->phy_type == SK_PHY_BCOM)
		xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
1027

1028
	xm_outhash(hw, port, XM_HSM, zero);
1029 1030 1031
}


1032 1033 1034 1035 1036
/* Convert mode to MII values  */
static const u16 phy_pause_map[] = {
	[FLOW_MODE_NONE] =	0,
	[FLOW_MODE_LOC_SEND] =	PHY_AN_PAUSE_ASYM,
	[FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1037
	[FLOW_MODE_SYM_OR_REM]  = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1038 1039
};

1040 1041 1042 1043 1044
/* special defines for FIBER (88E1011S only) */
static const u16 fiber_pause_map[] = {
	[FLOW_MODE_NONE]	= PHY_X_P_NO_PAUSE,
	[FLOW_MODE_LOC_SEND]	= PHY_X_P_ASYM_MD,
	[FLOW_MODE_SYMMETRIC]	= PHY_X_P_SYM_MD,
1045
	[FLOW_MODE_SYM_OR_REM]	= PHY_X_P_BOTH_MD,
1046 1047
};

1048 1049 1050

/* Check status of Broadcom phy link */
static void bcom_check_link(struct skge_hw *hw, int port)
1051
{
1052 1053 1054 1055 1056 1057 1058 1059 1060
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	u16 status;

	/* read twice because of latch */
	(void) xm_phy_read(hw, port, PHY_BCOM_STAT);
	status = xm_phy_read(hw, port, PHY_BCOM_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1061
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1062 1063
		return;
	}
1064

S
Stephen Hemminger 已提交
1065 1066
	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, aux;
1067

S
Stephen Hemminger 已提交
1068 1069
		if (!(status & PHY_ST_AN_OVER))
			return;
1070

S
Stephen Hemminger 已提交
1071 1072 1073 1074 1075 1076
		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
			printk(KERN_NOTICE PFX "%s: remote fault\n",
			       dev->name);
			return;
		}
1077

S
Stephen Hemminger 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
		aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);

		/* Check Duplex mismatch */
		switch (aux & PHY_B_AS_AN_RES_MSK) {
		case PHY_B_RES_1000FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_B_RES_1000HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
			printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
			       dev->name);
			return;
1092 1093
		}

S
Stephen Hemminger 已提交
1094 1095 1096
		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (aux & PHY_B_AS_PAUSE_MSK) {
		case PHY_B_AS_PAUSE_MSK:
1097
			skge->flow_status = FLOW_STAT_SYMMETRIC;
S
Stephen Hemminger 已提交
1098 1099
			break;
		case PHY_B_AS_PRR:
1100
			skge->flow_status = FLOW_STAT_REM_SEND;
S
Stephen Hemminger 已提交
1101 1102
			break;
		case PHY_B_AS_PRT:
1103
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1104 1105
			break;
		default:
1106
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1107 1108
		}
		skge->speed = SPEED_1000;
1109
	}
S
Stephen Hemminger 已提交
1110 1111 1112

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
1113 1114 1115 1116 1117
}

/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
 * Phy on for 100 or 10Mbit operation
 */
S
Stephen Hemminger 已提交
1118
static void bcom_phy_init(struct skge_port *skge)
1119 1120 1121
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1122
	int i;
1123
	u16 id1, r, ext, ctl;
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

	/* magic workaround patterns for Broadcom */
	static const struct {
		u16 reg;
		u16 val;
	} A1hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
		{ 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
		{ 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
		{ 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
	}, C0hack[] = {
		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
		{ 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
	};

1139 1140 1141 1142 1143 1144 1145 1146
	/* read Id from external PHY (all have the same address) */
	id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);

	/* Optimize MDIO transfer by suppressing preamble. */
	r = xm_read16(hw, port, XM_MMU_CMD);
	r |=  XM_MMU_NO_PRE;
	xm_write16(hw, port, XM_MMU_CMD,r);

1147
	switch (id1) {
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	case PHY_BCOM_ID1_C0:
		/*
		 * Workaround BCOM Errata for the C0 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(C0hack); i++)
			xm_phy_write(hw, port,
				     C0hack[i].reg, C0hack[i].val);

		break;
	case PHY_BCOM_ID1_A1:
		/*
		 * Workaround BCOM Errata for the A1 type.
		 * Write magic patterns to reserved registers.
		 */
		for (i = 0; i < ARRAY_SIZE(A1hack); i++)
			xm_phy_write(hw, port,
				     A1hack[i].reg, A1hack[i].val);
		break;
	}

	/*
	 * Workaround BCOM Errata (#10523) for all BCom PHYs.
	 * Disable Power Management after reset.
	 */
	r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
	r |= PHY_B_AC_DIS_PM;
	xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);

	/* Dummy read */
	xm_read16(hw, port, XM_ISRC);

	ext = PHY_B_PEC_EN_LTR; /* enable tx led */
	ctl = PHY_CT_SP1000;	/* always 1000mbit */

	if (skge->autoneg == AUTONEG_ENABLE) {
		/*
		 * Workaround BCOM Errata #1 for the C5 type.
		 * 1000Base-T Link Acquisition Failure in Slave Mode
		 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
		 */
		u16 adv = PHY_B_1000C_RD;
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			adv |= PHY_B_1000C_AHD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			adv |= PHY_B_1000C_AFD;
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);

		ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		if (skge->duplex == DUPLEX_FULL)
			ctl |= PHY_CT_DUP_MD;
		/* Force to slave */
		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
	}

	/* Set autonegotiation pause parameters */
	xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
		     phy_pause_map[skge->flow_control] | PHY_AN_CSMA);

	/* Handle Jumbo frames */
S
Stephen Hemminger 已提交
1209
	if (hw->dev[port]->mtu > ETH_DATA_LEN) {
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);

		ext |= PHY_B_PEC_HIGH_LA;

	}

	xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
	xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);

S
Stephen Hemminger 已提交
1220
	/* Use link status change interrupt */
1221
	xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
S
Stephen Hemminger 已提交
1222
}
1223

S
Stephen Hemminger 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
static void xm_phy_init(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 ctrl = 0;

	if (skge->autoneg == AUTONEG_ENABLE) {
		if (skge->advertising & ADVERTISED_1000baseT_Half)
			ctrl |= PHY_X_AN_HD;
		if (skge->advertising & ADVERTISED_1000baseT_Full)
			ctrl |= PHY_X_AN_FD;

1236
		ctrl |= fiber_pause_map[skge->flow_control];
S
Stephen Hemminger 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

		xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);

		/* Restart Auto-negotiation */
		ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* Set DuplexMode in Config register */
		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;
		/*
		 * Do NOT enable Auto-negotiation here. This would hold
		 * the link down because no IDLEs are transmitted
		 */
	}

	xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);

	/* Poll PHY for status changes */
	schedule_delayed_work(&skge->link_thread, LINK_HZ);
}

static void xm_check_link(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 status;

	/* read twice because of latch */
	(void) xm_phy_read(hw, port, PHY_XMAC_STAT);
	status = xm_phy_read(hw, port, PHY_XMAC_STAT);

	if ((status & PHY_ST_LSYNC) == 0) {
1270
		xm_link_down(hw, port);
S
Stephen Hemminger 已提交
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		return;
	}

	if (skge->autoneg == AUTONEG_ENABLE) {
		u16 lpa, res;

		if (!(status & PHY_ST_AN_OVER))
			return;

		lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
		if (lpa & PHY_B_AN_RF) {
			printk(KERN_NOTICE PFX "%s: remote fault\n",
			       dev->name);
			return;
		}

		res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);

		/* Check Duplex mismatch */
		switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
		case PHY_X_RS_FD:
			skge->duplex = DUPLEX_FULL;
			break;
		case PHY_X_RS_HD:
			skge->duplex = DUPLEX_HALF;
			break;
		default:
			printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
			       dev->name);
			return;
		}

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
		if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
		     skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
		    (lpa & PHY_X_P_SYM_MD))
			skge->flow_status = FLOW_STAT_SYMMETRIC;
		else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
			/* Enable PAUSE receive, disable PAUSE transmit */
			skge->flow_status  = FLOW_STAT_REM_SEND;
		else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
			 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
			/* Disable PAUSE receive, enable PAUSE transmit */
			skge->flow_status = FLOW_STAT_LOC_SEND;
S
Stephen Hemminger 已提交
1316
		else
1317
			skge->flow_status = FLOW_STAT_NONE;
S
Stephen Hemminger 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329

		skge->speed = SPEED_1000;
	}

	if (!netif_carrier_ok(dev))
		genesis_link_up(skge);
}

/* Poll to check for link coming up.
 * Since internal PHY is wired to a level triggered pin, can't
 * get an interrupt when carrier is detected.
 */
D
David Howells 已提交
1330
static void xm_link_timer(struct work_struct *work)
S
Stephen Hemminger 已提交
1331
{
D
David Howells 已提交
1332 1333 1334
	struct skge_port *skge =
		container_of(work, struct skge_port, link_thread.work);
	struct net_device *dev = skge->netdev;
S
Stephen Hemminger 已提交
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
 	struct skge_hw *hw = skge->hw;
	int port = skge->port;

	if (!netif_running(dev))
		return;

	if (netif_carrier_ok(dev)) {
		xm_read16(hw, port, XM_ISRC);
		if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
			goto nochange;
	} else {
		if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
			goto nochange;
		xm_read16(hw, port, XM_ISRC);
		if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
			goto nochange;
	}

	mutex_lock(&hw->phy_mutex);
	xm_check_link(dev);
	mutex_unlock(&hw->phy_mutex);

nochange:
	schedule_delayed_work(&skge->link_thread, LINK_HZ);
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
}

static void genesis_mac_init(struct skge_hw *hw, int port)
{
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
	int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
	int i;
	u32 r;
	const u8 zero[6]  = { 0 };

1370 1371 1372 1373 1374 1375 1376
	for (i = 0; i < 10; i++) {
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
			     MFF_SET_MAC_RST);
		if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
			goto reset_ok;
		udelay(1);
	}
1377

1378 1379 1380
	printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);

 reset_ok:
1381
	/* Unreset the XMAC. */
1382
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1383 1384 1385 1386 1387 1388

	/*
	 * Perform additional initialization for external PHYs,
	 * namely for the 1000baseTX cards that use the XMAC's
	 * GMII mode.
	 */
S
Stephen Hemminger 已提交
1389 1390 1391 1392 1393 1394 1395
	if (hw->phy_type != SK_PHY_XMAC) {
		/* Take external Phy out of reset */
		r = skge_read32(hw, B2_GP_IO);
		if (port == 0)
			r |= GP_DIR_0|GP_IO_0;
		else
			r |= GP_DIR_2|GP_IO_2;
1396

S
Stephen Hemminger 已提交
1397
		skge_write32(hw, B2_GP_IO, r);
1398

S
Stephen Hemminger 已提交
1399 1400 1401
		/* Enable GMII interface */
		xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
	}
1402 1403


S
Stephen Hemminger 已提交
1404 1405 1406 1407 1408 1409 1410 1411
	switch(hw->phy_type) {
	case SK_PHY_XMAC:
		xm_phy_init(skge);
		break;
	case SK_PHY_BCOM:
		bcom_phy_init(skge);
		bcom_check_link(hw, port);
	}
1412

1413 1414
	/* Set Station Address */
	xm_outaddr(hw, port, XM_SA, dev->dev_addr);
1415

1416 1417 1418 1419
	/* We don't use match addresses so clear */
	for (i = 1; i < 16; i++)
		xm_outaddr(hw, port, XM_EXM(i), zero);

1420 1421 1422 1423 1424 1425 1426
	/* Clear MIB counters */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);
	/* Clear two times according to Errata #3 */
	xm_write16(hw, port, XM_STAT_CMD,
			XM_SC_CLR_RXC | XM_SC_CLR_TXC);

1427 1428 1429 1430 1431 1432 1433
	/* configure Rx High Water Mark (XM_RX_HI_WM) */
	xm_write16(hw, port, XM_RX_HI_WM, 1450);

	/* We don't need the FCS appended to the packet. */
	r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
	if (jumbo)
		r |= XM_RX_BIG_PK_OK;
1434

1435
	if (skge->duplex == DUPLEX_HALF) {
1436
		/*
1437 1438 1439
		 * If in manual half duplex mode the other side might be in
		 * full duplex mode, so ignore if a carrier extension is not seen
		 * on frames received
1440
		 */
1441
		r |= XM_RX_DIS_CEXT;
1442
	}
1443
	xm_write16(hw, port, XM_RX_CMD, r);
1444 1445 1446


	/* We want short frames padded to 60 bytes. */
1447 1448 1449 1450 1451 1452 1453
	xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);

	/*
	 * Bump up the transmit threshold. This helps hold off transmit
	 * underruns when we're blasting traffic from both ports at once.
	 */
	xm_write16(hw, port, XM_TX_THR, 512);
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465

	/*
	 * Enable the reception of all error frames. This is is
	 * a necessary evil due to the design of the XMAC. The
	 * XMAC's receive FIFO is only 8K in size, however jumbo
	 * frames can be up to 9000 bytes in length. When bad
	 * frame filtering is enabled, the XMAC's RX FIFO operates
	 * in 'store and forward' mode. For this to work, the
	 * entire frame has to fit into the FIFO, but that means
	 * that jumbo frames larger than 8192 bytes will be
	 * truncated. Disabling all bad frame filtering causes
	 * the RX FIFO to operate in streaming mode, in which
S
Stephen Hemminger 已提交
1466
	 * case the XMAC will start transferring frames out of the
1467 1468
	 * RX FIFO as soon as the FIFO threshold is reached.
	 */
1469
	xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
1470 1471 1472


	/*
1473 1474 1475
	 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Rx OK Low CntOv'
	 *	  and 'Octets Rx OK Hi Cnt Ov'.
1476
	 */
1477 1478 1479 1480 1481 1482 1483 1484
	xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);

	/*
	 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
	 *	- Enable all bits excepting 'Octets Tx OK Low CntOv'
	 *	  and 'Octets Tx OK Hi Cnt Ov'.
	 */
	xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	/* Configure MAC arbiter */
	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);

	/* configure timeout values */
	skge_write8(hw, B3_MA_TOINI_RX1, 72);
	skge_write8(hw, B3_MA_TOINI_RX2, 72);
	skge_write8(hw, B3_MA_TOINI_TX1, 72);
	skge_write8(hw, B3_MA_TOINI_TX2, 72);

	skge_write8(hw, B3_MA_RCINI_RX1, 0);
	skge_write8(hw, B3_MA_RCINI_RX2, 0);
	skge_write8(hw, B3_MA_RCINI_TX1, 0);
	skge_write8(hw, B3_MA_RCINI_TX2, 0);

	/* Configure Rx MAC FIFO */
1501 1502 1503
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
1504 1505

	/* Configure Tx MAC FIFO */
1506 1507 1508
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
1509

1510
	if (jumbo) {
1511
		/* Enable frame flushing if jumbo frames used */
1512
		skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
1513 1514 1515
	} else {
		/* enable timeout timers if normal frames */
		skge_write16(hw, B3_PA_CTRL,
1516
			     (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
1517 1518 1519 1520 1521 1522 1523
	}
}

static void genesis_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1524
	u32 reg;
1525

1526 1527
	genesis_reset(hw, port);

1528 1529 1530 1531 1532
	/* Clear Tx packet arbiter timeout IRQ */
	skge_write16(hw, B3_PA_CTRL,
		     port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);

	/*
S
Stephen Hemminger 已提交
1533
	 * If the transfer sticks at the MAC the STOP command will not
1534 1535
	 * terminate if we don't flush the XMAC's transmit FIFO !
	 */
1536 1537
	xm_write32(hw, port, XM_MODE,
			xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
1538 1539 1540


	/* Reset the MAC */
1541
	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1542 1543

	/* For external PHYs there must be special handling */
S
Stephen Hemminger 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	if (hw->phy_type != SK_PHY_XMAC) {
		reg = skge_read32(hw, B2_GP_IO);
		if (port == 0) {
			reg |= GP_DIR_0;
			reg &= ~GP_IO_0;
		} else {
			reg |= GP_DIR_2;
			reg &= ~GP_IO_2;
		}
		skge_write32(hw, B2_GP_IO, reg);
		skge_read32(hw, B2_GP_IO);
1555 1556
	}

1557 1558
	xm_write16(hw, port, XM_MMU_CMD,
			xm_read16(hw, port, XM_MMU_CMD)
1559 1560
			& ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));

1561
	xm_read16(hw, port, XM_MMU_CMD);
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
}


static void genesis_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;
	unsigned long timeout = jiffies + HZ;

1572
	xm_write16(hw, port,
1573 1574 1575
			XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);

	/* wait for update to complete */
1576
	while (xm_read16(hw, port, XM_STAT_CMD)
1577 1578 1579 1580 1581 1582 1583
	       & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
		if (time_after(jiffies, timeout))
			break;
		udelay(10);
	}

	/* special case for 64 bit octet counter */
1584 1585 1586 1587
	data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
		| xm_read32(hw, port, XM_TXO_OK_LO);
	data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
		| xm_read32(hw, port, XM_RXO_OK_LO);
1588 1589

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
1590
		data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
1591 1592 1593 1594 1595
}

static void genesis_mac_intr(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
1596
	u16 status = xm_read16(hw, port, XM_ISRC);
1597

1598 1599 1600
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
		       skge->netdev->name, status);
1601

1602 1603 1604 1605
	if (hw->phy_type == SK_PHY_XMAC &&
	    (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
		xm_link_down(hw, port);

1606
	if (status & XM_IS_TXF_UR) {
1607
		xm_write32(hw, port, XM_MODE, XM_MD_FTF);
1608 1609 1610
		++skge->net_stats.tx_fifo_errors;
	}
	if (status & XM_IS_RXF_OV) {
1611
		xm_write32(hw, port, XM_MODE, XM_MD_FRF);
1612 1613 1614 1615 1616 1617 1618 1619
		++skge->net_stats.rx_fifo_errors;
	}
}

static void genesis_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1620
	u16 cmd, msk;
S
Stephen Hemminger 已提交
1621
	u32 mode;
1622

1623
	cmd = xm_read16(hw, port, XM_MMU_CMD);
1624 1625 1626 1627 1628

	/*
	 * enabling pause frame reception is required for 1000BT
	 * because the XMAC is not reset if the link is going down
	 */
1629 1630
	if (skge->flow_status == FLOW_STAT_NONE ||
	    skge->flow_status == FLOW_STAT_LOC_SEND)
1631
		/* Disable Pause Frame Reception */
1632 1633 1634 1635 1636
		cmd |= XM_MMU_IGN_PF;
	else
		/* Enable Pause Frame Reception */
		cmd &= ~XM_MMU_IGN_PF;

1637
	xm_write16(hw, port, XM_MMU_CMD, cmd);
1638

1639
	mode = xm_read32(hw, port, XM_MODE);
1640 1641
	if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
	    skge->flow_status == FLOW_STAT_LOC_SEND) {
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		/*
		 * Configure Pause Frame Generation
		 * Use internal and external Pause Frame Generation.
		 * Sending pause frames is edge triggered.
		 * Send a Pause frame with the maximum pause time if
		 * internal oder external FIFO full condition occurs.
		 * Send a zero pause time frame to re-start transmission.
		 */
		/* XM_PAUSE_DA = '010000C28001' (default) */
		/* XM_MAC_PTIME = 0xffff (maximum) */
		/* remember this value is defined in big endian (!) */
1653
		xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
1654 1655

		mode |= XM_PAUSE_MODE;
1656
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
1657 1658 1659 1660 1661 1662 1663 1664
	} else {
		/*
		 * disable pause frame generation is required for 1000BT
		 * because the XMAC is not reset if the link is going down
		 */
		/* Disable Pause Mode in Mode Register */
		mode &= ~XM_PAUSE_MODE;

1665
		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
1666 1667
	}

1668
	xm_write32(hw, port, XM_MODE, mode);
1669 1670 1671 1672 1673
	msk = XM_DEF_MSK;
	if (hw->phy_type != SK_PHY_XMAC)
		msk |= XM_IS_INP_ASS;	/* disable GP0 interrupt bit */

	xm_write16(hw, port, XM_IMSK, msk);
1674
	xm_read16(hw, port, XM_ISRC);
1675 1676

	/* get MMU Command Reg. */
1677
	cmd = xm_read16(hw, port, XM_MMU_CMD);
S
Stephen Hemminger 已提交
1678
	if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
1679 1680
		cmd |= XM_MMU_GMII_FD;

1681 1682 1683 1684
	/*
	 * Workaround BCOM Errata (#10523) for all BCom Phys
	 * Enable Power Management after link up
	 */
S
Stephen Hemminger 已提交
1685 1686 1687 1688 1689 1690
	if (hw->phy_type == SK_PHY_BCOM) {
		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
			     xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
			     & ~PHY_B_AC_DIS_PM);
		xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
	}
1691 1692

	/* enable Rx/Tx */
1693
	xm_write16(hw, port, XM_MMU_CMD,
1694 1695 1696 1697 1698
			cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
	skge_link_up(skge);
}


1699
static inline void bcom_phy_intr(struct skge_port *skge)
1700 1701 1702
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
1703 1704 1705
	u16 isrc;

	isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
1706 1707 1708
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
		       skge->netdev->name, isrc);
1709

1710 1711 1712
	if (isrc & PHY_B_IS_PSE)
		printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
		       hw->dev[port]->name);
1713 1714 1715 1716

	/* Workaround BCom Errata:
	 *	enable and disable loopback mode if "NO HCD" occurs.
	 */
1717
	if (isrc & PHY_B_IS_NO_HDCL) {
1718 1719
		u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1720
				  ctrl | PHY_CT_LOOP);
1721
		xm_phy_write(hw, port, PHY_BCOM_CTRL,
1722 1723 1724
				  ctrl & ~PHY_CT_LOOP);
	}

1725 1726
	if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
		bcom_check_link(hw, port);
1727 1728 1729

}

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);

		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
			return 0;
	}

	printk(KERN_WARNING PFX "%s: phy write timeout\n",
	       hw->dev[port]->name);
	return -EIO;
}

static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
{
	int i;

	gma_write16(hw, port, GM_SMI_CTRL,
			 GM_SMI_CT_PHY_AD(hw->phy_addr)
			 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
		udelay(1);
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
			goto ready;
	}

	return -ETIMEDOUT;
 ready:
	*val = gma_read16(hw, port, GM_SMI_DATA);
	return 0;
}

static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
{
	u16 v = 0;
	if (__gm_phy_read(hw, port, reg, &v))
		printk(KERN_WARNING PFX "%s: phy read timeout\n",
	       hw->dev[port]->name);
	return v;
}

S
Stephen Hemminger 已提交
1778
/* Marvell Phy Initialization */
1779 1780 1781 1782 1783 1784
static void yukon_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	u16 ctrl, ct1000, adv;

	if (skge->autoneg == AUTONEG_ENABLE) {
1785
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
1786 1787 1788 1789 1790

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
			  PHY_M_EC_MAC_S_MSK);
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

1791
		ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
1792

1793
		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
1794 1795
	}

1796
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
1797 1798 1799 1800
	if (skge->autoneg == AUTONEG_DISABLE)
		ctrl &= ~PHY_CT_ANE;

	ctrl |= PHY_CT_RESET;
1801
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1802 1803 1804

	ctrl = 0;
	ct1000 = 0;
1805
	adv = PHY_AN_CSMA;
1806 1807

	if (skge->autoneg == AUTONEG_ENABLE) {
1808
		if (hw->copper) {
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (skge->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (skge->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (skge->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (skge->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
			/* Set Flow-control capabilities */
			adv |= phy_pause_map[skge->flow_control];
		} else {
			if (skge->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (skge->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;

			adv |= fiber_pause_map[skge->flow_control];
		}
1832

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

		if (skge->duplex == DUPLEX_FULL)
			ctrl |= PHY_CT_DUP_MD;

		switch (skge->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
			break;
		}

		ctrl |= PHY_CT_RESET;
	}

1854
	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
1855

1856 1857
	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
1858 1859 1860

	/* Enable phy interrupt on autonegotiation complete (or link up) */
	if (skge->autoneg == AUTONEG_ENABLE)
1861
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
1862
	else
1863
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
1864 1865 1866 1867
}

static void yukon_reset(struct skge_hw *hw, int port)
{
1868 1869 1870 1871 1872
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);
1873

1874 1875
	gma_write16(hw, port, GM_RX_CTRL,
			 gma_read16(hw, port, GM_RX_CTRL)
1876 1877 1878
			 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
}

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
static int is_yukon_lite_a0(struct skge_hw *hw)
{
	u32 reg;
	int ret;

	if (hw->chip_id != CHIP_ID_YUKON)
		return 0;

	reg = skge_read32(hw, B2_FAR);
	skge_write8(hw, B2_FAR + 3, 0xff);
	ret = (skge_read8(hw, B2_FAR + 3) != 0);
	skge_write32(hw, B2_FAR, reg);
	return ret;
}

1895 1896 1897 1898 1899 1900 1901 1902 1903
static void yukon_mac_init(struct skge_hw *hw, int port)
{
	struct skge_port *skge = netdev_priv(hw->dev[port]);
	int i;
	u32 reg;
	const u8 *addr = hw->dev[port]->dev_addr;

	/* WA code for COMA mode -- set PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
1904 1905 1906 1907 1908
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9 | GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
1909 1910

	/* hard reset */
1911 1912
	skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1913 1914 1915

	/* WA code for COMA mode -- clear PHY reset */
	if (hw->chip_id == CHIP_ID_YUKON_LITE &&
1916 1917 1918 1919 1920 1921
	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
		reg = skge_read32(hw, B2_GP_IO);
		reg |= GP_DIR_9;
		reg &= ~GP_IO_9;
		skge_write32(hw, B2_GP_IO, reg);
	}
1922 1923 1924 1925

	/* Set hardware config mode */
	reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
		GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
1926
	reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
1927 1928

	/* Clear GMC reset */
1929 1930 1931
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
S
Stephen Hemminger 已提交
1932

1933 1934
	if (skge->autoneg == AUTONEG_DISABLE) {
		reg = GM_GPCR_AU_ALL_DIS;
1935 1936
		gma_write16(hw, port, GM_GP_CTRL,
				 gma_read16(hw, port, GM_GP_CTRL) | reg);
1937 1938 1939

		switch (skge->speed) {
		case SPEED_1000:
S
Stephen Hemminger 已提交
1940
			reg &= ~GM_GPCR_SPEED_100;
1941
			reg |= GM_GPCR_SPEED_1000;
S
Stephen Hemminger 已提交
1942
			break;
1943
		case SPEED_100:
S
Stephen Hemminger 已提交
1944
			reg &= ~GM_GPCR_SPEED_1000;
1945
			reg |= GM_GPCR_SPEED_100;
S
Stephen Hemminger 已提交
1946 1947 1948 1949
			break;
		case SPEED_10:
			reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
			break;
1950 1951 1952 1953 1954 1955
		}

		if (skge->duplex == DUPLEX_FULL)
			reg |= GM_GPCR_DUP_FULL;
	} else
		reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
S
Stephen Hemminger 已提交
1956

1957 1958
	switch (skge->flow_control) {
	case FLOW_MODE_NONE:
1959
		skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1960 1961 1962 1963 1964
		reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
		break;
	case FLOW_MODE_LOC_SEND:
		/* disable Rx flow-control */
		reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1965 1966 1967 1968 1969
		break;
	case FLOW_MODE_SYMMETRIC:
	case FLOW_MODE_SYM_OR_REM:
		/* enable Tx & Rx flow-control */
		break;
1970 1971
	}

1972
	gma_write16(hw, port, GM_GP_CTRL, reg);
1973
	skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
1974 1975 1976 1977

	yukon_init(hw, port);

	/* MIB clear */
1978 1979
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
1980 1981

	for (i = 0; i < GM_MIB_CNT_SIZE; i++)
1982 1983
		gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
	gma_write16(hw, port, GM_PHY_ADDR, reg);
1984 1985

	/* transmit control */
1986
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
1987 1988

	/* receive control reg: unicast + multicast + no FCS  */
1989
	gma_write16(hw, port, GM_RX_CTRL,
1990 1991 1992
			 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);

	/* transmit flow control */
1993
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
1994 1995

	/* transmit parameter */
1996
	gma_write16(hw, port, GM_TX_PARAM,
1997 1998 1999 2000 2001 2002 2003 2004 2005
			 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
			 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
			 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));

	/* serial mode register */
	reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
	if (hw->dev[port]->mtu > 1500)
		reg |= GM_SMOD_JUMBO_ENA;

2006
	gma_write16(hw, port, GM_SERIAL_MODE, reg);
2007 2008

	/* physical address: used for pause frames */
2009
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
2010
	/* virtual address for data */
2011
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
2012 2013

	/* enable interrupt mask for counter overflows */
2014 2015 2016
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
2017 2018 2019 2020

	/* Initialize Mac Fifo */

	/* Configure Rx MAC FIFO */
2021
	skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
2022
	reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
2023 2024 2025

	/* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
	if (is_yukon_lite_a0(hw))
2026
		reg &= ~GMF_RX_F_FL_ON;
2027

2028 2029
	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
2030 2031 2032 2033 2034 2035
	/*
	 * because Pause Packet Truncation in GMAC is not working
	 * we have to increase the Flush Threshold to 64 bytes
	 * in order to flush pause packets in Rx FIFO on Yukon-1
	 */
	skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
2036 2037

	/* Configure Tx MAC FIFO */
2038 2039
	skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
2040 2041
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
/* Go into power down mode */
static void yukon_suspend(struct skge_hw *hw, int port)
{
	u16 ctrl;

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
	ctrl |= PHY_M_PC_POL_R_DIS;
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_RESET;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* switch IEEE compatible power down mode on */
	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
	ctrl |= PHY_CT_PDOWN;
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
}

2061 2062 2063 2064 2065
static void yukon_stop(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2066 2067
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	yukon_reset(hw, port);
2068

2069 2070
	gma_write16(hw, port, GM_GP_CTRL,
			 gma_read16(hw, port, GM_GP_CTRL)
2071
			 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
2072
	gma_read16(hw, port, GM_GP_CTRL);
2073

2074
	yukon_suspend(hw, port);
2075

2076
	/* set GPHY Control reset */
2077 2078
	skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2079 2080 2081 2082 2083 2084 2085 2086
}

static void yukon_get_stats(struct skge_port *skge, u64 *data)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i;

2087 2088 2089 2090
	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
		| gma_read32(hw, port, GM_TXO_OK_LO);
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
		| gma_read32(hw, port, GM_RXO_OK_LO);
2091 2092

	for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
2093
		data[i] = gma_read32(hw, port,
2094 2095 2096 2097 2098
					  skge_stats[i].gma_offset);
}

static void yukon_mac_intr(struct skge_hw *hw, int port)
{
2099 2100
	struct net_device *dev = hw->dev[port];
	struct skge_port *skge = netdev_priv(dev);
2101
	u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2102

2103 2104 2105 2106
	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2107 2108
	if (status & GM_IS_RX_FF_OR) {
		++skge->net_stats.rx_fifo_errors;
2109
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2110
	}
2111

2112 2113
	if (status & GM_IS_TX_FF_UR) {
		++skge->net_stats.tx_fifo_errors;
2114
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2115 2116 2117 2118 2119 2120
	}

}

static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
{
2121
	switch (aux & PHY_M_PS_SPEED_MSK) {
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void yukon_link_up(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u16 reg;

	/* Enable Transmit FIFO Underrun */
2138
	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
2139

2140
	reg = gma_read16(hw, port, GM_GP_CTRL);
2141 2142 2143 2144 2145
	if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
		reg |= GM_GPCR_DUP_FULL;

	/* enable Rx/Tx */
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2146
	gma_write16(hw, port, GM_GP_CTRL, reg);
2147

2148
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
2149 2150 2151 2152 2153 2154 2155
	skge_link_up(skge);
}

static void yukon_link_down(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
2156
	u16 ctrl;
2157

2158 2159 2160
	ctrl = gma_read16(hw, port, GM_GP_CTRL);
	ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, ctrl);
2161

2162 2163 2164
	if (skge->flow_status == FLOW_STAT_REM_SEND) {
		ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
		ctrl |= PHY_M_AN_ASP;
2165
		/* restore Asymmetric Pause bit */
2166
		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
	}

	skge_link_down(skge);

	yukon_init(hw, port);
}

static void yukon_phy_intr(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	const char *reason = NULL;
	u16 istatus, phystat;

2181 2182
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2183 2184 2185 2186

	if (netif_msg_intr(skge))
		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       skge->netdev->name, istatus, phystat);
2187 2188

	if (istatus & PHY_M_IS_AN_COMPL) {
2189
		if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
2190 2191 2192 2193 2194
		    & PHY_M_AN_RF) {
			reason = "remote fault";
			goto failed;
		}

2195
		if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
			reason = "master/slave fault";
			goto failed;
		}

		if (!(phystat & PHY_M_PS_SPDUP_RES)) {
			reason = "speed/duplex";
			goto failed;
		}

		skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
			? DUPLEX_FULL : DUPLEX_HALF;
		skge->speed = yukon_speed(hw, phystat);

		/* We are using IEEE 802.3z/D5.0 Table 37-4 */
		switch (phystat & PHY_M_PS_PAUSE_MSK) {
		case PHY_M_PS_PAUSE_MSK:
2212
			skge->flow_status = FLOW_STAT_SYMMETRIC;
2213 2214
			break;
		case PHY_M_PS_RX_P_EN:
2215
			skge->flow_status = FLOW_STAT_REM_SEND;
2216 2217
			break;
		case PHY_M_PS_TX_P_EN:
2218
			skge->flow_status = FLOW_STAT_LOC_SEND;
2219 2220
			break;
		default:
2221
			skge->flow_status = FLOW_STAT_NONE;
2222 2223
		}

2224
		if (skge->flow_status == FLOW_STAT_NONE ||
2225
		    (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
2226
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2227
		else
2228
			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
		yukon_link_up(skge);
		return;
	}

	if (istatus & PHY_M_IS_LSP_CHANGE)
		skge->speed = yukon_speed(hw, phystat);

	if (istatus & PHY_M_IS_DUP_CHANGE)
		skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
			yukon_link_up(skge);
		else
			yukon_link_down(skge);
	}
	return;
 failed:
	printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
	       skge->netdev->name, reason);

	/* XXX restart autonegotiation? */
}

2252 2253 2254 2255
static void skge_phy_reset(struct skge_port *skge)
{
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
J
Jeff Garzik 已提交
2256
	struct net_device *dev = hw->dev[port];
2257 2258 2259 2260

	netif_stop_queue(skge->netdev);
	netif_carrier_off(skge->netdev);

2261
	mutex_lock(&hw->phy_mutex);
2262 2263 2264 2265 2266 2267 2268
	if (hw->chip_id == CHIP_ID_GENESIS) {
		genesis_reset(hw, port);
		genesis_mac_init(hw, port);
	} else {
		yukon_reset(hw, port);
		yukon_init(hw, port);
	}
2269
	mutex_unlock(&hw->phy_mutex);
2270 2271

	dev->set_multicast_list(dev);
2272 2273
}

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
/* Basic MII support */
static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

	switch(cmd) {
	case SIOCGMIIPHY:
		data->phy_id = hw->phy_addr;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
2292
		mutex_lock(&hw->phy_mutex);
2293 2294 2295 2296
		if (hw->chip_id == CHIP_ID_GENESIS)
			err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
		else
			err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2297
		mutex_unlock(&hw->phy_mutex);
2298 2299 2300 2301 2302 2303 2304 2305
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

2306
		mutex_lock(&hw->phy_mutex);
2307 2308 2309 2310 2311 2312
		if (hw->chip_id == CHIP_ID_GENESIS)
			err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
		else
			err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
				   data->val_in);
2313
		mutex_unlock(&hw->phy_mutex);
2314 2315 2316 2317 2318
		break;
	}
	return err;
}

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
{
	u32 end;

	start /= 8;
	len /= 8;
	end = start + len - 1;

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	skge_write32(hw, RB_ADDR(q, RB_START), start);
	skge_write32(hw, RB_ADDR(q, RB_WP), start);
	skge_write32(hw, RB_ADDR(q, RB_RP), start);
	skge_write32(hw, RB_ADDR(q, RB_END), end);

	if (q == Q_R1 || q == Q_R2) {
		/* Set thresholds on receive queue's */
		skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
			     start + (2*len)/3);
		skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
			     start + (len/3));
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 4K on Genesis and 1K on Yukon
		 */
		skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
}

/* Setup Bus Memory Interface */
static void skge_qset(struct skge_port *skge, u16 q,
		      const struct skge_element *e)
{
	struct skge_hw *hw = skge->hw;
	u32 watermark = 0x600;
	u64 base = skge->dma + (e->desc - skge->mem);

	/* optimization to reduce window on 32bit/33mhz */
	if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
		watermark /= 2;

	skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
	skge_write32(hw, Q_ADDR(q, Q_F), watermark);
	skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
	skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
}

static int skge_up(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	u32 chunk, ram_addr;
	size_t rx_size, tx_size;
	int err;

2376 2377 2378
	if (!is_valid_ether_addr(dev->dev_addr))
		return -EINVAL;

2379 2380 2381
	if (netif_msg_ifup(skge))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

2382
	if (dev->mtu > RX_BUF_SIZE)
2383
		skge->rx_buf_size = dev->mtu + ETH_HLEN;
2384 2385 2386 2387
	else
		skge->rx_buf_size = RX_BUF_SIZE;


2388 2389 2390 2391 2392 2393 2394
	rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
	tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
	skge->mem_size = tx_size + rx_size;
	skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
	if (!skge->mem)
		return -ENOMEM;

2395 2396 2397
	BUG_ON(skge->dma & 7);

	if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
S
Stephen Hemminger 已提交
2398
		dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
2399 2400 2401 2402
		err = -EINVAL;
		goto free_pci_mem;
	}

2403 2404
	memset(skge->mem, 0, skge->mem_size);

2405 2406
	err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
	if (err)
2407 2408
		goto free_pci_mem;

2409
	err = skge_rx_fill(dev);
2410
	if (err)
2411 2412
		goto free_rx_ring;

2413 2414 2415
	err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
			      skge->dma + rx_size);
	if (err)
2416 2417
		goto free_rx_ring;

S
Stephen Hemminger 已提交
2418
	/* Initialize MAC */
2419
	mutex_lock(&hw->phy_mutex);
2420 2421 2422 2423
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_mac_init(hw, port);
	else
		yukon_mac_init(hw, port);
2424
	mutex_unlock(&hw->phy_mutex);
2425 2426

	/* Configure RAMbuffers */
2427
	chunk = hw->ram_size / ((hw->ports + 1)*2);
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	ram_addr = hw->ram_offset + 2 * chunk * port;

	skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
	skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);

	BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
	skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
	skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);

	/* Start receiver BMU */
	wmb();
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2440
	skge_led(skge, LED_MODE_ON);
2441

2442
	netif_poll_enable(dev);
2443 2444 2445 2446 2447 2448 2449
	return 0;

 free_rx_ring:
	skge_rx_clean(skge);
	kfree(skge->rx_ring.start);
 free_pci_mem:
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2450
	skge->mem = NULL;
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460

	return err;
}

static int skge_down(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;

2461 2462 2463
	if (skge->mem == NULL)
		return 0;

2464 2465 2466 2467
	if (netif_msg_ifdown(skge))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

	netif_stop_queue(dev);
S
Stephen Hemminger 已提交
2468 2469
	if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
		cancel_rearming_delayed_work(&skge->link_thread);
2470

2471 2472 2473 2474 2475 2476
	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_stop(skge);
	else
		yukon_stop(skge);

2477 2478 2479 2480 2481 2482 2483
	/* Stop transmitter */
	skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);


	/* Disable Force Sync bit and Enable Alloc bit */
2484
	skge_write8(hw, SK_REG(port, TXA_CTRL),
2485 2486 2487
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
2488 2489
	skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503

	/* Reset PCI FIFO */
	skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

	/* Reset the RAM Buffer async Tx queue */
	skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
	/* stop receiver */
	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
	skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
		     RB_RST_SET|RB_DIS_OP_MD);
	skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);

	if (hw->chip_id == CHIP_ID_GENESIS) {
2504 2505
		skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
		skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
2506
	} else {
2507 2508
		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2509 2510
	}

2511
	skge_led(skge, LED_MODE_OFF);
2512

2513
	netif_poll_disable(dev);
2514
	skge_tx_clean(dev);
2515 2516 2517 2518 2519
	skge_rx_clean(skge);

	kfree(skge->rx_ring.start);
	kfree(skge->tx_ring.start);
	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2520
	skge->mem = NULL;
2521 2522 2523
	return 0;
}

2524 2525 2526 2527 2528 2529
static inline int skge_avail(const struct skge_ring *ring)
{
	return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
		+ (ring->to_clean - ring->to_use) - 1;
}

2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	struct skge_element *e;
	struct skge_tx_desc *td;
	int i;
	u32 control, len;
	u64 map;

2540
	if (skb_padto(skb, ETH_ZLEN))
2541 2542
		return NETDEV_TX_OK;

2543
	if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
2544 2545
		return NETDEV_TX_BUSY;

2546
	e = skge->tx_ring.to_use;
2547
	td = e->desc;
2548
	BUG_ON(td->control & BMU_OWN);
2549 2550 2551 2552 2553 2554 2555 2556 2557
	e->skb = skb;
	len = skb_headlen(skb);
	map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
	pci_unmap_addr_set(e, mapaddr, map);
	pci_unmap_len_set(e, maplen, len);

	td->dma_lo = map;
	td->dma_hi = map >> 32;

2558
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
2559 2560 2561 2562 2563
		int offset = skb->h.raw - skb->data;

		/* This seems backwards, but it is what the sk98lin
		 * does.  Looks like hardware is wrong?
		 */
J
Jeff Garzik 已提交
2564
		if (skb->h.ipiph->protocol == IPPROTO_UDP
2565
	            && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
2566 2567 2568 2569 2570 2571
			control = BMU_TCP_CHECK;
		else
			control = BMU_UDP_CHECK;

		td->csum_offs = 0;
		td->csum_start = offset;
A
Al Viro 已提交
2572
		td->csum_write = offset + skb->csum_offset;
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	} else
		control = BMU_CHECK;

	if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
		control |= BMU_EOF| BMU_IRQ_EOF;
	else {
		struct skge_tx_desc *tf = td;

		control |= BMU_STFWD;
		for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
			skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

			map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
					   frag->size, PCI_DMA_TODEVICE);

			e = e->next;
2589
			e->skb = skb;
2590
			tf = e->desc;
2591 2592
			BUG_ON(tf->control & BMU_OWN);

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
			tf->dma_lo = map;
			tf->dma_hi = (u64) map >> 32;
			pci_unmap_addr_set(e, mapaddr, map);
			pci_unmap_len_set(e, maplen, frag->size);

			tf->control = BMU_OWN | BMU_SW | control | frag->size;
		}
		tf->control |= BMU_EOF | BMU_IRQ_EOF;
	}
	/* Make sure all the descriptors written */
	wmb();
	td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
	wmb();

	skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);

2609
	if (unlikely(netif_msg_tx_queued(skge)))
A
Al Viro 已提交
2610
		printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
2611
		       dev->name, e - skge->tx_ring.start, skb->len);
2612

2613
	skge->tx_ring.to_use = e->next;
2614
	if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
2615 2616 2617 2618
		pr_debug("%s: transmit queue full\n", dev->name);
		netif_stop_queue(dev);
	}

S
Stephen Hemminger 已提交
2619 2620
	dev->trans_start = jiffies;

2621 2622 2623
	return NETDEV_TX_OK;
}

2624 2625 2626 2627

/* Free resources associated with this reing element */
static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
			 u32 control)
2628 2629 2630
{
	struct pci_dev *pdev = skge->hw->pdev;

2631
	BUG_ON(!e->skb);
2632

2633 2634
	/* skb header vs. fragment */
	if (control & BMU_STF)
2635
		pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
2636 2637 2638 2639 2640 2641
				 pci_unmap_len(e, maplen),
				 PCI_DMA_TODEVICE);
	else
		pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
			       pci_unmap_len(e, maplen),
			       PCI_DMA_TODEVICE);
2642

2643 2644 2645 2646
	if (control & BMU_EOF) {
		if (unlikely(netif_msg_tx_done(skge)))
			printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
			       skge->netdev->name, e - skge->tx_ring.start);
2647

2648
		dev_kfree_skb(e->skb);
2649
	}
2650
	e->skb = NULL;
2651 2652
}

2653
/* Free all buffers in transmit ring */
2654
static void skge_tx_clean(struct net_device *dev)
2655
{
2656
	struct skge_port *skge = netdev_priv(dev);
2657
	struct skge_element *e;
2658

2659
	netif_tx_lock_bh(dev);
2660 2661 2662 2663 2664 2665 2666
	for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
		struct skge_tx_desc *td = e->desc;
		skge_tx_free(skge, e, td->control);
		td->control = 0;
	}

	skge->tx_ring.to_clean = e;
2667 2668
	netif_wake_queue(dev);
	netif_tx_unlock_bh(dev);
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
}

static void skge_tx_timeout(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	if (netif_msg_timer(skge))
		printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);

	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2679
	skge_tx_clean(dev);
2680 2681 2682 2683
}

static int skge_change_mtu(struct net_device *dev, int new_mtu)
{
2684
	int err;
2685

2686
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2687 2688
		return -EINVAL;

2689 2690 2691 2692 2693 2694
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

	skge_down(dev);
2695

2696
	dev->mtu = new_mtu;
2697 2698 2699 2700

	err = skge_up(dev);
	if (err)
		dev_close(dev);
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714

	return err;
}

static void genesis_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	int i, count = dev->mc_count;
	struct dev_mc_list *list = dev->mc_list;
	u32 mode;
	u8 filter[8];

2715
	mode = xm_read32(hw, port, XM_MODE);
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	mode |= XM_MD_ENA_HASH;
	if (dev->flags & IFF_PROMISC)
		mode |= XM_MD_ENA_PROM;
	else
		mode &= ~XM_MD_ENA_PROM;

	if (dev->flags & IFF_ALLMULTI)
		memset(filter, 0xff, sizeof(filter));
	else {
		memset(filter, 0, sizeof(filter));
2726
		for (i = 0; list && i < count; i++, list = list->next) {
2727 2728 2729
			u32 crc, bit;
			crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
			bit = ~crc & 0x3f;
2730 2731 2732 2733
			filter[bit/8] |= 1 << (bit%8);
		}
	}

2734
	xm_write32(hw, port, XM_MODE, mode);
2735
	xm_outhash(hw, port, XM_HSM, filter);
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
}

static void yukon_set_multicast(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	int port = skge->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];

	memset(filter, 0, sizeof(filter));

2749
	reg = gma_read16(hw, port, GM_RX_CTRL);
2750 2751
	reg |= GM_RXCR_UCF_ENA;

S
Stephen Hemminger 已提交
2752
	if (dev->flags & IFF_PROMISC) 		/* promiscuous */
2753 2754 2755 2756 2757 2758 2759 2760 2761
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
	else if (dev->flags & IFF_ALLMULTI)	/* all multicast */
		memset(filter, 0xff, sizeof(filter));
	else if (dev->mc_count == 0)		/* no multicast */
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

2762
		for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2763 2764 2765 2766 2767 2768
			u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
			filter[bit/8] |= 1 << (bit%8);
		}
	}


2769
	gma_write16(hw, port, GM_MC_ADDR_H1,
2770
			 (u16)filter[0] | ((u16)filter[1] << 8));
2771
	gma_write16(hw, port, GM_MC_ADDR_H2,
2772
			 (u16)filter[2] | ((u16)filter[3] << 8));
2773
	gma_write16(hw, port, GM_MC_ADDR_H3,
2774
			 (u16)filter[4] | ((u16)filter[5] << 8));
2775
	gma_write16(hw, port, GM_MC_ADDR_H4,
2776 2777
			 (u16)filter[6] | ((u16)filter[7] << 8));

2778
	gma_write16(hw, port, GM_RX_CTRL, reg);
2779 2780
}

2781 2782 2783 2784 2785 2786 2787 2788
static inline u16 phy_length(const struct skge_hw *hw, u32 status)
{
	if (hw->chip_id == CHIP_ID_GENESIS)
		return status >> XMR_FS_LEN_SHIFT;
	else
		return status >> GMR_FS_LEN_SHIFT;
}

2789 2790 2791 2792 2793 2794 2795 2796 2797
static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
{
	if (hw->chip_id == CHIP_ID_GENESIS)
		return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
	else
		return (status & GMR_FS_ANY_ERR) ||
			(status & GMR_FS_RX_OK) == 0;
}

2798 2799 2800 2801

/* Get receive buffer from descriptor.
 * Handles copy of small buffers and reallocation failures
 */
2802 2803 2804
static struct sk_buff *skge_rx_get(struct net_device *dev,
				   struct skge_element *e,
				   u32 control, u32 status, u16 csum)
2805
{
2806
	struct skge_port *skge = netdev_priv(dev);
2807 2808 2809 2810 2811
	struct sk_buff *skb;
	u16 len = control & BMU_BBC;

	if (unlikely(netif_msg_rx_status(skge)))
		printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
2812
		       dev->name, e - skge->rx_ring.start,
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
		       status, len);

	if (len > skge->rx_buf_size)
		goto error;

	if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
		goto error;

	if (bad_phy_status(skge->hw, status))
		goto error;

	if (phy_length(skge->hw, status) != len)
		goto error;
2826 2827

	if (len < RX_COPY_THRESHOLD) {
2828
		skb = netdev_alloc_skb(dev, len + 2);
2829 2830
		if (!skb)
			goto resubmit;
2831

2832
		skb_reserve(skb, 2);
2833 2834 2835
		pci_dma_sync_single_for_cpu(skge->hw->pdev,
					    pci_unmap_addr(e, mapaddr),
					    len, PCI_DMA_FROMDEVICE);
2836
		memcpy(skb->data, e->skb->data, len);
2837 2838 2839 2840 2841
		pci_dma_sync_single_for_device(skge->hw->pdev,
					       pci_unmap_addr(e, mapaddr),
					       len, PCI_DMA_FROMDEVICE);
		skge_rx_reuse(e, skge->rx_buf_size);
	} else {
2842
		struct sk_buff *nskb;
2843
		nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
2844 2845
		if (!nskb)
			goto resubmit;
2846

2847
		skb_reserve(nskb, NET_IP_ALIGN);
2848 2849 2850 2851 2852
		pci_unmap_single(skge->hw->pdev,
				 pci_unmap_addr(e, mapaddr),
				 pci_unmap_len(e, maplen),
				 PCI_DMA_FROMDEVICE);
		skb = e->skb;
2853
  		prefetch(skb->data);
2854
		skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2855
	}
2856 2857 2858 2859

	skb_put(skb, len);
	if (skge->rx_csum) {
		skb->csum = csum;
2860
		skb->ip_summed = CHECKSUM_COMPLETE;
2861 2862
	}

2863
	skb->protocol = eth_type_trans(skb, dev);
2864 2865 2866 2867 2868 2869

	return skb;
error:

	if (netif_msg_rx_err(skge))
		printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
2870
		       dev->name, e - skge->rx_ring.start,
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
		       control, status);

	if (skge->hw->chip_id == CHIP_ID_GENESIS) {
		if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
			skge->net_stats.rx_length_errors++;
		if (status & XMR_FS_FRA_ERR)
			skge->net_stats.rx_frame_errors++;
		if (status & XMR_FS_FCS_ERR)
			skge->net_stats.rx_crc_errors++;
	} else {
		if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
			skge->net_stats.rx_length_errors++;
		if (status & GMR_FS_FRAGMENT)
			skge->net_stats.rx_frame_errors++;
		if (status & GMR_FS_CRC_ERR)
			skge->net_stats.rx_crc_errors++;
	}

resubmit:
	skge_rx_reuse(e, skge->rx_buf_size);
	return NULL;
2892 2893
}

2894
/* Free all buffers in Tx ring which are no longer owned by device */
2895
static void skge_tx_done(struct net_device *dev)
2896
{
2897
	struct skge_port *skge = netdev_priv(dev);
2898
	struct skge_ring *ring = &skge->tx_ring;
2899 2900
	struct skge_element *e;

2901
	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2902

2903
	netif_tx_lock(dev);
2904
	for (e = ring->to_clean; e != ring->to_use; e = e->next) {
2905 2906
		struct skge_tx_desc *td = e->desc;

2907
		if (td->control & BMU_OWN)
2908 2909
			break;

2910
		skge_tx_free(skge, e, td->control);
2911
	}
2912
	skge->tx_ring.to_clean = e;
2913

2914 2915
	if (skge_avail(&skge->tx_ring) > TX_LOW_WATER)
		netif_wake_queue(dev);
2916

2917
	netif_tx_unlock(dev);
2918
}
2919

2920 2921 2922 2923 2924 2925
static int skge_poll(struct net_device *dev, int *budget)
{
	struct skge_port *skge = netdev_priv(dev);
	struct skge_hw *hw = skge->hw;
	struct skge_ring *ring = &skge->rx_ring;
	struct skge_element *e;
2926
	unsigned long flags;
2927 2928 2929
	int to_do = min(dev->quota, *budget);
	int work_done = 0;

2930 2931 2932 2933
	skge_tx_done(dev);

	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);

2934
	for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
2935
		struct skge_rx_desc *rd = e->desc;
2936
		struct sk_buff *skb;
2937
		u32 control;
2938 2939 2940 2941 2942 2943

		rmb();
		control = rd->control;
		if (control & BMU_OWN)
			break;

2944
		skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
2945 2946 2947
		if (likely(skb)) {
			dev->last_rx = jiffies;
			netif_receive_skb(skb);
2948

2949
			++work_done;
2950
		}
2951 2952 2953 2954 2955
	}
	ring->to_clean = e;

	/* restart receiver */
	wmb();
S
Stephen Hemminger 已提交
2956
	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
2957

2958 2959 2960 2961 2962
	*budget -= work_done;
	dev->quota -= work_done;

	if (work_done >=  to_do)
		return 1; /* not done */
2963

2964
	spin_lock_irqsave(&hw->hw_lock, flags);
2965 2966
	__netif_rx_complete(dev);
	hw->intr_mask |= irqmask[skge->port];
S
Stephen Hemminger 已提交
2967
  	skge_write32(hw, B0_IMSK, hw->intr_mask);
2968
	skge_read32(hw, B0_IMSK);
2969
	spin_unlock_irqrestore(&hw->hw_lock, flags);
2970

2971
	return 0;
2972 2973
}

2974 2975 2976
/* Parity errors seem to happen when Genesis is connected to a switch
 * with no other ports present. Heartbeat error??
 */
2977 2978
static void skge_mac_parity(struct skge_hw *hw, int port)
{
2979 2980 2981 2982 2983 2984
	struct net_device *dev = hw->dev[port];

	if (dev) {
		struct skge_port *skge = netdev_priv(dev);
		++skge->net_stats.tx_heartbeat_errors;
	}
2985 2986

	if (hw->chip_id == CHIP_ID_GENESIS)
2987
		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
2988 2989 2990
			     MFF_CLR_PERR);
	else
		/* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
2991
		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
2992
			    (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
2993 2994 2995 2996 2997
			    ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
}

static void skge_mac_intr(struct skge_hw *hw, int port)
{
2998
	if (hw->chip_id == CHIP_ID_GENESIS)
2999 3000 3001 3002 3003 3004 3005 3006
		genesis_mac_intr(hw, port);
	else
		yukon_mac_intr(hw, port);
}

/* Handle device specific framing and timeout interrupts */
static void skge_error_irq(struct skge_hw *hw)
{
S
Stephen Hemminger 已提交
3007
	struct pci_dev *pdev = hw->pdev;
3008 3009 3010 3011 3012
	u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);

	if (hw->chip_id == CHIP_ID_GENESIS) {
		/* clear xmac errors */
		if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
3013
			skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
3014
		if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
3015
			skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
3016 3017 3018 3019 3020 3021 3022
	} else {
		/* Timestamp (unused) overflow */
		if (hwstatus & IS_IRQ_TIST_OV)
			skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
	}

	if (hwstatus & IS_RAM_RD_PAR) {
S
Stephen Hemminger 已提交
3023
		dev_err(&pdev->dev, "Ram read data parity error\n");
3024 3025 3026 3027
		skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
	}

	if (hwstatus & IS_RAM_WR_PAR) {
S
Stephen Hemminger 已提交
3028
		dev_err(&pdev->dev, "Ram write data parity error\n");
3029 3030 3031 3032 3033 3034 3035 3036 3037
		skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
	}

	if (hwstatus & IS_M1_PAR_ERR)
		skge_mac_parity(hw, 0);

	if (hwstatus & IS_M2_PAR_ERR)
		skge_mac_parity(hw, 1);

3038
	if (hwstatus & IS_R1_PAR_ERR) {
S
Stephen Hemminger 已提交
3039 3040
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[0]->name);
3041
		skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
3042
	}
3043

3044
	if (hwstatus & IS_R2_PAR_ERR) {
S
Stephen Hemminger 已提交
3045 3046
		dev_err(&pdev->dev, "%s: receive queue parity error\n",
			hw->dev[1]->name);
3047
		skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
3048
	}
3049 3050

	if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
3051 3052
		u16 pci_status, pci_cmd;

S
Stephen Hemminger 已提交
3053 3054
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3055

S
Stephen Hemminger 已提交
3056 3057
		dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
			pci_cmd, pci_status);
3058 3059 3060 3061

		/* Write the error bits back to clear them. */
		pci_status &= PCI_STATUS_ERROR_BITS;
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3062
		pci_write_config_word(pdev, PCI_COMMAND,
3063
				      pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
S
Stephen Hemminger 已提交
3064
		pci_write_config_word(pdev, PCI_STATUS, pci_status);
3065
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3066

3067
		/* if error still set then just ignore it */
3068 3069
		hwstatus = skge_read32(hw, B0_HWE_ISRC);
		if (hwstatus & IS_IRQ_STAT) {
S
Stephen Hemminger 已提交
3070
			dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
3071 3072 3073 3074 3075 3076
			hw->intr_mask &= ~IS_HW_ERR;
		}
	}
}

/*
3077
 * Interrupt from PHY are handled in work queue
3078 3079 3080
 * because accessing phy registers requires spin wait which might
 * cause excess interrupt latency.
 */
D
David Howells 已提交
3081
static void skge_extirq(struct work_struct *work)
3082
{
D
David Howells 已提交
3083
	struct skge_hw *hw = container_of(work, struct skge_hw, phy_work);
3084 3085
	int port;

3086
	mutex_lock(&hw->phy_mutex);
3087
	for (port = 0; port < hw->ports; port++) {
3088
		struct net_device *dev = hw->dev[port];
3089
		struct skge_port *skge = netdev_priv(dev);
3090

3091
		if (netif_running(dev)) {
3092 3093
			if (hw->chip_id != CHIP_ID_GENESIS)
				yukon_phy_intr(skge);
S
Stephen Hemminger 已提交
3094
			else if (hw->phy_type == SK_PHY_BCOM)
3095
				bcom_phy_intr(skge);
3096 3097
		}
	}
3098
	mutex_unlock(&hw->phy_mutex);
3099

3100
	spin_lock_irq(&hw->hw_lock);
3101 3102
	hw->intr_mask |= IS_EXT_REG;
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3103
	skge_read32(hw, B0_IMSK);
3104
	spin_unlock_irq(&hw->hw_lock);
3105 3106
}

3107
static irqreturn_t skge_intr(int irq, void *dev_id)
3108 3109
{
	struct skge_hw *hw = dev_id;
3110
	u32 status;
S
Stephen Hemminger 已提交
3111
	int handled = 0;
3112

S
Stephen Hemminger 已提交
3113
	spin_lock(&hw->hw_lock);
3114 3115
	/* Reading this register masks IRQ */
	status = skge_read32(hw, B0_SP_ISRC);
3116
	if (status == 0 || status == ~0)
S
Stephen Hemminger 已提交
3117
		goto out;
3118

S
Stephen Hemminger 已提交
3119
	handled = 1;
3120
	status &= hw->intr_mask;
3121 3122
	if (status & IS_EXT_REG) {
		hw->intr_mask &= ~IS_EXT_REG;
3123
		schedule_work(&hw->phy_work);
3124 3125
	}

3126 3127
	if (status & (IS_XA1_F|IS_R1_F)) {
		hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
3128
		netif_rx_schedule(hw->dev[0]);
3129 3130
	}

3131 3132
	if (status & IS_PA_TO_TX1)
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3133

3134 3135 3136 3137
	if (status & IS_PA_TO_RX1) {
		struct skge_port *skge = netdev_priv(hw->dev[0]);

		++skge->net_stats.rx_over_errors;
3138
		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3139 3140 3141
	}


3142 3143
	if (status & IS_MAC1)
		skge_mac_intr(hw, 0);
3144

3145
	if (hw->dev[1]) {
3146 3147
		if (status & (IS_XA2_F|IS_R2_F)) {
			hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
			netif_rx_schedule(hw->dev[1]);
		}

		if (status & IS_PA_TO_RX2) {
			struct skge_port *skge = netdev_priv(hw->dev[1]);
			++skge->net_stats.rx_over_errors;
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
		}

		if (status & IS_PA_TO_TX2)
			skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);

		if (status & IS_MAC2)
			skge_mac_intr(hw, 1);
	}
3163 3164 3165 3166

	if (status & IS_HW_ERR)
		skge_error_irq(hw);

3167
	skge_write32(hw, B0_IMSK, hw->intr_mask);
3168
	skge_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
3169
out:
3170
	spin_unlock(&hw->hw_lock);
3171

S
Stephen Hemminger 已提交
3172
	return IRQ_RETVAL(handled);
3173 3174 3175 3176 3177 3178 3179 3180
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void skge_netpoll(struct net_device *dev)
{
	struct skge_port *skge = netdev_priv(dev);

	disable_irq(dev->irq);
3181
	skge_intr(dev->irq, skge->hw);
3182 3183 3184 3185 3186 3187 3188
	enable_irq(dev->irq);
}
#endif

static int skge_set_mac_address(struct net_device *dev, void *p)
{
	struct skge_port *skge = netdev_priv(dev);
3189 3190 3191
	struct skge_hw *hw = skge->hw;
	unsigned port = skge->port;
	const struct sockaddr *addr = p;
3192 3193 3194 3195

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

3196
	mutex_lock(&hw->phy_mutex);
3197
	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3198
	memcpy_toio(hw->regs + B2_MAC_1 + port*8,
3199
		    dev->dev_addr, ETH_ALEN);
3200
	memcpy_toio(hw->regs + B2_MAC_2 + port*8,
3201
		    dev->dev_addr, ETH_ALEN);
3202 3203 3204 3205 3206 3207 3208

	if (hw->chip_id == CHIP_ID_GENESIS)
		xm_outaddr(hw, port, XM_SA, dev->dev_addr);
	else {
		gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
		gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
	}
3209
	mutex_unlock(&hw->phy_mutex);
3210 3211

	return 0;
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
}

static const struct {
	u8 id;
	const char *name;
} skge_chips[] = {
	{ CHIP_ID_GENESIS,	"Genesis" },
	{ CHIP_ID_YUKON,	 "Yukon" },
	{ CHIP_ID_YUKON_LITE,	 "Yukon-Lite"},
	{ CHIP_ID_YUKON_LP,	 "Yukon-LP"},
};

static const char *skge_board_name(const struct skge_hw *hw)
{
	int i;
	static char buf[16];

	for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
		if (skge_chips[i].id == hw->chip_id)
			return skge_chips[i].name;

	snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
	return buf;
}


/*
 * Setup the board data structure, but don't bring up
 * the port(s)
 */
static int skge_reset(struct skge_hw *hw)
{
3244
	u32 reg;
3245
	u16 ctst, pci_status;
S
Stephen Hemminger 已提交
3246
	u8 t8, mac_cfg, pmd_type;
3247
	int i;
3248 3249 3250 3251 3252 3253 3254 3255

	ctst = skge_read16(hw, B0_CTST);

	/* do a SW reset */
	skge_write8(hw, B0_CTST, CS_RST_SET);
	skge_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
3256 3257
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	skge_write8(hw, B2_TST_CTRL2, 0);
3258

3259 3260 3261 3262
	pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
	pci_write_config_word(hw->pdev, PCI_STATUS,
			      pci_status | PCI_STATUS_ERROR_BITS);
	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3263 3264 3265 3266 3267 3268 3269
	skge_write8(hw, B0_CTST, CS_MRST_CLR);

	/* restore CLK_RUN bits (for Yukon-Lite) */
	skge_write16(hw, B0_CTST,
		     ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));

	hw->chip_id = skge_read8(hw, B2_CHIP_ID);
S
Stephen Hemminger 已提交
3270
	hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
3271 3272
	pmd_type = skge_read8(hw, B2_PMD_TYP);
	hw->copper = (pmd_type == 'T' || pmd_type == '1');
3273

3274
	switch (hw->chip_id) {
3275
	case CHIP_ID_GENESIS:
S
Stephen Hemminger 已提交
3276 3277 3278 3279
		switch (hw->phy_type) {
		case SK_PHY_XMAC:
			hw->phy_addr = PHY_ADDR_XMAC;
			break;
3280 3281 3282 3283
		case SK_PHY_BCOM:
			hw->phy_addr = PHY_ADDR_BCOM;
			break;
		default:
S
Stephen Hemminger 已提交
3284 3285
			dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
			       hw->phy_type);
3286 3287 3288 3289 3290 3291 3292
			return -EOPNOTSUPP;
		}
		break;

	case CHIP_ID_YUKON:
	case CHIP_ID_YUKON_LITE:
	case CHIP_ID_YUKON_LP:
S
Stephen Hemminger 已提交
3293
		if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
3294
			hw->copper = 1;
3295 3296 3297 3298 3299

		hw->phy_addr = PHY_ADDR_MARV;
		break;

	default:
S
Stephen Hemminger 已提交
3300 3301
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
		       hw->chip_id);
3302 3303 3304
		return -EOPNOTSUPP;
	}

3305 3306 3307
	mac_cfg = skge_read8(hw, B2_MAC_CFG);
	hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
	hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323

	/* read the adapters RAM size */
	t8 = skge_read8(hw, B2_E_0);
	if (hw->chip_id == CHIP_ID_GENESIS) {
		if (t8 == 3) {
			/* special case: 4 x 64k x 36, offset = 0x80000 */
			hw->ram_size = 0x100000;
			hw->ram_offset = 0x80000;
		} else
			hw->ram_size = t8 * 512;
	}
	else if (t8 == 0)
		hw->ram_size = 0x20000;
	else
		hw->ram_size = t8 * 4096;

S
Stephen Hemminger 已提交
3324
	hw->intr_mask = IS_HW_ERR | IS_PORT_1;
3325 3326 3327
	if (hw->ports > 1)
		hw->intr_mask |= IS_PORT_2;

S
Stephen Hemminger 已提交
3328 3329 3330
	if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
		hw->intr_mask |= IS_EXT_REG;

3331 3332 3333 3334 3335 3336
	if (hw->chip_id == CHIP_ID_GENESIS)
		genesis_init(hw);
	else {
		/* switch power to VCC (WA for VAUX problem) */
		skge_write8(hw, B0_POWER_CTRL,
			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
3337

3338 3339 3340
		/* avoid boards with stuck Hardware error bits */
		if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
		    (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
S
Stephen Hemminger 已提交
3341
			dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
3342 3343 3344
			hw->intr_mask &= ~IS_HW_ERR;
		}

3345 3346 3347 3348 3349 3350 3351 3352
		/* Clear PHY COMA */
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
		pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
		reg &= ~PCI_PHY_COMA;
		pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);


3353
		for (i = 0; i < hw->ports; i++) {
3354 3355
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3356 3357 3358 3359 3360 3361 3362 3363 3364
		}
	}

	/* turn off hardware timer (unused) */
	skge_write8(hw, B2_TI_CTRL, TIM_STOP);
	skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
	skge_write8(hw, B0_LED, LED_STAT_ON);

	/* enable the Tx Arbiters */
3365
	for (i = 0; i < hw->ports; i++)
3366
		skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394

	/* Initialize ram interface */
	skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);

	skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
	skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);

	skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);

	/* Set interrupt moderation for Transmit only
	 * Receive interrupts avoided by NAPI
	 */
	skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
	skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
	skge_write32(hw, B2_IRQM_CTRL, TIM_START);

	skge_write32(hw, B0_IMSK, hw->intr_mask);

3395
	mutex_lock(&hw->phy_mutex);
3396
	for (i = 0; i < hw->ports; i++) {
3397 3398 3399 3400 3401
		if (hw->chip_id == CHIP_ID_GENESIS)
			genesis_reset(hw, i);
		else
			yukon_reset(hw, i);
	}
3402
	mutex_unlock(&hw->phy_mutex);
3403 3404 3405 3406 3407

	return 0;
}

/* Initialize network device */
3408 3409
static struct net_device *skge_devinit(struct skge_hw *hw, int port,
				       int highmem)
3410 3411 3412 3413 3414
{
	struct skge_port *skge;
	struct net_device *dev = alloc_etherdev(sizeof(*skge));

	if (!dev) {
S
Stephen Hemminger 已提交
3415
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
3416 3417 3418 3419 3420 3421 3422
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
	dev->open = skge_up;
	dev->stop = skge_down;
3423
	dev->do_ioctl = skge_ioctl;
3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
	dev->hard_start_xmit = skge_xmit_frame;
	dev->get_stats = skge_get_stats;
	if (hw->chip_id == CHIP_ID_GENESIS)
		dev->set_multicast_list = genesis_set_multicast;
	else
		dev->set_multicast_list = yukon_set_multicast;

	dev->set_mac_address = skge_set_mac_address;
	dev->change_mtu = skge_change_mtu;
	SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
	dev->tx_timeout = skge_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	dev->poll = skge_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
	dev->poll_controller = skge_netpoll;
#endif
	dev->irq = hw->pdev->irq;
3442

3443 3444
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454

	skge = netdev_priv(dev);
	skge->netdev = dev;
	skge->hw = hw;
	skge->msg_enable = netif_msg_init(debug, default_msg);
	skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
	skge->rx_ring.count = DEFAULT_RX_RING_SIZE;

	/* Auto speed and flow control */
	skge->autoneg = AUTONEG_ENABLE;
3455
	skge->flow_control = FLOW_MODE_SYM_OR_REM;
3456 3457
	skge->duplex = -1;
	skge->speed = -1;
3458
	skge->advertising = skge_supported_modes(hw);
3459 3460 3461 3462 3463

	hw->dev[port] = dev;

	skge->port = port;

S
Stephen Hemminger 已提交
3464
	/* Only used for Genesis XMAC */
D
David Howells 已提交
3465
	INIT_DELAYED_WORK(&skge->link_thread, xm_link_timer);
S
Stephen Hemminger 已提交
3466

3467 3468 3469 3470 3471 3472 3473
	if (hw->chip_id != CHIP_ID_GENESIS) {
		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
		skge->rx_csum = 1;
	}

	/* read the mac address */
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
3474
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

static void __devinit skge_show_addr(struct net_device *dev)
{
	const struct skge_port *skge = netdev_priv(dev);

	if (netif_msg_probe(skge))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

static int __devinit skge_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
	struct net_device *dev, *dev1;
	struct skge_hw *hw;
	int err, using_dac = 0;

3501 3502
	err = pci_enable_device(pdev);
	if (err) {
S
Stephen Hemminger 已提交
3503
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3504 3505 3506
		goto err_out;
	}

3507 3508
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
S
Stephen Hemminger 已提交
3509
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3510 3511 3512 3513 3514
		goto err_out_disable_pdev;
	}

	pci_set_master(pdev);

3515
	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3516
		using_dac = 1;
3517
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3518 3519 3520 3521 3522 3523
	} else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
		using_dac = 0;
		err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
	}

	if (err) {
S
Stephen Hemminger 已提交
3524
		dev_err(&pdev->dev, "no usable DMA configuration\n");
3525
		goto err_out_free_regions;
3526 3527 3528
	}

#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3529
	/* byte swap descriptors in hardware */
3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
	{
		u32 reg;

		pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
		reg |= PCI_REV_DESC;
		pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
	}
#endif

	err = -ENOMEM;
S
Stephen Hemminger 已提交
3540
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3541
	if (!hw) {
S
Stephen Hemminger 已提交
3542
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3543 3544 3545 3546
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
3547
	mutex_init(&hw->phy_mutex);
D
David Howells 已提交
3548
	INIT_WORK(&hw->phy_work, skge_extirq);
3549
	spin_lock_init(&hw->hw_lock);
3550 3551 3552

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
S
Stephen Hemminger 已提交
3553
		dev_err(&pdev->dev, "cannot map device registers\n");
3554 3555 3556 3557 3558
		goto err_out_free_hw;
	}

	err = skge_reset(hw);
	if (err)
3559
		goto err_out_iounmap;
3560

3561 3562
	printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
	       (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3563
	       skge_board_name(hw), hw->chip_rev);
3564

3565 3566
	dev = skge_devinit(hw, 0, using_dac);
	if (!dev)
3567 3568
		goto err_out_led_off;

3569
	/* Some motherboards are broken and has zero in ROM. */
S
Stephen Hemminger 已提交
3570 3571
	if (!is_valid_ether_addr(dev->dev_addr))
		dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
3572

3573 3574
	err = register_netdev(dev);
	if (err) {
S
Stephen Hemminger 已提交
3575
		dev_err(&pdev->dev, "cannot register net device\n");
3576 3577 3578
		goto err_out_free_netdev;
	}

3579 3580
	err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
	if (err) {
S
Stephen Hemminger 已提交
3581
		dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
3582 3583 3584
		       dev->name, pdev->irq);
		goto err_out_unregister;
	}
3585 3586
	skge_show_addr(dev);

3587
	if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
3588 3589 3590 3591
		if (register_netdev(dev1) == 0)
			skge_show_addr(dev1);
		else {
			/* Failure to register second port need not be fatal */
S
Stephen Hemminger 已提交
3592
			dev_warn(&pdev->dev, "register of second port failed\n");
3593 3594 3595 3596
			hw->dev[1] = NULL;
			free_netdev(dev1);
		}
	}
3597
	pci_set_drvdata(pdev, hw);
3598 3599 3600

	return 0;

3601 3602
err_out_unregister:
	unregister_netdev(dev);
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
err_out_free_netdev:
	free_netdev(dev);
err_out_led_off:
	skge_write16(hw, B0_LED, LED_STAT_OFF);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
err_out_disable_pdev:
	pci_disable_device(pdev);
	pci_set_drvdata(pdev, NULL);
err_out:
	return err;
}

static void __devexit skge_remove(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
	struct net_device *dev0, *dev1;

3625
	if (!hw)
3626 3627 3628 3629 3630 3631 3632
		return;

	if ((dev1 = hw->dev[1]))
		unregister_netdev(dev1);
	dev0 = hw->dev[0];
	unregister_netdev(dev0);

3633 3634
	spin_lock_irq(&hw->hw_lock);
	hw->intr_mask = 0;
3635
	skge_write32(hw, B0_IMSK, 0);
3636
	skge_read32(hw, B0_IMSK);
3637 3638
	spin_unlock_irq(&hw->hw_lock);

3639 3640 3641
	skge_write16(hw, B0_LED, LED_STAT_OFF);
	skge_write8(hw, B0_CTST, CS_RST_SET);

3642
	flush_scheduled_work();
3643 3644 3645 3646 3647 3648 3649

	free_irq(pdev->irq, hw);
	pci_release_regions(pdev);
	pci_disable_device(pdev);
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
3650

3651 3652 3653 3654 3655 3656
	iounmap(hw->regs);
	kfree(hw);
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
3657
static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
3658 3659 3660 3661
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
	int i, wol = 0;

3662 3663
	pci_save_state(pdev);
	for (i = 0; i < hw->ports; i++) {
3664 3665
		struct net_device *dev = hw->dev[i];

3666
		if (netif_running(dev)) {
3667
			struct skge_port *skge = netdev_priv(dev);
3668 3669 3670 3671 3672 3673

			netif_carrier_off(dev);
			if (skge->wol)
				netif_stop_queue(dev);
			else
				skge_down(dev);
3674 3675
			wol |= skge->wol;
		}
3676
		netif_device_detach(dev);
3677 3678
	}

3679
	skge_write32(hw, B0_IMSK, 0);
3680
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
3681 3682 3683 3684 3685 3686 3687 3688
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

	return 0;
}

static int skge_resume(struct pci_dev *pdev)
{
	struct skge_hw *hw  = pci_get_drvdata(pdev);
3689
	int i, err;
3690 3691 3692 3693 3694

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
	pci_enable_wake(pdev, PCI_D0, 0);

3695 3696 3697
	err = skge_reset(hw);
	if (err)
		goto out;
3698

3699
	for (i = 0; i < hw->ports; i++) {
3700
		struct net_device *dev = hw->dev[i];
3701 3702 3703 3704 3705 3706 3707 3708

		netif_device_attach(dev);
		if (netif_running(dev)) {
			err = skge_up(dev);

			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
3709
				dev_close(dev);
3710 3711
				goto out;
			}
3712 3713
		}
	}
3714 3715
out:
	return err;
3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
}
#endif

static struct pci_driver skge_driver = {
	.name =         DRV_NAME,
	.id_table =     skge_id_table,
	.probe =        skge_probe,
	.remove =       __devexit_p(skge_remove),
#ifdef CONFIG_PM
	.suspend = 	skge_suspend,
	.resume = 	skge_resume,
#endif
};

static int __init skge_init_module(void)
{
3732
	return pci_register_driver(&skge_driver);
3733 3734 3735 3736 3737 3738 3739 3740 3741
}

static void __exit skge_cleanup_module(void)
{
	pci_unregister_driver(&skge_driver);
}

module_init(skge_init_module);
module_exit(skge_cleanup_module);