intel_dp.c 48.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int force_audio;
52
	int dpms_mode;
53 54 55 56 57
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[4];
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
58
	bool is_pch_edp;
59 60
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
61 62

	struct drm_property *force_audio_property;
63 64
};

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
90 91
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
92
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
93
}
94

95 96 97 98 99 100
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

120 121
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
122
static void intel_dp_link_down(struct intel_dp *intel_dp);
123

124
void
125
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
126
		       int *lane_num, int *link_bw)
127
{
C
Chris Wilson 已提交
128
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
129

C
Chris Wilson 已提交
130 131
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
132
		*link_bw = 162000;
C
Chris Wilson 已提交
133
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
134 135 136
		*link_bw = 270000;
}

137
static int
C
Chris Wilson 已提交
138
intel_dp_max_lane_count(struct intel_dp *intel_dp)
139 140 141
{
	int max_lane_count = 4;

C
Chris Wilson 已提交
142 143
	if (intel_dp->dpcd[0] >= 0x11) {
		max_lane_count = intel_dp->dpcd[2] & 0x1f;
144 145 146 147 148 149 150 151 152 153 154
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
155
intel_dp_max_link_bw(struct intel_dp *intel_dp)
156
{
C
Chris Wilson 已提交
157
	int max_link_bw = intel_dp->dpcd[1];
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
181
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
182
{
183 184
	struct drm_i915_private *dev_priv = dev->dev_private;

185
	if (is_edp(intel_dp))
186
		return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
187 188
	else
		return pixel_clock * 3;
189 190
}

191 192 193 194 195 196
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

197 198 199 200
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
201
	struct intel_dp *intel_dp = intel_attached_dp(connector);
202 203
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
204 205
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
206

207
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
208 209 210 211 212 213 214
		if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
			return MODE_PANEL;

		if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
			return MODE_PANEL;
	}

215 216
	/* only refuse the mode on non eDP since we have seen some wierd eDP panels
	   which are outside spec tolerances but somehow work by magic */
217
	if (!is_edp(intel_dp) &&
C
Chris Wilson 已提交
218
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
219
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

281
static int
C
Chris Wilson 已提交
282
intel_dp_aux_ch(struct intel_dp *intel_dp,
283 284 285
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
286
	uint32_t output_reg = intel_dp->output_reg;
287
	struct drm_device *dev = intel_dp->base.base.dev;
288 289 290 291 292 293
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
294
	uint32_t aux_clock_divider;
295
	int try, precharge;
296 297

	/* The clock divider is based off the hrawclk,
298 299
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
300 301 302
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
303
	 */
304
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
305 306 307 308 309
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
310
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
311 312 313
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

314 315 316 317 318
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

319 320 321 322 323 324
	if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
		DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
			  I915_READ(ch_ctl));
		return -EBUSY;
	}

325 326 327
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
328 329 330
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
331 332
	
		/* Send the command and wait for it to complete */
333 334 335 336 337 338 339 340 341
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
342 343 344 345
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
346
			udelay(100);
347 348 349
		}
	
		/* Clear done status and any errors */
350 351 352 353 354 355
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
356 357 358 359
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
360
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
361
		return -EBUSY;
362 363 364 365 366
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
367
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
368
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
369 370
		return -EIO;
	}
371 372 373

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
374
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
375
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
376
		return -ETIMEDOUT;
377 378 379 380 381 382 383 384
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
385 386 387
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
388 389 390 391 392 393

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
394
intel_dp_aux_native_write(struct intel_dp *intel_dp,
395 396 397 398 399 400 401 402 403 404 405
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
406
	msg[2] = address & 0xff;
407 408 409 410
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
411
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
412 413 414 415 416 417 418
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
419
			return -EIO;
420 421 422 423 424 425
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
426
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
427 428
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
429
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
430 431 432 433
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
434
intel_dp_aux_native_read(struct intel_dp *intel_dp,
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
453
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
454
				      reply, reply_bytes);
455 456 457
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
458 459 460 461 462 463 464 465 466
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
467
			return -EIO;
468 469 470 471
	}
}

static int
472 473
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
474
{
475
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
476 477 478
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
494

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

	for (;;) {
C
Chris Wilson 已提交
517
	  ret = intel_dp_aux_ch(intel_dp,
518 519 520
				msg, msg_bytes,
				reply, reply_bytes);
		if (ret < 0) {
521
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
522 523 524 525 526 527 528 529 530
			return ret;
		}
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
531
			DRM_DEBUG_KMS("aux_ch nack\n");
532 533
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
534
			DRM_DEBUG_KMS("aux_ch defer\n");
535 536 537 538 539 540 541
			udelay(100);
			break;
		default:
			DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
			return -EREMOTEIO;
		}
	}
542 543 544
}

static int
C
Chris Wilson 已提交
545
intel_dp_i2c_init(struct intel_dp *intel_dp,
546
		  struct intel_connector *intel_connector, const char *name)
547
{
Z
Zhenyu Wang 已提交
548
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
549 550 551 552 553 554 555 556 557 558 559 560 561
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

	return i2c_dp_aux_add_bus(&intel_dp->adapter);
562 563 564 565 566 567
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
568 569
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
570
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
571
	int lane_count, clock;
C
Chris Wilson 已提交
572 573
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
574 575
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

576
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
577 578 579
		intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
580 581 582 583 584 585 586
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
		mode->clock = dev_priv->panel_fixed_mode->clock;
	}

587 588 589 590 591 592 593 594 595 596 597
	/* Just use VBT values for eDP */
	if (is_edp(intel_dp)) {
		intel_dp->lane_count = dev_priv->edp.lanes;
		intel_dp->link_bw = dev_priv->edp.rate;
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
		DRM_DEBUG_KMS("eDP link bw %02x lane count %d clock %d\n",
			      intel_dp->link_bw, intel_dp->lane_count,
			      adjusted_mode->clock);
		return true;
	}

598 599
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
600
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
601

C
Chris Wilson 已提交
602
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
603
					<= link_avail) {
C
Chris Wilson 已提交
604 605 606
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
607 608
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
609
				       intel_dp->link_bw, intel_dp->lane_count,
610 611 612 613 614
				       adjusted_mode->clock);
				return true;
			}
		}
	}
615

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
637
intel_dp_compute_m_n(int bpp,
638 639 640 641 642 643
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
644
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
645 646 647 648 649 650 651 652 653 654 655 656 657
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
658
	struct drm_encoder *encoder;
659 660
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
661
	int lane_count = 4, bpp = 24;
662 663 664
	struct intel_dp_m_n m_n;

	/*
665
	 * Find the lane count in the intel_encoder private
666
	 */
667
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
668
		struct intel_dp *intel_dp;
669

670
		if (encoder->crtc != crtc)
671 672
			continue;

C
Chris Wilson 已提交
673 674 675
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
676 677 678 679
			break;
		} else if (is_edp(intel_dp)) {
			lane_count = dev_priv->edp.lanes;
			bpp = dev_priv->edp.bpp;
680 681 682 683 684 685 686 687 688
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
689
	intel_dp_compute_m_n(bpp, lane_count,
690 691
			     mode->clock, adjusted_mode->clock, &m_n);

692
	if (HAS_PCH_SPLIT(dev)) {
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
		if (intel_crtc->pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
		} else {
			I915_WRITE(TRANSB_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
		}
708
	} else {
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
		if (intel_crtc->pipe == 0) {
			I915_WRITE(PIPEA_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEA_GMCH_DATA_N,
				   m_n.gmch_n);
			I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
		} else {
			I915_WRITE(PIPEB_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEB_GMCH_DATA_N,
					m_n.gmch_n);
			I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
		}
726 727 728 729 730 731 732
	}
}

static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
733
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
734
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
735
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
736 737
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

C
Chris Wilson 已提交
738
	intel_dp->DP = (DP_VOLTAGE_0_4 |
739 740 741
		       DP_PRE_EMPHASIS_0);

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
742
		intel_dp->DP |= DP_SYNC_HS_HIGH;
743
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
744
		intel_dp->DP |= DP_SYNC_VS_HIGH;
745

746
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
747
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
748
	else
C
Chris Wilson 已提交
749
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
750

C
Chris Wilson 已提交
751
	switch (intel_dp->lane_count) {
752
	case 1:
C
Chris Wilson 已提交
753
		intel_dp->DP |= DP_PORT_WIDTH_1;
754 755
		break;
	case 2:
C
Chris Wilson 已提交
756
		intel_dp->DP |= DP_PORT_WIDTH_2;
757 758
		break;
	case 4:
C
Chris Wilson 已提交
759
		intel_dp->DP |= DP_PORT_WIDTH_4;
760 761
		break;
	}
C
Chris Wilson 已提交
762 763
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
764

C
Chris Wilson 已提交
765 766 767
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
768 769

	/*
770
	 * Check for DPCD version > 1.1 and enhanced framing support
771
	 */
C
Chris Wilson 已提交
772 773 774
	if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
775 776
	}

777 778
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
779
		intel_dp->DP |= DP_PIPEB_SELECT;
780

781
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
782
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
783
		intel_dp->DP |= DP_PLL_ENABLE;
784
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
785
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
786
		else
C
Chris Wilson 已提交
787
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
788
	}
789 790
}

J
Jesse Barnes 已提交
791
/* Returns true if the panel was already on when called */
792
static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
793
{
794
	struct drm_device *dev = intel_dp->base.base.dev;
795
	struct drm_i915_private *dev_priv = dev->dev_private;
796
	u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
797

798
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
J
Jesse Barnes 已提交
799
		return true;
800 801

	pp = I915_READ(PCH_PP_CONTROL);
802 803 804 805 806 807

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

808
	pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
809
	I915_WRITE(PCH_PP_CONTROL, pp);
810
	POSTING_READ(PCH_PP_CONTROL);
811

812 813 814 815 816
	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);

817 818
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
		     5000))
819 820
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
821

822
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
823
	I915_WRITE(PCH_PP_CONTROL, pp);
824
	POSTING_READ(PCH_PP_CONTROL);
J
Jesse Barnes 已提交
825 826

	return false;
827 828 829 830 831
}

static void ironlake_edp_panel_off (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
832 833
	u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
		PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
834 835

	pp = I915_READ(PCH_PP_CONTROL);
836 837 838 839 840 841

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

842 843
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);
844
	POSTING_READ(PCH_PP_CONTROL);
845

846
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
847 848
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
849

850
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
851
	I915_WRITE(PCH_PP_CONTROL, pp);
852
	POSTING_READ(PCH_PP_CONTROL);
853 854 855 856 857

	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);
858 859
}

860
static void ironlake_edp_backlight_on (struct drm_device *dev)
861 862 863 864
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

865
	DRM_DEBUG_KMS("\n");
866 867 868 869 870 871 872
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
	msleep(300);
873 874 875 876 877
	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}

878
static void ironlake_edp_backlight_off (struct drm_device *dev)
879 880 881 882
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

883
	DRM_DEBUG_KMS("\n");
884 885 886 887
	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}
888

889 890 891 892 893 894 895 896
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
897
	dpa_ctl |= DP_PLL_ENABLE;
898
	I915_WRITE(DP_A, dpa_ctl);
899 900
	POSTING_READ(DP_A);
	udelay(200);
901 902 903 904 905 906 907 908 909
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
910
	dpa_ctl &= ~DP_PLL_ENABLE;
911
	I915_WRITE(DP_A, dpa_ctl);
912
	POSTING_READ(DP_A);
913 914 915 916 917 918 919 920
	udelay(200);
}

static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;

921
	if (is_edp(intel_dp)) {
922
		ironlake_edp_backlight_off(dev);
923 924 925 926 927
		ironlake_edp_panel_on(intel_dp);
		if (!is_pch_edp(intel_dp))
			ironlake_edp_pll_on(encoder);
		else
			ironlake_edp_pll_off(encoder);
928
	}
929
	intel_dp_link_down(intel_dp);
930 931 932 933 934 935 936
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;

937 938
	intel_dp_start_link_train(intel_dp);

939
	if (is_edp(intel_dp))
940
		ironlake_edp_panel_on(intel_dp);
941 942 943

	intel_dp_complete_link_train(intel_dp);

944
	if (is_edp(intel_dp))
945 946 947
		ironlake_edp_backlight_on(dev);
}

948 949 950
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
951
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
952
	struct drm_device *dev = encoder->dev;
953
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
954
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
955 956

	if (mode != DRM_MODE_DPMS_ON) {
957
		if (is_edp(intel_dp))
958
			ironlake_edp_backlight_off(dev);
959
		intel_dp_link_down(intel_dp);
960
		if (is_edp(intel_dp))
961 962
			ironlake_edp_panel_off(dev);
		if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
963
			ironlake_edp_pll_off(encoder);
964
	} else {
965 966
		if (is_edp(intel_dp))
			ironlake_edp_panel_on(intel_dp);
967
		if (!(dp_reg & DP_PORT_EN)) {
968
			intel_dp_start_link_train(intel_dp);
969
			intel_dp_complete_link_train(intel_dp);
970
		}
971 972
		if (is_edp(intel_dp))
			ironlake_edp_backlight_on(dev);
973
	}
C
Chris Wilson 已提交
974
	intel_dp->dpms_mode = mode;
975 976 977 978 979 980 981
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
982
intel_dp_get_link_status(struct intel_dp *intel_dp)
983 984 985
{
	int ret;

C
Chris Wilson 已提交
986
	ret = intel_dp_aux_native_read(intel_dp,
987
				       DP_LANE0_1_STATUS,
988
				       intel_dp->link_status, DP_LINK_STATUS_SIZE);
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	if (ret != DP_LINK_STATUS_SIZE)
		return false;
	return true;
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1063
intel_get_adjust_train(struct intel_dp *intel_dp)
1064 1065 1066 1067 1068
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1069 1070 1071
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1086
		intel_dp->train_set[lane] = v | p;
1087 1088 1089
}

static uint32_t
1090
intel_dp_signal_levels(struct intel_dp *intel_dp)
1091
{
1092 1093 1094 1095 1096 1097
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t signal_levels = 0;
	u8 train_set = intel_dp->train_set[0];
	u32 vswing = train_set & DP_TRAIN_VOLTAGE_SWING_MASK;
	u32 preemphasis = train_set & DP_TRAIN_PRE_EMPHASIS_MASK;
1098

1099 1100 1101 1102 1103 1104
	if (is_edp(intel_dp)) {
		vswing = dev_priv->edp.vswing;
		preemphasis = dev_priv->edp.preemphasis;
	}

	switch (vswing) {
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1119
	switch (preemphasis) {
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
	switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	}
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1187
intel_channel_eq_ok(struct intel_dp *intel_dp)
1188 1189 1190 1191 1192
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1193
	lane_align = intel_dp_link_status(intel_dp->link_status,
1194 1195 1196
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1197 1198
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1199 1200 1201 1202 1203 1204
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
static bool
intel_dp_aux_handshake_required(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (is_edp(intel_dp) && dev_priv->no_aux_handshake)
		return false;

	return true;
}

1217
static bool
C
Chris Wilson 已提交
1218
intel_dp_set_link_train(struct intel_dp *intel_dp,
1219
			uint32_t dp_reg_value,
1220
			uint8_t dp_train_pat)
1221
{
1222
	struct drm_device *dev = intel_dp->base.base.dev;
1223 1224 1225
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1226 1227
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1228

1229 1230 1231
	if (!intel_dp_aux_handshake_required(intel_dp))
		return true;

C
Chris Wilson 已提交
1232
	intel_dp_aux_native_write_1(intel_dp,
1233 1234 1235
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1236
	ret = intel_dp_aux_native_write(intel_dp,
1237 1238
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1239 1240 1241 1242 1243 1244
	if (ret != 4)
		return false;

	return true;
}

1245
/* Enable corresponding port and start training pattern 1 */
1246
static void
1247
intel_dp_start_link_train(struct intel_dp *intel_dp)
1248
{
1249
	struct drm_device *dev = intel_dp->base.base.dev;
1250
	struct drm_i915_private *dev_priv = dev->dev_private;
1251
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1252 1253 1254 1255
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1256
	u32 reg;
C
Chris Wilson 已提交
1257
	uint32_t DP = intel_dp->DP;
1258

1259 1260 1261 1262
	/* Enable output, wait for it to become active */
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
	intel_wait_for_vblank(dev, intel_crtc->pipe);
1263

1264 1265 1266 1267 1268
	if (intel_dp_aux_handshake_required(intel_dp))
		/* Write the link configuration data */
		intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
					  intel_dp->link_configuration,
					  DP_LINK_CONFIGURATION_SIZE);
1269 1270

	DP |= DP_PORT_EN;
1271
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1272 1273 1274
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1275
	memset(intel_dp->train_set, 0, 4);
1276 1277 1278 1279
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1280
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1281
		uint32_t    signal_levels;
1282
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1283
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1284 1285
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1286
			signal_levels = intel_dp_signal_levels(intel_dp);
1287 1288
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1289

1290
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1291 1292 1293 1294
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1295
		if (!intel_dp_set_link_train(intel_dp, reg,
1296
					     DP_TRAINING_PATTERN_1))
1297 1298 1299
			break;
		/* Set training pattern 1 */

1300 1301
		udelay(500);
		if (intel_dp_aux_handshake_required(intel_dp)) {
1302
			break;
1303 1304 1305
		} else {
			if (!intel_dp_get_link_status(intel_dp))
				break;
1306

1307 1308
			if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
				clock_recovery = true;
1309
				break;
1310
			}
1311

1312 1313 1314 1315 1316
			/* Check to see if we've tried the max voltage */
			for (i = 0; i < intel_dp->lane_count; i++)
				if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
					break;
			if (i == intel_dp->lane_count)
1317 1318
				break;

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
			/* Check to see if we've tried the same voltage 5 times */
			if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
				++tries;
				if (tries == 5)
					break;
			} else
				tries = 0;
			voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;

			/* Compute new intel_dp->train_set as requested by target */
			intel_get_adjust_train(intel_dp);
		}
1331 1332
	}

1333 1334 1335 1336 1337 1338
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1339
	struct drm_device *dev = intel_dp->base.base.dev;
1340 1341 1342 1343 1344 1345
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
	int tries;
	u32 reg;
	uint32_t DP = intel_dp->DP;

1346 1347 1348 1349
	/* channel equalization */
	tries = 0;
	channel_eq = false;
	for (;;) {
1350
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1351 1352
		uint32_t    signal_levels;

1353
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1354
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1355 1356
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1357
			signal_levels = intel_dp_signal_levels(intel_dp);
1358 1359 1360
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1361
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1362 1363 1364
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1365 1366

		/* channel eq pattern */
C
Chris Wilson 已提交
1367
		if (!intel_dp_set_link_train(intel_dp, reg,
1368
					     DP_TRAINING_PATTERN_2))
1369 1370
			break;

1371
		udelay(500);
1372

1373
		if (!intel_dp_aux_handshake_required(intel_dp)) {
1374
			break;
1375 1376 1377
		} else {
			if (!intel_dp_get_link_status(intel_dp))
				break;
1378

1379 1380 1381 1382
			if (intel_channel_eq_ok(intel_dp)) {
				channel_eq = true;
				break;
			}
1383

1384 1385 1386
			/* Try 5 times */
			if (tries > 5)
				break;
1387

1388 1389 1390 1391 1392
			/* Compute new intel_dp->train_set as requested by target */
			intel_get_adjust_train(intel_dp);
			++tries;
		}
	}
1393
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1394 1395 1396 1397
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1398 1399 1400
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1401 1402 1403 1404
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1405
intel_dp_link_down(struct intel_dp *intel_dp)
1406
{
1407
	struct drm_device *dev = intel_dp->base.base.dev;
1408
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1409
	uint32_t DP = intel_dp->DP;
1410

1411
	DRM_DEBUG_KMS("\n");
1412

1413
	if (is_edp(intel_dp)) {
1414
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1415 1416
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1417 1418 1419
		udelay(100);
	}

1420
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1421
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1422
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1423 1424
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1425
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1426
	}
1427
	POSTING_READ(intel_dp->output_reg);
1428

1429
	msleep(17);
1430

1431
	if (is_edp(intel_dp))
1432
		DP |= DP_LINK_TRAIN_OFF;
C
Chris Wilson 已提交
1433 1434
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
}

/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1447
intel_dp_check_link_status(struct intel_dp *intel_dp)
1448
{
1449
	if (!intel_dp->base.base.crtc)
1450 1451
		return;

1452
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1453
		intel_dp_link_down(intel_dp);
1454 1455 1456
		return;
	}

1457 1458 1459 1460
	if (!intel_channel_eq_ok(intel_dp)) {
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1461 1462
}

1463
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1464
ironlake_dp_detect(struct intel_dp *intel_dp)
1465 1466 1467
{
	enum drm_connector_status status;

1468
	/* Can't disconnect eDP */
1469
	if (is_edp(intel_dp))
1470 1471
		return connector_status_connected;

1472
	status = connector_status_disconnected;
C
Chris Wilson 已提交
1473 1474
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
Z
Zhenyu Wang 已提交
1475 1476
				     sizeof (intel_dp->dpcd))
	    == sizeof(intel_dp->dpcd)) {
C
Chris Wilson 已提交
1477
		if (intel_dp->dpcd[0] != 0)
1478 1479
			status = connector_status_connected;
	}
C
Chris Wilson 已提交
1480 1481
	DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
		      intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
1482 1483 1484
	return status;
}

1485
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1486
g4x_dp_detect(struct intel_dp *intel_dp)
1487
{
1488
	struct drm_device *dev = intel_dp->base.base.dev;
1489 1490
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum drm_connector_status status;
Z
Zhenyu Wang 已提交
1491
	uint32_t temp, bit;
1492

C
Chris Wilson 已提交
1493
	switch (intel_dp->output_reg) {
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

	status = connector_status_disconnected;
Z
Zhenyu Wang 已提交
1513
	if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
C
Chris Wilson 已提交
1514
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1515
	{
C
Chris Wilson 已提交
1516
		if (intel_dp->dpcd[0] != 0)
1517 1518
			status = connector_status_connected;
	}
Z
Zhenyu Wang 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545

	return bit;
}

/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
		return status;

1546 1547 1548 1549 1550 1551 1552 1553 1554
	if (intel_dp->force_audio) {
		intel_dp->has_audio = intel_dp->force_audio > 0;
	} else {
		edid = drm_get_edid(connector, &intel_dp->adapter);
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			connector->display_info.raw_edid = NULL;
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
1555 1556 1557
	}

	return connector_status_connected;
1558 1559 1560 1561
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1562
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1563
	struct drm_device *dev = intel_dp->base.base.dev;
1564 1565
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1566 1567 1568 1569

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1570
	ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
1571
	if (ret) {
1572
		if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
				if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
					dev_priv->panel_fixed_mode =
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}

1584
		return ret;
1585
	}
1586 1587

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1588
	if (is_edp(intel_dp)) {
1589 1590 1591 1592 1593 1594 1595 1596
		if (dev_priv->panel_fixed_mode != NULL) {
			struct drm_display_mode *mode;
			mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1597 1598
}

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

	if (property == intel_dp->force_audio_property) {
		if (val == intel_dp->force_audio)
			return 0;

		intel_dp->force_audio = val;

		if (val > 0 && intel_dp->has_audio)
			return 0;
		if (val < 0 && !intel_dp->has_audio)
			return 0;

		intel_dp->has_audio = val > 0;
		goto done;
	}

	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

1639 1640 1641 1642 1643
static void
intel_dp_destroy (struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1644
	kfree(connector);
1645 1646
}

1647 1648 1649 1650 1651 1652 1653 1654 1655
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
	kfree(intel_dp);
}

1656 1657 1658
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1659
	.prepare = intel_dp_prepare,
1660
	.mode_set = intel_dp_mode_set,
1661
	.commit = intel_dp_commit,
1662 1663 1664 1665 1666 1667
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1668
	.set_property = intel_dp_set_property,
1669 1670 1671 1672 1673 1674
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1675
	.best_encoder = intel_best_encoder,
1676 1677 1678
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1679
	.destroy = intel_dp_encoder_destroy,
1680 1681
};

1682
static void
1683
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1684
{
C
Chris Wilson 已提交
1685
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
1686

C
Chris Wilson 已提交
1687 1688
	if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
		intel_dp_check_link_status(intel_dp);
1689
}
1690

1691 1692 1693 1694 1695 1696 1697 1698 1699
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
1700 1701
		struct intel_dp *intel_dp;

1702
		if (encoder->crtc != crtc)
1703 1704
			continue;

C
Chris Wilson 已提交
1705 1706 1707
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
1708
	}
C
Chris Wilson 已提交
1709

1710 1711 1712
	return -1;
}

1713
/* check the VBT to see whether the eDP is on DP-D port */
1714
bool intel_dpd_is_edp(struct drm_device *dev)
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;

	intel_dp->force_audio_property =
		drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
	if (intel_dp->force_audio_property) {
		intel_dp->force_audio_property->values[0] = -1;
		intel_dp->force_audio_property->values[1] = 1;
		drm_connector_attach_property(connector, intel_dp->force_audio_property, 0);
	}
}

1747 1748 1749 1750 1751
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
1752
	struct intel_dp *intel_dp;
1753
	struct intel_encoder *intel_encoder;
1754
	struct intel_connector *intel_connector;
1755
	const char *name = NULL;
1756
	int type;
1757

C
Chris Wilson 已提交
1758 1759
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
1760 1761
		return;

1762 1763
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
1764
		kfree(intel_dp);
1765 1766
		return;
	}
C
Chris Wilson 已提交
1767
	intel_encoder = &intel_dp->base;
1768

C
Chris Wilson 已提交
1769
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
1770
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
1771
			intel_dp->is_pch_edp = true;
1772

1773
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
1774 1775 1776 1777 1778 1779 1780
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

1781
	connector = &intel_connector->base;
1782
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
1783 1784
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

1785 1786
	connector->polled = DRM_CONNECTOR_POLL_HPD;

1787
	if (output_reg == DP_B || output_reg == PCH_DP_B)
1788
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1789
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
1790
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1791
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
1792
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1793

1794
	if (is_edp(intel_dp))
1795
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
1796

1797
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1798 1799 1800
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

C
Chris Wilson 已提交
1801 1802 1803
	intel_dp->output_reg = output_reg;
	intel_dp->has_audio = false;
	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1804

1805
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
1806
			 DRM_MODE_ENCODER_TMDS);
1807
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
1808

1809
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1810 1811 1812
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
1813
	switch (output_reg) {
1814 1815 1816
		case DP_A:
			name = "DPDDC-A";
			break;
1817 1818
		case DP_B:
		case PCH_DP_B:
1819 1820
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
1821 1822 1823 1824
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
1825 1826
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
1827 1828 1829 1830
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
1831 1832
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
1833 1834 1835 1836
			name = "DPDDC-D";
			break;
	}

C
Chris Wilson 已提交
1837
	intel_dp_i2c_init(intel_dp, intel_connector, name);
1838

J
Jesse Barnes 已提交
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	/* Cache some DPCD data in the eDP case */
	if (is_edp(intel_dp)) {
		int ret;
		bool was_on;

		was_on = ironlake_edp_panel_on(intel_dp);
		ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
					       intel_dp->dpcd,
					       sizeof(intel_dp->dpcd));
		if (ret == sizeof(intel_dp->dpcd)) {
			if (intel_dp->dpcd[0] >= 0x11)
				dev_priv->no_aux_handshake = intel_dp->dpcd[3] &
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
			DRM_ERROR("failed to retrieve link info\n");
		}
		if (!was_on)
			ironlake_edp_panel_off(dev);
	}

1859
	intel_encoder->hot_plug = intel_dp_hot_plug;
1860

1861
	if (is_edp(intel_dp)) {
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
		/* initialize panel mode from VBT if available for eDP */
		if (dev_priv->lfp_lvds_vbt_mode) {
			dev_priv->panel_fixed_mode =
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (dev_priv->panel_fixed_mode) {
				dev_priv->panel_fixed_mode->type |=
					DRM_MODE_TYPE_PREFERRED;
			}
		}
	}

1873 1874
	intel_dp_add_properties(intel_dp, connector);

1875 1876 1877 1878 1879 1880 1881 1882 1883
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}