sdhci-esdhc-imx.c 33.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
 *   Author: Wolfram Sang <w.sang@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define	ESDHC_CTRL_D3CD			0x08
35
/* VENDOR SPEC register */
36 37
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
38
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
39
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
40 41
#define ESDHC_WTMK_LVL			0x44
#define ESDHC_MIX_CTRL			0x48
42
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
43
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
44 45 46
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
47 48
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
49 50
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
51

52 53 54 55 56
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

57 58 59 60 61 62
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

63 64 65 66 67
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
#define ESDHC_TUNING_START_TAP		0x1

68 69
#define ESDHC_TUNING_BLOCK_PATTERN_LEN	64

70 71 72 73
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

74 75 76 77 78 79 80
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
81 82 83 84 85 86
/*
 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
87
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
88

89 90 91 92 93 94 95 96 97 98 99
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
 * As a result, the TC flag is not asserted and SW  received timeout
 * exeception. Bit1 of Vendor Spec registor is used to fix it.
 */
100 101 102 103 104 105
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
/*
 * The flag enables the workaround for ESDHC errata ENGcm07207 which
 * affects i.MX25 and i.MX35.
 */
#define ESDHC_FLAG_ENGCM07207		BIT(2)
106 107 108 109 110
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
111 112 113 114 115 116
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
117

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx35_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
139 140 141 142 143 144
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1,
145 146
};

147 148
struct pltfm_imx_data {
	u32 scratchpad;
149
	struct pinctrl *pinctrl;
150 151 152
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
153
	const struct esdhc_soc_data *socdata;
154
	struct esdhc_platform_data boarddata;
155 156 157
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
158 159 160 161 162
	enum {
		NO_CMD_PENDING,      /* no multiblock command pending*/
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
163
	u32 uhs_mode;
164
	u32 is_ddr;
165 166
};

167 168 169
static struct platform_device_id imx_esdhc_devtype[] = {
	{
		.name = "sdhci-esdhc-imx25",
170
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
171 172
	}, {
		.name = "sdhci-esdhc-imx35",
173
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
174 175
	}, {
		.name = "sdhci-esdhc-imx51",
176
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
177 178 179 180 181 182
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

183
static const struct of_device_id imx_esdhc_dt_ids[] = {
184 185 186 187
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
188
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
189
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
190 191 192 193
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

194 195
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
196
	return data->socdata == &esdhc_imx25_data;
197 198 199 200
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
201
	return data->socdata == &esdhc_imx53_data;
202 203
}

204 205
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
206
	return data->socdata == &usdhc_imx6q_data;
207 208
}

209 210
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
211
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
212 213
}

214 215 216 217 218 219 220 221
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

222 223
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
224 225
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
226 227
	u32 val = readl(host->ioaddr + reg);

228 229 230 231 232 233 234 235 236 237
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
238
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
239 240 241 242
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
243 244 245 246 247 248 249 250 251 252 253 254 255
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
		 * uirk on MX25/35 platforms.
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

256 257 258 259 260 261 262
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
263 264
					| SDHCI_SUPPORT_SDR50
					| SDHCI_USE_SDR50_TUNING;
265 266
		}
	}
267

268
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
269 270 271 272 273 274
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
275
	if (unlikely(reg == SDHCI_INT_STATUS)) {
276 277
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
278 279
			val |= SDHCI_INT_ADMA_ERROR;
		}
280 281 282 283 284 285 286 287 288 289 290 291

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
292 293
	}

294 295 296 297 298
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
299 300
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
301 302 303 304 305 306 307 308 309 310 311 312 313
	u32 data;

	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
		if (val & SDHCI_INT_CARD_INT) {
			/*
			 * Clear and then set D3CD bit to avoid missing the
			 * card interrupt.  This is a eSDHC controller problem
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
314
			data &= ~ESDHC_CTRL_D3CD;
315
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
316
			data |= ESDHC_CTRL_D3CD;
317 318 319
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
	}
320

321
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
322 323 324
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
325 326 327
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
328 329 330 331 332 333 334 335 336

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
337 338
	}

R
Richard Zhu 已提交
339 340 341
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
342
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
343 344 345
		}
	}

346 347 348
	writel(val, host->ioaddr + reg);
}

349 350
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
351 352
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
353 354
	u16 ret = 0;
	u32 val;
355

356
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
357
		reg ^= 2;
358
		if (esdhc_is_usdhc(imx_data)) {
359 360 361 362 363 364
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
365
	}
366

367 368 369 370 371
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

372
		if (esdhc_is_usdhc(imx_data)) {
373 374 375 376 377
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
378 379
		}

380 381 382 383 384
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

385 386 387 388 389 390
		ret |= (imx_data->uhs_mode & SDHCI_CTRL_UHS_MASK);
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

407 408 409 410 411 412
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
413
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
414
	u32 new_val = 0;
415 416

	switch (reg) {
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
			writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
		imx_data->uhs_mode = val & SDHCI_CTRL_UHS_MASK;
433 434 435 436 437 438 439 440 441 442
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			if (val & SDHCI_CTRL_TUNED_CLK)
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			else
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
443 444 445 446 447 448 449
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			}

450 451 452 453 454 455 456 457 458 459
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
460
		return;
461
	case SDHCI_TRANSFER_MODE:
462
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
463 464 465 466
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
467 468 469
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
470
		}
471

472
		if (esdhc_is_usdhc(imx_data)) {
473
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
474 475 476 477 478 479
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
480 481 482 483 484 485 486 487
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
488 489
		return;
	case SDHCI_COMMAND:
490
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
491
			val |= SDHCI_CMD_ABORTCMD;
492

493
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
494
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
495 496
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

497
		if (esdhc_is_usdhc(imx_data))
498 499
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
500
		else
501 502
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
503 504 505 506 507 508 509 510 511 512
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
513 514
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
515
	u32 new_val;
516
	u32 mask;
517 518 519 520 521 522 523 524 525

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
526
		/* FSL messed up here, so we need to manually compose it. */
527
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
528
		/* ensure the endianness */
529
		new_val |= ESDHC_HOST_CONTROL_LE;
530 531 532 533 534
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
535

536 537 538
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
539 540
		 * Do not touch the D3CD bit either which is used for the
		 * SDIO interrupt errata workaround.
541
		 */
542
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
543 544

		esdhc_clrset_le(host, mask, new_val, reg);
545 546 547
		return;
	}
	esdhc_clrset_le(host, 0xff, val, reg);
548 549 550 551 552 553 554 555 556

	/*
	 * The esdhc has a design violation to SDHC spec which tells
	 * that software reset should not affect card detection circuit.
	 * But esdhc clears its SYSCTL register bits [0..2] during the
	 * software reset.  This will stop those clocks that card detection
	 * circuit relies on.  To work around it, we turn the clocks on back
	 * to keep card detection circuit functional.
	 */
557
	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
558
		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
559 560 561 562
		/*
		 * The reset on usdhc fails to clear MIX_CTRL register.
		 * Do it manually here.
		 */
563
		if (esdhc_is_usdhc(imx_data)) {
564 565 566 567
			/* the tuning bits should be kept during reset */
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
					host->ioaddr + ESDHC_MIX_CTRL);
568 569
			imx_data->is_ddr = 0;
		}
570
	}
571 572
}

573 574 575 576 577 578
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;

579
	if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
580 581
		return boarddata->f_max;
	else
582
		return pltfm_host->clock;
583 584
}

585 586 587 588
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

589
	return pltfm_host->clock / 256 / 16;
590 591
}

592 593 594 595
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
596
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
597
	unsigned int host_clock = pltfm_host->clock;
598 599
	int pre_div = 2;
	int div = 1;
600
	u32 temp, val;
601

602
	if (clock == 0) {
603 604
		host->mmc->actual_clock = 0;

605
		if (esdhc_is_usdhc(imx_data)) {
606 607 608 609
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
610
		return;
611
	}
612

613
	if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
614 615
		pre_div = 1;

616 617 618 619 620 621 622 623 624 625 626
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

	while (host_clock / pre_div / 16 > clock && pre_div < 256)
		pre_div *= 2;

	while (host_clock / pre_div / div > clock && div < 16)
		div++;

627
	host->mmc->actual_clock = host_clock / pre_div / div;
628
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
629
		clock, host->mmc->actual_clock);
630

631 632 633 634
	if (imx_data->is_ddr)
		pre_div >>= 2;
	else
		pre_div >>= 1;
635 636 637 638 639 640 641
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
642

643
	if (esdhc_is_usdhc(imx_data)) {
644 645 646 647 648
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

649
	mdelay(1);
650 651
}

652 653
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
654 655 656
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
657 658 659

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
660
		return mmc_gpio_get_ro(host->mmc);
661 662 663 664 665 666 667 668 669 670
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

671
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

691 692 693 694 695 696 697
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

698
	/* This is balanced by the runtime put in sdhci_tasklet_finish */
699
	pm_runtime_get_sync(host->mmc->parent);
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
		"tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_request_done(struct mmc_request *mrq)
{
	complete(&mrq->completion);
}

715 716
static int esdhc_send_tuning_cmd(struct sdhci_host *host, u32 opcode,
				 struct scatterlist *sg)
717 718
{
	struct mmc_command cmd = {0};
719
	struct mmc_request mrq = {NULL};
720 721 722 723 724 725 726 727 728
	struct mmc_data data = {0};

	cmd.opcode = opcode;
	cmd.arg = 0;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;

	data.blksz = ESDHC_TUNING_BLOCK_PATTERN_LEN;
	data.blocks = 1;
	data.flags = MMC_DATA_READ;
729
	data.sg = sg;
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	data.sg_len = 1;

	mrq.cmd = &cmd;
	mrq.cmd->mrq = &mrq;
	mrq.data = &data;
	mrq.data->mrq = &mrq;
	mrq.cmd->data = mrq.data;

	mrq.done = esdhc_request_done;
	init_completion(&(mrq.completion));

	disable_irq(host->irq);
	spin_lock(&host->lock);
	host->mrq = &mrq;

	sdhci_send_command(host, mrq.cmd);

	spin_unlock(&host->lock);
	enable_irq(host->irq);

	wait_for_completion(&mrq.completion);

	if (cmd.error)
		return cmd.error;
	if (data.error)
		return data.error;

	return 0;
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
771 772
	struct scatterlist sg;
	char *tuning_pattern;
773 774
	int min, max, avg, ret;

775 776 777 778 779 780
	tuning_pattern = kmalloc(ESDHC_TUNING_BLOCK_PATTERN_LEN, GFP_KERNEL);
	if (!tuning_pattern)
		return -ENOMEM;

	sg_init_one(&sg, tuning_pattern, ESDHC_TUNING_BLOCK_PATTERN_LEN);

781 782 783 784
	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
785
		if (!esdhc_send_tuning_cmd(host, opcode, &sg))
786 787 788 789 790 791 792 793
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
794
		if (esdhc_send_tuning_cmd(host, opcode, &sg)) {
795 796 797 798 799 800 801 802 803
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
804
	ret = esdhc_send_tuning_cmd(host, opcode, &sg);
805 806
	esdhc_post_tuning(host);

807 808
	kfree(tuning_pattern);

809 810 811 812 813 814
	dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
835
	case MMC_TIMING_MMC_HS200:
836 837 838 839 840 841 842 843 844 845 846 847 848 849
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

static int esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
850
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
851 852 853 854 855 856 857 858 859 860 861 862

	switch (uhs) {
	case MMC_TIMING_UHS_SDR12:
		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR12;
		break;
	case MMC_TIMING_UHS_SDR25:
		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR25;
		break;
	case MMC_TIMING_UHS_SDR50:
		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR50;
		break;
	case MMC_TIMING_UHS_SDR104:
863
	case MMC_TIMING_MMC_HS200:
864 865 866 867
		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR104;
		break;
	case MMC_TIMING_UHS_DDR50:
		imx_data->uhs_mode = SDHCI_CTRL_UHS_DDR50;
868 869 870 871
		writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
				ESDHC_MIX_CTRL_DDREN,
				host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
872 873 874 875 876 877 878 879 880
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
881 882 883 884 885 886
		break;
	}

	return esdhc_change_pinstate(host, uhs);
}

887 888 889 890 891 892 893 894
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

895
static struct sdhci_ops sdhci_esdhc_ops = {
896
	.read_l = esdhc_readl_le,
897
	.read_w = esdhc_readw_le,
898
	.write_l = esdhc_writel_le,
899 900
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
901
	.set_clock = esdhc_pltfm_set_clock,
902
	.get_max_clock = esdhc_pltfm_get_max_clock,
903
	.get_min_clock = esdhc_pltfm_get_min_clock,
904
	.get_ro = esdhc_pltfm_get_ro,
905
	.set_bus_width = esdhc_pltfm_set_bus_width,
906
	.set_uhs_signaling = esdhc_set_uhs_signaling,
907
	.reset = esdhc_reset,
908 909
};

910
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
911 912 913
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
914 915 916 917
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

918
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
919
static int
920 921 922 923 924 925 926 927
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
			 struct esdhc_platform_data *boarddata)
{
	struct device_node *np = pdev->dev.of_node;

	if (!np)
		return -ENODEV;

A
Arnd Bergmann 已提交
928
	if (of_get_property(np, "non-removable", NULL))
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
		boarddata->cd_type = ESDHC_CD_PERMANENT;

	if (of_get_property(np, "fsl,cd-controller", NULL))
		boarddata->cd_type = ESDHC_CD_CONTROLLER;

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	if (gpio_is_valid(boarddata->cd_gpio))
		boarddata->cd_type = ESDHC_CD_GPIO;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

945 946
	of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);

947 948
	of_property_read_u32(np, "max-frequency", &boarddata->f_max);

949 950 951 952 953
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

954 955 956
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

957 958 959 960 961 962 963 964 965 966 967
	return 0;
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
			 struct esdhc_platform_data *boarddata)
{
	return -ENODEV;
}
#endif

B
Bill Pemberton 已提交
968
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
969
{
970 971
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
972 973 974
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
	struct esdhc_platform_data *boarddata;
975
	int err;
976
	struct pltfm_imx_data *imx_data;
977

978
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
979 980 981 982 983
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

984
	imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
985 986
	if (!imx_data) {
		err = -ENOMEM;
987
		goto free_sdhci;
988
	}
989

990 991
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
992 993
	pltfm_host->priv = imx_data;

994 995 996
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
997
		goto free_sdhci;
998
	}
999 1000 1001 1002

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1003
		goto free_sdhci;
1004 1005 1006 1007 1008
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1009
		goto free_sdhci;
1010 1011 1012
	}

	pltfm_host->clk = imx_data->clk_per;
1013
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1014 1015 1016
	clk_prepare_enable(imx_data->clk_per);
	clk_prepare_enable(imx_data->clk_ipg);
	clk_prepare_enable(imx_data->clk_ahb);
1017

1018
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1019 1020
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1021
		goto disable_clk;
1022 1023
	}

1024 1025 1026 1027 1028 1029 1030 1031
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
	if (IS_ERR(imx_data->pins_default)) {
		err = PTR_ERR(imx_data->pins_default);
		dev_err(mmc_dev(host->mmc), "could not get default state\n");
		goto disable_clk;
	}

1032
	host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
1033

1034
	if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
1035
		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
R
Richard Zhu 已提交
1036 1037
		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
			| SDHCI_QUIRK_BROKEN_ADMA;
1038

1039 1040 1041 1042
	/*
	 * The imx6q ROM code will change the default watermark level setting
	 * to something insane.  Change it back here.
	 */
1043
	if (esdhc_is_usdhc(imx_data)) {
1044
		writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
1045
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1046
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1047
	}
1048

1049 1050 1051
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1052 1053 1054 1055 1056 1057

	if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
		writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
			ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
			host->ioaddr + ESDHC_TUNING_CTRL);

1058
	boarddata = &imx_data->boarddata;
1059 1060 1061 1062
	if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
		if (!host->mmc->parent->platform_data) {
			dev_err(mmc_dev(host->mmc), "no board data!\n");
			err = -EINVAL;
1063
			goto disable_clk;
1064 1065 1066 1067
		}
		imx_data->boarddata = *((struct esdhc_platform_data *)
					host->mmc->parent->platform_data);
	}
1068 1069 1070

	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
1071
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1072
		if (err) {
1073 1074 1075
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			goto disable_clk;
1076
		}
1077
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1078 1079 1080 1081 1082
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
1083
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1084
		if (err) {
1085
			dev_err(mmc_dev(host->mmc),
1086
				"failed to request card-detect gpio!\n");
1087
			goto disable_clk;
1088
		}
1089
		/* fall through */
1090

1091 1092
	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
1093
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1094 1095 1096
		break;

	case ESDHC_CD_PERMANENT:
1097
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1098 1099 1100 1101
		break;

	case ESDHC_CD_NONE:
		break;
1102
	}
1103

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

1117
	/* sdr50 and sdr104 needs work on 1.8v signal voltage */
1118
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data)) {
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/* fall back to not support uhs by specify no 1.8v quirk */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1134 1135
	err = sdhci_add_host(host);
	if (err)
1136
		goto disable_clk;
1137

1138 1139 1140 1141 1142 1143
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);

1144
	return 0;
1145

1146
disable_clk:
1147 1148 1149
	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1150
free_sdhci:
1151 1152
	sdhci_pltfm_free(pdev);
	return err;
1153 1154
}

B
Bill Pemberton 已提交
1155
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1156
{
1157
	struct sdhci_host *host = platform_get_drvdata(pdev);
1158
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1159
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
1160 1161 1162
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

	sdhci_remove_host(host, dead);
1163

1164 1165 1166
	pm_runtime_dont_use_autosuspend(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1167 1168 1169 1170 1171
	if (!IS_ENABLED(CONFIG_PM_RUNTIME)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
		clk_disable_unprepare(imx_data->clk_ahb);
	}
1172

1173 1174 1175
	sdhci_pltfm_free(pdev);

	return 0;
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
#ifdef CONFIG_PM_RUNTIME
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	int ret;

	ret = sdhci_runtime_suspend_host(host);

1188 1189 1190 1191
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;

1203 1204 1205 1206
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_prepare_enable(imx_data->clk_per);
		clk_prepare_enable(imx_data->clk_ipg);
	}
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	clk_prepare_enable(imx_data->clk_ahb);

	return sdhci_runtime_resume_host(host);
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1219 1220 1221 1222
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
		.owner	= THIS_MODULE,
1223
		.of_match_table = imx_esdhc_dt_ids,
1224
		.pm	= &sdhci_esdhc_pmops,
1225
	},
1226
	.id_table	= imx_esdhc_devtype,
1227
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1228
	.remove		= sdhci_esdhc_imx_remove,
1229
};
1230

1231
module_platform_driver(sdhci_esdhc_imx_driver);
1232 1233 1234 1235

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
MODULE_LICENSE("GPL v2");