intel-iommu.c 88.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
F
Fenghua Yu 已提交
21
 * Author: Fenghua Yu <fenghua.yu@intel.com>
22 23 24 25
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
M
mark gross 已提交
35
#include <linux/timer.h>
K
Kay, Allen M 已提交
36
#include <linux/iova.h>
37
#include <linux/iommu.h>
K
Kay, Allen M 已提交
38
#include <linux/intel-iommu.h>
39
#include <linux/sysdev.h>
40
#include <asm/cacheflush.h>
41
#include <asm/iommu.h>
42 43
#include "pci.h"

F
Fenghua Yu 已提交
44 45 46
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

47 48 49 50 51 52 53 54 55
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
56 57
#define MAX_AGAW_WIDTH 64

58
#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
59
#define DOMAIN_MAX_PFN(gaw)  ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
60

61
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
62
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
63
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
64

65

66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
86 87 88
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

89 90
static int rwbf_quirk;

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
184

185 186 187 188 189
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
190 191
 * 8-10: available
 * 11: snoop behavior
192 193 194 195 196 197
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline void dma_set_pte_readable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_READ;
}

static inline void dma_set_pte_writable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_WRITE;
}

213 214 215 216 217
static inline void dma_set_pte_snp(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_SNP;
}

218 219 220 221 222 223 224
static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
{
	pte->val = (pte->val & ~3) | (prot & 3);
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
225 226 227 228 229 230
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
	return  __cmpxchg64(pte, 0ULL, 0ULL) & VTD_PAGE_MASK;
#endif
231 232
}

233
static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
234
{
235
	pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
236 237 238 239 240 241
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
242

243 244 245 246 247
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

248 249 250 251 252 253 254 255
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
struct dmar_domain *si_domain;

W
Weidong Han 已提交
256
/* devices under the same p2p bridge are owned in one domain */
257
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
258

259 260 261 262 263
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

264 265 266
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

267 268
struct dmar_domain {
	int	id;			/* domain id */
269
	unsigned long iommu_bmp;	/* bitmap of iommus this domain uses*/
270 271 272 273 274 275 276 277 278 279

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
280
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
281 282

	int		iommu_coherency;/* indicate coherency of iommu access */
283
	int		iommu_snooping; /* indicate snooping control feature*/
284 285
	int		iommu_count;	/* reference count of iommu */
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
286
	u64		max_addr;	/* maximum mapped address */
287 288
};

289 290 291 292
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
293 294
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
295 296
	u8 devfn;		/* PCI devfn number */
	struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
Y
Yu Zhao 已提交
297
	struct intel_iommu *iommu; /* IOMMU used by this device */
298 299 300
	struct dmar_domain *domain; /* pointer to domain */
};

M
mark gross 已提交
301 302 303 304
static void flush_unmaps_timeout(unsigned long data);

DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);

305 306 307 308 309 310 311 312 313
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
314 315 316 317 318 319 320 321 322
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

323 324
static void domain_remove_dev_info(struct dmar_domain *domain);

325 326 327 328 329 330
#ifdef CONFIG_DMAR_DEFAULT_ON
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
#endif /*CONFIG_DMAR_DEFAULT_ON*/

331
static int __initdata dmar_map_gfx = 1;
332
static int dmar_forcedac;
M
mark gross 已提交
333
static int intel_iommu_strict;
334 335 336 337 338

#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

339 340
static struct iommu_ops intel_iommu_ops;

341 342 343 344 345
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
346 347 348 349
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
350
			dmar_disabled = 1;
351
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
352 353 354 355
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
356
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
357
			printk(KERN_INFO
358 359
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
360 361 362 363
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
364 365 366 367 368 369 370 371 372 373 374 375 376 377
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

378 379 380 381 382 383 384 385 386 387 388 389 390 391
static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
{
	unsigned int flags;
	void *vaddr;

	/* trying to avoid low memory issues */
	flags = current->flags & PF_MEMALLOC;
	current->flags |= PF_MEMALLOC;
	vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
	current->flags &= (~PF_MEMALLOC | flags);
	return vaddr;
}


392 393
static inline void *alloc_pgtable_page(void)
{
394 395 396 397 398 399 400 401 402
	unsigned int flags;
	void *vaddr;

	/* trying to avoid low memory issues */
	flags = current->flags & PF_MEMALLOC;
	current->flags |= PF_MEMALLOC;
	vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
	current->flags &= (~PF_MEMALLOC | flags);
	return vaddr;
403 404 405 406 407 408 409 410 411
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
412
	return iommu_kmem_cache_alloc(iommu_domain_cache);
413 414
}

K
Kay, Allen M 已提交
415
static void free_domain_mem(void *vaddr)
416 417 418 419 420 421
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
422
	return iommu_kmem_cache_alloc(iommu_devinfo_cache);
423 424 425 426 427 428 429 430 431
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
432
	return iommu_kmem_cache_alloc(iommu_iova_cache);
433 434 435 436 437 438 439
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
440 441 442

static inline int width_to_agaw(int width);

F
Fenghua Yu 已提交
443
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
444 445 446 447 448
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
449
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
450 451 452 453 454 455 456 457
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

476
/* This functionin only returns single iommu in a domain */
477 478 479 480
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

481
	/* si_domain and vm domain should not get here. */
482
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
483
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
484

485 486 487 488 489 490 491
	iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
	int i;

	domain->iommu_coherency = 1;

	i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
	for (; i < g_num_of_iommus; ) {
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
		i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
	}
}

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

	i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
	for (; i < g_num_of_iommus; ) {
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
		i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
	}
}

/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
}

531
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
532 533 534 535 536 537 538
{
	struct dmar_drhd_unit *drhd = NULL;
	int i;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
539 540
		if (segment != drhd->segment)
			continue;
541

542
		for (i = 0; i < drhd->devices_cnt; i++) {
D
Dirk Hohndel 已提交
543 544
			if (drhd->devices[i] &&
			    drhd->devices[i]->bus->number == bus &&
545 546
			    drhd->devices[i]->devfn == devfn)
				return drhd->iommu;
547 548
			if (drhd->devices[i] &&
			    drhd->devices[i]->subordinate &&
549 550 551 552
			    drhd->devices[i]->subordinate->number <= bus &&
			    drhd->devices[i]->subordinate->subordinate >= bus)
				return drhd->iommu;
		}
553 554 555 556 557 558 559 560

		if (drhd->include_all)
			return drhd->iommu;
	}

	return NULL;
}

W
Weidong Han 已提交
561 562 563 564 565 566 567
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		context = (struct context_entry *)alloc_pgtable_page();
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
586
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
610
	ret = context_present(&context[devfn]);
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
626
		context_clear_entry(&context[devfn]);
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
	return 30 + agaw * LEVEL_STRIDE;

}

static inline int width_to_agaw(int width)
{
	return (width - 30) / LEVEL_STRIDE;
}

static inline unsigned int level_to_offset_bits(int level)
{
678
	return (level - 1) * LEVEL_STRIDE;
679 680
}

681
static inline int pfn_level_offset(unsigned long pfn, int level)
682
{
683
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
684 685
}

686
static inline unsigned long level_mask(int level)
687
{
688
	return -1UL << level_to_offset_bits(level);
689 690
}

691
static inline unsigned long level_size(int level)
692
{
693
	return 1UL << level_to_offset_bits(level);
694 695
}

696
static inline unsigned long align_to_level(unsigned long pfn, int level)
697
{
698
	return (pfn + level_size(level) - 1) & level_mask(level);
699 700
}

701 702
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
				      unsigned long pfn)
703
{
704
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
705 706 707 708 709
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
	int offset;

	BUG_ON(!domain->pgd);
710
	BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
711 712 713 714 715
	parent = domain->pgd;

	while (level > 0) {
		void *tmp_page;

716
		offset = pfn_level_offset(pfn, level);
717 718 719 720
		pte = &parent[offset];
		if (level == 1)
			break;

721
		if (!dma_pte_present(pte)) {
722 723
			uint64_t pteval;

724 725
			tmp_page = alloc_pgtable_page();

726
			if (!tmp_page)
727
				return NULL;
728

729 730 731 732 733 734 735 736 737
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
			pteval = (virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
738
		}
739
		parent = phys_to_virt(dma_pte_addr(pte));
740 741 742 743 744 745 746
		level--;
	}

	return pte;
}

/* return address's pte at specific level */
747 748 749
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
					 int level)
750 751 752 753 754 755 756
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
757
		offset = pfn_level_offset(pfn, total);
758 759 760 761
		pte = &parent[offset];
		if (level == total)
			return pte;

762
		if (!dma_pte_present(pte))
763
			break;
764
		parent = phys_to_virt(dma_pte_addr(pte));
765 766 767 768 769 770
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
771 772 773
static void dma_pte_clear_range(struct dmar_domain *domain,
				unsigned long start_pfn,
				unsigned long last_pfn)
774
{
775
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
776
	struct dma_pte *first_pte, *pte;
777

778
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
779
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
780

781
	/* we don't need lock here; nobody else touches the iova range */
782
	while (start_pfn <= last_pfn) {
783 784 785 786 787
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1);
		if (!pte) {
			start_pfn = align_to_level(start_pfn + 1, 2);
			continue;
		}
788
		do { 
789 790 791
			dma_clear_pte(pte);
			start_pfn++;
			pte++;
792 793
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

794 795
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
796 797 798 799 800
	}
}

/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
801 802
				   unsigned long start_pfn,
				   unsigned long last_pfn)
803
{
804
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
805
	struct dma_pte *first_pte, *pte;
806 807
	int total = agaw_to_level(domain->agaw);
	int level;
808
	unsigned long tmp;
809

810 811
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
812

813
	/* We don't need lock here; nobody else touches the iova range */
814 815
	level = 2;
	while (level <= total) {
816 817
		tmp = align_to_level(start_pfn, level);

818
		/* If we can't even clear one PTE at this level, we're done */
819
		if (tmp + level_size(level) - 1 > last_pfn)
820 821
			return;

822
		while (tmp + level_size(level) - 1 <= last_pfn) {
823 824 825 826 827
			first_pte = pte = dma_pfn_level_pte(domain, tmp, level);
			if (!pte) {
				tmp = align_to_level(tmp + 1, level + 1);
				continue;
			}
828
			do {
829 830 831 832
				if (dma_pte_present(pte)) {
					free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
					dma_clear_pte(pte);
				}
833 834
				pte++;
				tmp += level_size(level);
835 836 837
			} while (!first_pte_in_page(pte) &&
				 tmp + level_size(level) - 1 <= last_pfn);

838 839 840
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			
841 842 843 844
		}
		level++;
	}
	/* free pgd */
845
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

	root = (struct root_entry *)alloc_pgtable_page();
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
861
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
862 863 864 865 866 867 868 869 870 871 872

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
873
	u32 sts;
874 875 876 877 878 879 880
	unsigned long flag;

	addr = iommu->root_entry;

	spin_lock_irqsave(&iommu->register_lock, flag);
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

881
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
882 883 884

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
885
		      readl, (sts & DMA_GSTS_RTPS), sts);
886 887 888 889 890 891 892 893 894

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

895
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
896 897 898
		return;

	spin_lock_irqsave(&iommu->register_lock, flag);
899
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
900 901 902

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
903
		      readl, (!(val & DMA_GSTS_WBFS)), val);
904 905 906 907 908

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

/* return value determine if we need a write buffer flush */
909 910 911
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

	spin_lock_irqsave(&iommu->register_lock, flag);
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

	spin_unlock_irqrestore(&iommu->register_lock, flag);
}

/* return value determine if we need a write buffer flush */
943 944
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		/* Note: always flush non-leaf currently */
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

	spin_lock_irqsave(&iommu->register_lock, flag);
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

	spin_unlock_irqrestore(&iommu->register_lock, flag);

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
995 996
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
997 998
}

Y
Yu Zhao 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
static struct device_domain_info *iommu_support_dev_iotlb(
	struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
	struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

	if (!found || !info->dev)
		return NULL;

	if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
		return NULL;

	if (!dmar_find_matched_atsr_unit(info->dev))
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1036
{
Y
Yu Zhao 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	if (!info)
		return;

	pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
	if (!info->dev || !pci_ats_enabled(info->dev))
		return;

	pci_disable_ats(info->dev);
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
		if (!info->dev || !pci_ats_enabled(info->dev))
			continue;

		sid = info->bus << 8 | info->devfn;
		qdep = pci_ats_queue_depth(info->dev);
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1070
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1071
				  unsigned long pfn, unsigned int pages)
1072
{
1073
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1074
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1075 1076 1077 1078

	BUG_ON(pages == 0);

	/*
1079 1080
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1081 1082 1083
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1084 1085
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1086
						DMA_TLB_DSI_FLUSH);
1087 1088 1089
	else
		iommu->flush.flush_iotlb(iommu, did, addr, mask,
						DMA_TLB_PSI_FLUSH);
1090 1091 1092 1093 1094 1095

	/*
	 * In caching mode, domain ID 0 is reserved for non-present to present
	 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
	 */
	if (!cap_caching_mode(iommu->cap) || did)
Y
Yu Zhao 已提交
1096
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1097 1098
}

M
mark gross 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

	spin_lock_irqsave(&iommu->register_lock, flags);
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

	spin_unlock_irqrestore(&iommu->register_lock, flags);
}

1116 1117 1118 1119 1120 1121
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

	spin_lock_irqsave(&iommu->register_lock, flags);
1122 1123
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1124 1125 1126

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1127
		      readl, (sts & DMA_GSTS_TES), sts);
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

	spin_unlock_irqrestore(&iommu->register_lock, flags);
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

	spin_lock_irqsave(&iommu->register_lock, flag);
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1144
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1145 1146 1147 1148 1149

	spin_unlock_irqrestore(&iommu->register_lock, flag);
	return 0;
}

1150

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
	pr_debug("Number of Domains supportd <%ld>\n", ndomains);
	nlongs = BITS_TO_LONGS(ndomains);

	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
		printk(KERN_ERR "Allocating domain id array failed\n");
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
		printk(KERN_ERR "Allocating domain array failed\n");
		kfree(iommu->domain_ids);
		return -ENOMEM;
	}

1176 1177
	spin_lock_init(&iommu->lock);

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}


static void domain_exit(struct dmar_domain *domain);
1189
static void vm_domain_exit(struct dmar_domain *domain);
1190 1191

void free_dmar_iommu(struct intel_iommu *iommu)
1192 1193 1194
{
	struct dmar_domain *domain;
	int i;
1195
	unsigned long flags;
1196 1197 1198 1199 1200

	i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
	for (; i < cap_ndoms(iommu->cap); ) {
		domain = iommu->domains[i];
		clear_bit(i, iommu->domain_ids);
1201 1202

		spin_lock_irqsave(&domain->iommu_lock, flags);
1203 1204 1205 1206 1207 1208
		if (--domain->iommu_count == 0) {
			if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
				vm_domain_exit(domain);
			else
				domain_exit(domain);
		}
1209 1210
		spin_unlock_irqrestore(&domain->iommu_lock, flags);

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
		i = find_next_bit(iommu->domain_ids,
			cap_ndoms(iommu->cap), i+1);
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	if (iommu->irq) {
		set_irq_data(iommu->irq, NULL);
		/* This will mask the irq */
		free_irq(iommu->irq, iommu);
		destroy_irq(iommu->irq);
	}

	kfree(iommu->domains);
	kfree(iommu->domain_ids);

W
Weidong Han 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	g_iommus[iommu->seq_id] = NULL;

	/* if all iommus are freed, free g_iommus */
	for (i = 0; i < g_num_of_iommus; i++) {
		if (g_iommus[i])
			break;
	}

	if (i == g_num_of_iommus)
		kfree(g_iommus);

1239 1240 1241 1242
	/* free context mapping */
	free_context_table(iommu);
}

1243
static struct dmar_domain *alloc_domain(void)
1244 1245 1246 1247 1248 1249 1250
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
	domain->flags = 0;

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1264 1265 1266
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1267

1268 1269 1270 1271
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1272
		return -ENOMEM;
1273 1274 1275
	}

	domain->id = num;
1276
	set_bit(num, iommu->domain_ids);
1277
	set_bit(iommu->seq_id, &domain->iommu_bmp);
1278 1279 1280
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1281
	return 0;
1282 1283
}

1284 1285
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1286 1287
{
	unsigned long flags;
1288 1289
	int num, ndomains;
	int found = 0;
1290

1291
	spin_lock_irqsave(&iommu->lock, flags);
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_bit(iommu->domain_ids, ndomains);
	for (; num < ndomains; ) {
		if (iommu->domains[num] == domain) {
			found = 1;
			break;
		}
		num = find_next_bit(iommu->domain_ids,
				    cap_ndoms(iommu->cap), num+1);
	}

	if (found) {
		clear_bit(num, iommu->domain_ids);
		clear_bit(iommu->seq_id, &domain->iommu_bmp);
		iommu->domains[num] = NULL;
	}
1308
	spin_unlock_irqrestore(&iommu->lock, flags);
1309 1310 1311
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1312 1313
static struct lock_class_key reserved_alloc_key;
static struct lock_class_key reserved_rbtree_key;
1314 1315 1316 1317 1318 1319 1320

static void dmar_init_reserved_ranges(void)
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1321
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1322

M
Mark Gross 已提交
1323 1324 1325 1326 1327
	lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
		&reserved_alloc_key);
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
	if (!iova)
		printk(KERN_ERR "Reserve IOAPIC range failed\n");

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1342 1343 1344
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
			if (!iova)
				printk(KERN_ERR "Reserve iova failed\n");
		}
	}

}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1377
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1378
	spin_lock_init(&domain->iommu_lock);
1379 1380 1381 1382

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1383
	iommu = domain_get_iommu(domain);
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;
	INIT_LIST_HEAD(&domain->devices);

W
Weidong Han 已提交
1400 1401 1402 1403 1404
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1405 1406 1407 1408 1409
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1410 1411
	domain->iommu_count = 1;

1412 1413 1414 1415
	/* always allocate the top pgd */
	domain->pgd = (struct dma_pte *)alloc_pgtable_page();
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1416
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1417 1418 1419 1420 1421
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1422 1423
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

	domain_remove_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
1434
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1435 1436

	/* free page tables */
1437
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1438

1439 1440 1441 1442
	for_each_active_iommu(iommu, drhd)
		if (test_bit(iommu->seq_id, &domain->iommu_bmp))
			iommu_detach_domain(domain, iommu);

1443 1444 1445
	free_domain_mem(domain);
}

F
Fenghua Yu 已提交
1446 1447
static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
				 u8 bus, u8 devfn, int translation)
1448 1449 1450
{
	struct context_entry *context;
	unsigned long flags;
W
Weidong Han 已提交
1451
	struct intel_iommu *iommu;
1452 1453 1454 1455 1456
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1457
	struct device_domain_info *info = NULL;
1458 1459 1460

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1461

1462
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1463 1464
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1465

1466
	iommu = device_to_iommu(segment, bus, devfn);
W
Weidong Han 已提交
1467 1468 1469
	if (!iommu)
		return -ENODEV;

1470 1471 1472 1473
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1474
	if (context_present(context)) {
1475 1476 1477 1478
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1479 1480 1481
	id = domain->id;
	pgd = domain->pgd;

1482 1483
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
		num = find_first_bit(iommu->domain_ids, ndomains);
		for (; num < ndomains; ) {
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
			num = find_next_bit(iommu->domain_ids,
					    cap_ndoms(iommu->cap), num+1);
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
1508
			set_bit(iommu->seq_id, &domain->iommu_bmp);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
		 */
		for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
			pgd = phys_to_virt(dma_pte_addr(pgd));
			if (!dma_pte_present(pgd)) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				return -ENOMEM;
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1526

Y
Yu Zhao 已提交
1527 1528 1529 1530 1531
	if (translation != CONTEXT_TT_PASS_THROUGH) {
		info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1532 1533 1534 1535
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1536
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1537
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1538 1539 1540 1541
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1542 1543

	context_set_translation_type(context, translation);
1544 1545
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1546
	domain_flush_cache(domain, context, sizeof(*context));
1547

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1559
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
1560
	} else {
1561
		iommu_flush_write_buffer(iommu);
1562
	}
Y
Yu Zhao 已提交
1563
	iommu_enable_dev_iotlb(info);
1564
	spin_unlock_irqrestore(&iommu->lock, flags);
1565 1566 1567 1568

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
		domain->iommu_count++;
1569
		domain_update_iommu_cap(domain);
1570 1571
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1572 1573 1574 1575
	return 0;
}

static int
F
Fenghua Yu 已提交
1576 1577
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1578 1579 1580 1581
{
	int ret;
	struct pci_dev *tmp, *parent;

1582
	ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
F
Fenghua Yu 已提交
1583 1584
					 pdev->bus->number, pdev->devfn,
					 translation);
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1595 1596 1597
		ret = domain_context_mapping_one(domain,
						 pci_domain_nr(parent->bus),
						 parent->bus->number,
F
Fenghua Yu 已提交
1598
						 parent->devfn, translation);
1599 1600 1601 1602 1603 1604
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
	if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
		return domain_context_mapping_one(domain,
1605
					pci_domain_nr(tmp->subordinate),
F
Fenghua Yu 已提交
1606 1607
					tmp->subordinate->number, 0,
					translation);
1608 1609
	else /* this is a legacy PCI bridge */
		return domain_context_mapping_one(domain,
1610 1611
						  pci_domain_nr(tmp->bus),
						  tmp->bus->number,
F
Fenghua Yu 已提交
1612 1613
						  tmp->devfn,
						  translation);
1614 1615
}

W
Weidong Han 已提交
1616
static int domain_context_mapped(struct pci_dev *pdev)
1617 1618 1619
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1620 1621
	struct intel_iommu *iommu;

1622 1623
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1624 1625
	if (!iommu)
		return -ENODEV;
1626

1627
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1628 1629 1630 1631 1632 1633 1634 1635 1636
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1637
		ret = device_context_mapped(iommu, parent->bus->number,
1638
					    parent->devfn);
1639 1640 1641 1642 1643
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
	if (tmp->is_pcie)
1644 1645
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1646
	else
1647 1648
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1649 1650
}

1651 1652 1653
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1654 1655
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1656
	phys_addr_t uninitialized_var(pteval);
1657
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1658
	unsigned long sg_res;
1659 1660 1661 1662 1663 1664 1665 1666

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1667 1668 1669 1670 1671 1672 1673
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1674
	while (nr_pages--) {
1675 1676
		uint64_t tmp;

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
		if (!sg_res) {
			sg_res = (sg->offset + sg->length + VTD_PAGE_SIZE - 1) >> VTD_PAGE_SHIFT;
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
		}
		if (!pte) {
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn);
			if (!pte)
				return -ENOMEM;
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
1691
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
1692
		if (tmp) {
1693
			static int dumps = 5;
1694 1695
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
1696 1697 1698 1699 1700 1701
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
1702
		pte++;
1703
		if (!nr_pages || first_pte_in_page(pte)) {
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
		iov_pfn++;
		pteval += VTD_PAGE_SIZE;
		sg_res--;
		if (!sg_res)
			sg = sg_next(sg);
	}
	return 0;
}

1717 1718 1719
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
1720
{
1721 1722
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
1723

1724 1725 1726 1727 1728
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
1729 1730
}

1731
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
1732
{
1733 1734
	if (!iommu)
		return;
1735 1736 1737

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
1738
					   DMA_CCMD_GLOBAL_INVL);
1739
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
1740 1741 1742 1743 1744 1745
}

static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	unsigned long flags;
1746
	struct intel_iommu *iommu;
1747 1748 1749 1750 1751 1752 1753 1754

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
1755
			info->dev->dev.archdata.iommu = NULL;
1756 1757
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
1758
		iommu_disable_dev_iotlb(info);
1759
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
1760
		iommu_detach_dev(iommu, info->bus, info->devfn);
1761 1762 1763 1764 1765 1766 1767 1768 1769
		free_devinfo_mem(info);

		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
1770
 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
1771
 */
K
Kay, Allen M 已提交
1772
static struct dmar_domain *
1773 1774 1775 1776 1777
find_domain(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
1778
	info = pdev->dev.archdata.iommu;
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	if (info)
		return info->domain;
	return NULL;
}

/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
	struct dmar_domain *domain, *found = NULL;
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct device_domain_info *info, *tmp;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
1794
	int segment;
1795
	int ret;
1796 1797 1798 1799 1800

	domain = find_domain(pdev);
	if (domain)
		return domain;

1801 1802
	segment = pci_domain_nr(pdev->bus);

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
		if (dev_tmp->is_pcie) {
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(info, &device_domain_list, global) {
1814 1815
			if (info->segment == segment &&
			    info->bus == bus && info->devfn == devfn) {
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
				found = info->domain;
				break;
			}
		}
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
		if (found) {
			domain = found;
			goto found_domain;
		}
	}

1828 1829 1830 1831
	domain = alloc_domain();
	if (!domain)
		goto error;

1832 1833 1834 1835 1836 1837 1838 1839 1840
	/* Allocate new domain for the device */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

1841 1842 1843
	ret = iommu_attach_domain(domain, iommu);
	if (ret) {
		domain_exit(domain);
1844
		goto error;
1845
	}
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858

	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		goto error;
	}

	/* register pcie-to-pci device */
	if (dev_tmp) {
		info = alloc_devinfo_mem();
		if (!info) {
			domain_exit(domain);
			goto error;
		}
1859
		info->segment = segment;
1860 1861 1862 1863 1864
		info->bus = bus;
		info->devfn = devfn;
		info->dev = NULL;
		info->domain = domain;
		/* This domain is shared by devices under p2p bridge */
W
Weidong Han 已提交
1865
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
1866 1867 1868 1869 1870

		/* pcie-to-pci bridge already has a domain, uses it */
		found = NULL;
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(tmp, &device_domain_list, global) {
1871 1872
			if (tmp->segment == segment &&
			    tmp->bus == bus && tmp->devfn == devfn) {
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
				found = tmp->domain;
				break;
			}
		}
		if (found) {
			free_devinfo_mem(info);
			domain_exit(domain);
			domain = found;
		} else {
			list_add(&info->link, &domain->devices);
			list_add(&info->global, &device_domain_list);
		}
		spin_unlock_irqrestore(&device_domain_lock, flags);
	}

found_domain:
	info = alloc_devinfo_mem();
	if (!info)
		goto error;
1892
	info->segment = segment;
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;
	spin_lock_irqsave(&device_domain_lock, flags);
	/* somebody is fast */
	found = find_domain(pdev);
	if (found != NULL) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		if (found != domain) {
			domain_exit(domain);
			domain = found;
		}
		free_devinfo_mem(info);
		return domain;
	}
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
1911
	pdev->dev.archdata.iommu = info;
1912 1913 1914 1915 1916 1917 1918
	spin_unlock_irqrestore(&device_domain_lock, flags);
	return domain;
error:
	/* recheck it here, maybe others set it */
	return find_domain(pdev);
}

1919 1920
static int iommu_identity_mapping;

1921 1922 1923
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
1924
{
1925 1926 1927 1928 1929
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
1930
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
1931
		return -ENOMEM;
1932 1933
	}

1934 1935
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
1936 1937 1938 1939
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
1940
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
1941

1942 1943
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
1944
				  DMA_PTE_READ|DMA_PTE_WRITE);
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);

1958
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
1959 1960 1961 1962
	if (!domain)
		return -ENOMEM;

	ret = iommu_domain_identity_map(domain, start, end);
1963 1964 1965 1966
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
1967
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
1968 1969 1970 1971 1972 1973
	if (ret)
		goto error;

	return 0;

 error:
1974 1975 1976 1977 1978 1979 1980
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
1981
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
1982 1983 1984 1985 1986
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
		rmrr->end_address + 1);
}

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
#ifdef CONFIG_DMAR_FLOPPY_WA
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

1997
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
1998 1999 2000
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);

	if (ret)
2001 2002
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2003 2004 2005 2006 2007 2008 2009 2010 2011

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
#endif /* !CONFIG_DMAR_FLPY_WA */

F
Fenghua Yu 已提交
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
/* Initialize each context entry as pass through.*/
static int __init init_context_pass_through(void)
{
	struct pci_dev *pdev = NULL;
	struct dmar_domain *domain;
	int ret;

	for_each_pci_dev(pdev) {
		domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_PASS_THROUGH);
		if (ret)
			return ret;
	}
	return 0;
}

2029
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042

static int __init si_domain_work_fn(unsigned long start_pfn,
				    unsigned long end_pfn, void *datax)
{
	int *ret = datax;

	*ret = iommu_domain_identity_map(si_domain,
					 (uint64_t)start_pfn << PAGE_SHIFT,
					 (uint64_t)end_pfn << PAGE_SHIFT);
	return *ret;

}

2043 2044 2045 2046
static int si_domain_init(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2047
	int nid, ret = 0;
2048 2049 2050 2051 2052

	si_domain = alloc_domain();
	if (!si_domain)
		return -EFAULT;

2053
	pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2070 2071 2072 2073 2074 2075
	for_each_online_node(nid) {
		work_with_active_regions(nid, si_domain_work_fn, &ret);
		if (ret)
			return ret;
	}

2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	return 0;
}

static void domain_remove_one_dev_info(struct dmar_domain *domain,
					  struct pci_dev *pdev);
static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;


	list_for_each_entry(info, &si_domain->devices, link)
		if (info->dev == pdev)
			return 1;
	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
				  struct pci_dev *pdev)
{
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return 0;
}

2120 2121 2122 2123 2124
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
	if (iommu_identity_mapping == 2)
		return IS_GFX_DEVICE(pdev);

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
	if (!pdev->is_pcie) {
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
	} else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2155 2156 2157 2158 2159 2160
	if (!startup)
		return pdev->dma_mask > DMA_BIT_MASK(32);

	return 1;
}

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
static int iommu_prepare_static_identity_mapping(void)
{
	struct pci_dev *pdev = NULL;
	int ret;

	ret = si_domain_init();
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2171
		if (iommu_should_identity_map(pdev, 1)) {
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
			printk(KERN_INFO "IOMMU: identity mapping for device %s\n",
			       pci_name(pdev));

			ret = domain_context_mapping(si_domain, pdev,
						     CONTEXT_TT_MULTI_LEVEL);
			if (ret)
				return ret;
			ret = domain_add_dev_info(si_domain, pdev);
			if (ret)
				return ret;
		}
2183 2184 2185 2186 2187 2188
	}

	return 0;
}

int __init init_dmars(void)
2189 2190 2191 2192 2193
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
	struct pci_dev *pdev;
	struct intel_iommu *iommu;
2194
	int i, ret;
F
Fenghua Yu 已提交
2195
	int pass_through = 1;
2196

2197 2198 2199 2200 2201 2202 2203
	/*
	 * In case pass through can not be enabled, iommu tries to use identity
	 * mapping.
	 */
	if (iommu_pass_through)
		iommu_identity_mapping = 1;

2204 2205 2206 2207 2208 2209 2210
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2211 2212 2213 2214 2215 2216 2217 2218
		g_num_of_iommus++;
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
	}

W
Weidong Han 已提交
2219 2220 2221 2222 2223 2224 2225 2226
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2227 2228 2229
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
W
Weidong Han 已提交
2230
		kfree(g_iommus);
M
mark gross 已提交
2231 2232 2233 2234 2235 2236 2237
		ret = -ENOMEM;
		goto error;
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
2238 2239

		iommu = drhd->iommu;
W
Weidong Han 已提交
2240
		g_iommus[iommu->seq_id] = iommu;
2241

2242 2243 2244 2245
		ret = iommu_init_domains(iommu);
		if (ret)
			goto error;

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		/*
		 * TBD:
		 * we could share the same root & context tables
		 * amoung all IOMMU's. Need to Split it later.
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
			goto error;
		}
F
Fenghua Yu 已提交
2256 2257
		if (!ecap_pass_through(iommu->ecap))
			pass_through = 0;
2258
	}
F
Fenghua Yu 已提交
2259 2260 2261 2262 2263 2264
	if (iommu_pass_through)
		if (!pass_through) {
			printk(KERN_INFO
			       "Pass Through is not supported by hardware.\n");
			iommu_pass_through = 0;
		}
2265

2266 2267 2268
	/*
	 * Start from the sane iommu hardware state.
	 */
2269 2270 2271 2272 2273
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299

		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;

2300 2301 2302 2303 2304 2305 2306 2307
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
			printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
2308 2309
			       "invalidation\n",
			       (unsigned long long)drhd->reg_base_addr);
2310 2311 2312 2313
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
			printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
2314 2315
			       "invalidation\n",
			       (unsigned long long)drhd->reg_base_addr);
2316 2317 2318
		}
	}

2319
	/*
F
Fenghua Yu 已提交
2320 2321
	 * If pass through is set and enabled, context entries of all pci
	 * devices are intialized by pass through translation type.
2322
	 */
F
Fenghua Yu 已提交
2323 2324 2325 2326 2327
	if (iommu_pass_through) {
		ret = init_context_pass_through();
		if (ret) {
			printk(KERN_ERR "IOMMU: Pass through init failed.\n");
			iommu_pass_through = 0;
2328 2329 2330 2331
		}
	}

	/*
F
Fenghua Yu 已提交
2332
	 * If pass through is not set or not enabled, setup context entries for
2333 2334
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2335
	 */
F
Fenghua Yu 已提交
2336
	if (!iommu_pass_through) {
2337 2338 2339 2340
#ifdef CONFIG_DMAR_BROKEN_GFX_WA
		if (!iommu_identity_mapping)
			iommu_identity_mapping = 2;
#endif
2341 2342
		if (iommu_identity_mapping)
			iommu_prepare_static_identity_mapping();
F
Fenghua Yu 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		/*
		 * For each rmrr
		 *   for each dev attached to rmrr
		 *   do
		 *     locate drhd for dev, alloc domain for dev
		 *     allocate free domain
		 *     allocate page table entries for rmrr
		 *     if context not allocated for bus
		 *           allocate and init context
		 *           set present in root table for this bus
		 *     init context with domain, translation etc
		 *    endfor
		 * endfor
		 */
2357
		printk(KERN_INFO "IOMMU: Setting RMRR:\n");
F
Fenghua Yu 已提交
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
		for_each_rmrr_units(rmrr) {
			for (i = 0; i < rmrr->devices_cnt; i++) {
				pdev = rmrr->devices[i];
				/*
				 * some BIOS lists non-exist devices in DMAR
				 * table.
				 */
				if (!pdev)
					continue;
				ret = iommu_prepare_rmrr_dev(rmrr, pdev);
				if (ret)
					printk(KERN_ERR
2370
				 "IOMMU: mapping reserved region failed\n");
F
Fenghua Yu 已提交
2371
			}
2372 2373
		}

F
Fenghua Yu 已提交
2374 2375
		iommu_prepare_isa();
	}
2376

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;

		iommu_flush_write_buffer(iommu);

2391 2392 2393 2394
		ret = dmar_set_interrupt(iommu);
		if (ret)
			goto error;

2395 2396
		iommu_set_root_entry(iommu);

2397
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2398
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2399 2400
		iommu_disable_protect_mem_regions(iommu);

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
		ret = iommu_enable_translation(iommu);
		if (ret)
			goto error;
	}

	return 0;
error:
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;
		free_iommu(iommu);
	}
W
Weidong Han 已提交
2414
	kfree(g_iommus);
2415 2416 2417
	return ret;
}

2418
/* Returns a number of VTD pages, but aligned to MM page size */
2419 2420
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
2421
{
2422
	host_addr &= ~PAGE_MASK;
2423
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2424 2425
}

2426
/* This takes a number of _MM_ pages, not VTD pages */
2427 2428 2429
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2430 2431 2432 2433
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2434 2435 2436 2437
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2438 2439
		/*
		 * First try to allocate an io virtual address in
2440
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2441
		 * from higher range
2442
		 */
2443 2444 2445 2446 2447 2448 2449 2450 2451
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
		return NULL;
	}

	return iova;
}

static struct dmar_domain *
get_valid_domain_for_dev(struct pci_dev *pdev)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2469
		return NULL;
2470 2471 2472
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2473
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2474 2475
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2476 2477 2478 2479
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2480
			return NULL;
2481
		}
2482 2483
	}

2484 2485 2486
	return domain;
}

2487 2488 2489 2490 2491 2492
static int iommu_dummy(struct pci_dev *pdev)
{
	return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2493
static int iommu_no_mapping(struct device *dev)
2494
{
2495
	struct pci_dev *pdev;
2496 2497
	int found;

2498 2499 2500 2501
	if (unlikely(dev->bus != &pci_bus_type))
		return 1;

	pdev = to_pci_dev(dev);
2502 2503 2504
	if (iommu_dummy(pdev))
		return 1;

2505
	if (!iommu_identity_mapping)
2506
		return 0;
2507 2508 2509

	found = identity_mapping(pdev);
	if (found) {
2510
		if (iommu_should_identity_map(pdev, 0))
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2527
		if (iommu_should_identity_map(pdev, 0)) {
2528 2529
			int ret;
			ret = domain_add_dev_info(si_domain, pdev);
2530 2531 2532
			if (ret)
				return 0;
			ret = domain_context_mapping(si_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2533 2534 2535 2536 2537 2538 2539 2540
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2541
	return 0;
2542 2543
}

2544 2545
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2546 2547 2548
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2549
	phys_addr_t start_paddr;
2550 2551
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2552
	int ret;
2553
	struct intel_iommu *iommu;
2554 2555

	BUG_ON(dir == DMA_NONE);
2556

2557
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2558
		return paddr;
2559 2560 2561 2562 2563

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2564
	iommu = domain_get_iommu(domain);
2565
	size = aligned_nrpages(paddr, size);
2566

2567 2568
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
2569 2570 2571
	if (!iova)
		goto error;

2572 2573 2574 2575 2576
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2577
			!cap_zlr(iommu->cap))
2578 2579 2580 2581
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2582
	 * paddr - (paddr + size) might be partial page, we should map the whole
2583
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2584
	 * might have two guest_addr mapping to the same host paddr, but this
2585 2586
	 * is not a big problem
	 */
2587 2588
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
				 paddr >> VTD_PAGE_SHIFT, size, prot);
2589 2590 2591
	if (ret)
		goto error;

2592 2593
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2594
		iommu_flush_iotlb_psi(iommu, 0, mm_to_dma_pfn(iova->pfn_lo), size);
2595
	else
2596
		iommu_flush_write_buffer(iommu);
2597

2598 2599 2600
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
2601 2602

error:
2603 2604
	if (iova)
		__free_iova(&domain->iovad, iova);
2605
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
2606
		pci_name(pdev), size, (unsigned long long)paddr, dir);
2607 2608 2609
	return 0;
}

2610 2611 2612 2613
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
2614
{
2615 2616
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
2617 2618
}

M
mark gross 已提交
2619 2620
static void flush_unmaps(void)
{
2621
	int i, j;
M
mark gross 已提交
2622 2623 2624 2625 2626

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
2627 2628 2629
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
2630

2631 2632 2633 2634
		if (!deferred_flush[i].next)
			continue;

		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
2635
					 DMA_TLB_GLOBAL_FLUSH);
2636
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
2637 2638 2639 2640 2641 2642 2643 2644
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];

			mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
			mask = ilog2(mask >> VTD_PAGE_SHIFT);
			iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
					iova->pfn_lo << PAGE_SHIFT, mask);
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
2645
		}
2646
		deferred_flush[i].next = 0;
M
mark gross 已提交
2647 2648 2649 2650 2651 2652 2653
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
2654 2655 2656
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
2657
	flush_unmaps();
2658
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
2659 2660 2661 2662 2663
}

static void add_unmap(struct dmar_domain *dom, struct iova *iova)
{
	unsigned long flags;
2664
	int next, iommu_id;
2665
	struct intel_iommu *iommu;
M
mark gross 已提交
2666 2667

	spin_lock_irqsave(&async_umap_flush_lock, flags);
2668 2669 2670
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

2671 2672
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
2673

2674 2675 2676 2677
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
2678 2679 2680 2681 2682 2683 2684 2685 2686

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

2687 2688 2689
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
2690 2691
{
	struct pci_dev *pdev = to_pci_dev(dev);
2692
	struct dmar_domain *domain;
2693
	unsigned long start_pfn, last_pfn;
2694
	struct iova *iova;
2695
	struct intel_iommu *iommu;
2696

2697
	if (iommu_no_mapping(dev))
2698
		return;
2699

2700 2701 2702
	domain = find_domain(pdev);
	BUG_ON(!domain);

2703 2704
	iommu = domain_get_iommu(domain);

2705
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2706 2707
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
2708 2709
		return;

2710 2711
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2712

2713 2714
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
2715

2716
	/*  clear the whole page */
2717 2718
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2719
	/* free page tables */
2720 2721
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);

M
mark gross 已提交
2722
	if (intel_iommu_strict) {
2723
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2724
				      last_pfn - start_pfn + 1);
M
mark gross 已提交
2725 2726 2727 2728 2729 2730 2731 2732 2733
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
2734 2735
}

2736 2737
static void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
			       int dir)
2738 2739 2740 2741
{
	intel_unmap_page(dev, dev_addr, size, dir, NULL);
}

2742 2743
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
				  dma_addr_t *dma_handle, gfp_t flags)
2744 2745 2746 2747
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
2748
	size = PAGE_ALIGN(size);
2749 2750 2751 2752 2753 2754 2755 2756
	order = get_order(size);
	flags &= ~(GFP_DMA | GFP_DMA32);

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

2757 2758 2759
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
2760 2761 2762 2763 2764 2765
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

2766 2767
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
				dma_addr_t dma_handle)
2768 2769 2770
{
	int order;

F
Fenghua Yu 已提交
2771
	size = PAGE_ALIGN(size);
2772 2773 2774 2775 2776 2777
	order = get_order(size);

	intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
	free_pages((unsigned long)vaddr, order);
}

2778 2779 2780
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
2781 2782 2783
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
2784
	unsigned long start_pfn, last_pfn;
2785
	struct iova *iova;
2786
	struct intel_iommu *iommu;
2787

2788
	if (iommu_no_mapping(hwdev))
2789 2790 2791
		return;

	domain = find_domain(pdev);
2792 2793 2794
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
2795

F
FUJITA Tomonori 已提交
2796
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
2797 2798
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
2799 2800
		return;

2801 2802
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2803 2804

	/*  clear the whole page */
2805 2806
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2807
	/* free page tables */
2808
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2809

2810
	iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2811
			      (last_pfn - start_pfn + 1));
2812 2813 2814

	/* free iova */
	__free_iova(&domain->iovad, iova);
2815 2816 2817
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
2818
	struct scatterlist *sglist, int nelems, int dir)
2819 2820
{
	int i;
F
FUJITA Tomonori 已提交
2821
	struct scatterlist *sg;
2822

F
FUJITA Tomonori 已提交
2823
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
2824
		BUG_ON(!sg_page(sg));
2825
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
2826
		sg->dma_length = sg->length;
2827 2828 2829 2830
	}
	return nelems;
}

2831 2832
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
2833 2834 2835 2836
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
2837 2838
	size_t size = 0;
	int prot = 0;
2839
	size_t offset_pfn = 0;
2840 2841
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
2842
	struct scatterlist *sg;
2843
	unsigned long start_vpfn;
2844
	struct intel_iommu *iommu;
2845 2846

	BUG_ON(dir == DMA_NONE);
2847
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
2848
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
2849

2850 2851 2852 2853
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2854 2855
	iommu = domain_get_iommu(domain);

2856
	for_each_sg(sglist, sg, nelems, i)
2857
		size += aligned_nrpages(sg->offset, sg->length);
2858

2859 2860
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
2861
	if (!iova) {
F
FUJITA Tomonori 已提交
2862
		sglist->dma_length = 0;
2863 2864 2865 2866 2867 2868 2869 2870
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2871
			!cap_zlr(iommu->cap))
2872 2873 2874 2875
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

2876
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888

	ret = domain_sg_mapping(domain, start_vpfn, sglist, mm_to_dma_pfn(size), prot);
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
2889 2890
	}

2891 2892
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2893
		iommu_flush_iotlb_psi(iommu, 0, start_vpfn, offset_pfn);
2894
	else
2895
		iommu_flush_write_buffer(iommu);
2896

2897 2898 2899
	return nelems;
}

2900 2901 2902 2903 2904
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

2905
struct dma_map_ops intel_dma_ops = {
2906 2907 2908 2909
	.alloc_coherent = intel_alloc_coherent,
	.free_coherent = intel_free_coherent,
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
2910 2911
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
2912
	.mapping_error = intel_mapping_error,
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
			int i;
			for (i = 0; i < drhd->devices_cnt; i++)
				if (drhd->devices[i] != NULL)
					break;
			/* ignore DMAR unit if no pci devices exist */
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

	if (dmar_map_gfx)
		return;

	for_each_drhd_unit(drhd) {
		int i;
		if (drhd->ignored || drhd->include_all)
			continue;

		for (i = 0; i < drhd->devices_cnt; i++)
			if (drhd->devices[i] &&
				!IS_GFX_DEVICE(drhd->devices[i]))
				break;

		if (i < drhd->devices_cnt)
			continue;

		/* bypass IOMMU if it is just for gfx devices */
		drhd->ignored = 1;
		for (i = 0; i < drhd->devices_cnt; i++) {
			if (!drhd->devices[i])
				continue;
3034
			drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3035 3036 3037 3038
		}
	}
}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3055
					   DMA_CCMD_GLOBAL_INVL);
3056
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3057
					 DMA_TLB_GLOBAL_FLUSH);
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
		iommu_disable_protect_mem_regions(iommu);
		iommu_enable_translation(iommu);
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3072
					   DMA_CCMD_GLOBAL_INVL);
3073
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3074
					 DMA_TLB_GLOBAL_FLUSH);
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
	}
}

static int iommu_suspend(struct sys_device *dev, pm_message_t state)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

		spin_lock_irqsave(&iommu->register_lock, flag);

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

		spin_unlock_irqrestore(&iommu->register_lock, flag);
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

static int iommu_resume(struct sys_device *dev)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
		WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
		return -EIO;
	}

	for_each_active_iommu(iommu, drhd) {

		spin_lock_irqsave(&iommu->register_lock, flag);

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

		spin_unlock_irqrestore(&iommu->register_lock, flag);
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return 0;
}

static struct sysdev_class iommu_sysclass = {
	.name		= "iommu",
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

static struct sys_device device_iommu = {
	.cls	= &iommu_sysclass,
};

static int __init init_iommu_sysfs(void)
{
	int error;

	error = sysdev_class_register(&iommu_sysclass);
	if (error)
		return error;

	error = sysdev_register(&device_iommu);
	if (error)
		sysdev_class_unregister(&iommu_sysclass);

	return error;
}

#else
static int __init init_iommu_sysfs(void)
{
	return 0;
}
#endif	/* CONFIG_PM */

3183 3184 3185 3186 3187 3188 3189
int __init intel_iommu_init(void)
{
	int ret = 0;

	if (dmar_table_init())
		return 	-ENODEV;

3190 3191 3192
	if (dmar_dev_scope_init())
		return 	-ENODEV;

3193 3194 3195 3196
	/*
	 * Check the need for DMA-remapping initialization now.
	 * Above initialization will also be used by Interrupt-remapping.
	 */
F
Fenghua Yu 已提交
3197
	if (no_iommu || (swiotlb && !iommu_pass_through) || dmar_disabled)
3198 3199
		return -ENODEV;

3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
	iommu_init_mempool();
	dmar_init_reserved_ranges();

	init_no_remapping_devices();

	ret = init_dmars();
	if (ret) {
		printk(KERN_ERR "IOMMU: dmar init failed\n");
		put_iova_domain(&reserved_iova_list);
		iommu_exit_mempool();
		return ret;
	}
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3215
	init_timer(&unmap_timer);
3216
	force_iommu = 1;
F
Fenghua Yu 已提交
3217 3218 3219 3220 3221 3222 3223 3224 3225

	if (!iommu_pass_through) {
		printk(KERN_INFO
		       "Multi-level page-table translation for DMAR.\n");
		dma_ops = &intel_dma_ops;
	} else
		printk(KERN_INFO
		       "DMAR: Pass through translation for DMAR.\n");

3226
	init_iommu_sysfs();
3227 3228 3229

	register_iommu(&intel_iommu_ops);

3230 3231
	return 0;
}
3232

3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev)
{
	struct pci_dev *tmp, *parent;

	if (!iommu || !pdev)
		return;

	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
3248
					 parent->devfn);
3249 3250 3251 3252 3253 3254
			parent = parent->bus->self;
		}
		if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
3255 3256
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
3257 3258 3259
	}
}

3260
static void domain_remove_one_dev_info(struct dmar_domain *domain,
3261 3262 3263 3264 3265 3266 3267 3268
					  struct pci_dev *pdev)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
	struct list_head *entry, *tmp;

3269 3270
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3271 3272 3273 3274 3275 3276
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_safe(entry, tmp, &domain->devices) {
		info = list_entry(entry, struct device_domain_info, link);
3277
		/* No need to compare PCI domain; it has to be the same */
3278 3279 3280 3281 3282 3283 3284 3285
		if (info->bus == pdev->bus->number &&
		    info->devfn == pdev->devfn) {
			list_del(&info->link);
			list_del(&info->global);
			if (info->dev)
				info->dev->dev.archdata.iommu = NULL;
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
3286
			iommu_disable_dev_iotlb(info);
3287
			iommu_detach_dev(iommu, info->bus, info->devfn);
3288
			iommu_detach_dependent_devices(iommu, pdev);
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
3303 3304
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
3305 3306 3307 3308 3309 3310 3311 3312
			found = 1;
	}

	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
		clear_bit(iommu->seq_id, &domain->iommu_bmp);
		domain->iommu_count--;
3313
		domain_update_iommu_cap(domain);
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
	}

	spin_unlock_irqrestore(&device_domain_lock, flags);
}

static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags1, flags2;

	spin_lock_irqsave(&device_domain_lock, flags1);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
			info->dev->dev.archdata.iommu = NULL;

		spin_unlock_irqrestore(&device_domain_lock, flags1);

Y
Yu Zhao 已提交
3337
		iommu_disable_dev_iotlb(info);
3338
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
3339
		iommu_detach_dev(iommu, info->bus, info->devfn);
3340
		iommu_detach_dependent_devices(iommu, info->dev);
3341 3342

		/* clear this iommu in iommu_bmp, update iommu count
3343
		 * and capabilities
3344 3345 3346 3347 3348
		 */
		spin_lock_irqsave(&domain->iommu_lock, flags2);
		if (test_and_clear_bit(iommu->seq_id,
				       &domain->iommu_bmp)) {
			domain->iommu_count--;
3349
			domain_update_iommu_cap(domain);
3350 3351 3352 3353 3354 3355 3356 3357 3358
		}
		spin_unlock_irqrestore(&domain->iommu_lock, flags2);

		free_devinfo_mem(info);
		spin_lock_irqsave(&device_domain_lock, flags1);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags1);
}

3359 3360 3361
/* domain id for virtual machine, it won't be set in context */
static unsigned long vm_domid;

3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
static int vm_domain_min_agaw(struct dmar_domain *domain)
{
	int i;
	int min_agaw = domain->agaw;

	i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
	for (; i < g_num_of_iommus; ) {
		if (min_agaw > g_iommus[i]->agaw)
			min_agaw = g_iommus[i]->agaw;

		i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
	}

	return min_agaw;
}

3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
static struct dmar_domain *iommu_alloc_vm_domain(void)
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

	domain->id = vm_domid++;
	memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
	domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;

	return domain;
}

3393
static int md_domain_init(struct dmar_domain *domain, int guest_width)
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	spin_lock_init(&domain->iommu_lock);

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	INIT_LIST_HEAD(&domain->devices);

	domain->iommu_count = 0;
	domain->iommu_coherency = 0;
3411
	domain->max_addr = 0;
3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459

	/* always allocate the top pgd */
	domain->pgd = (struct dma_pte *)alloc_pgtable_page();
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

static void iommu_free_vm_domain(struct dmar_domain *domain)
{
	unsigned long flags;
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	unsigned long i;
	unsigned long ndomains;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;

		ndomains = cap_ndoms(iommu->cap);
		i = find_first_bit(iommu->domain_ids, ndomains);
		for (; i < ndomains; ) {
			if (iommu->domains[i] == domain) {
				spin_lock_irqsave(&iommu->lock, flags);
				clear_bit(i, iommu->domain_ids);
				iommu->domains[i] = NULL;
				spin_unlock_irqrestore(&iommu->lock, flags);
				break;
			}
			i = find_next_bit(iommu->domain_ids, ndomains, i+1);
		}
	}
}

static void vm_domain_exit(struct dmar_domain *domain)
{
	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

	vm_domain_remove_all_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
3460
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3461 3462

	/* free page tables */
3463
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3464 3465 3466 3467 3468

	iommu_free_vm_domain(domain);
	free_domain_mem(domain);
}

3469
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3470
{
3471
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
3472

3473 3474
	dmar_domain = iommu_alloc_vm_domain();
	if (!dmar_domain) {
K
Kay, Allen M 已提交
3475
		printk(KERN_ERR
3476 3477
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
3478
	}
3479
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
3480
		printk(KERN_ERR
3481 3482 3483
			"intel_iommu_domain_init() failed\n");
		vm_domain_exit(dmar_domain);
		return -ENOMEM;
K
Kay, Allen M 已提交
3484
	}
3485
	domain->priv = dmar_domain;
3486

3487
	return 0;
K
Kay, Allen M 已提交
3488 3489
}

3490
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3491
{
3492 3493 3494 3495
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
	vm_domain_exit(dmar_domain);
K
Kay, Allen M 已提交
3496 3497
}

3498 3499
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
3500
{
3501 3502
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
3503 3504 3505
	struct intel_iommu *iommu;
	int addr_width;
	u64 end;
3506 3507 3508 3509 3510 3511 3512 3513
	int ret;

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(pdev);
		if (old_domain) {
3514 3515 3516
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
3517 3518 3519 3520 3521
			else
				domain_remove_dev_info(old_domain);
		}
	}

3522 3523
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3524 3525 3526 3527 3528 3529 3530
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
	end = DOMAIN_MAX_ADDR(addr_width);
	end = end & VTD_PAGE_MASK;
3531
	if (end < dmar_domain->max_addr) {
3532 3533
		printk(KERN_ERR "%s: iommu agaw (%d) is not "
		       "sufficient for the mapped address (%llx)\n",
3534
		       __func__, iommu->agaw, dmar_domain->max_addr);
3535 3536 3537
		return -EFAULT;
	}

3538
	ret = domain_add_dev_info(dmar_domain, pdev);
3539 3540 3541
	if (ret)
		return ret;

Y
Yu Zhao 已提交
3542
	ret = domain_context_mapping(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
3543
	return ret;
K
Kay, Allen M 已提交
3544 3545
}

3546 3547
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
3548
{
3549 3550 3551
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

3552
	domain_remove_one_dev_info(dmar_domain, pdev);
3553
}
3554

3555 3556 3557
static int intel_iommu_map_range(struct iommu_domain *domain,
				 unsigned long iova, phys_addr_t hpa,
				 size_t size, int iommu_prot)
3558
{
3559
	struct dmar_domain *dmar_domain = domain->priv;
3560 3561
	u64 max_addr;
	int addr_width;
3562
	int prot = 0;
3563
	int ret;
3564

3565 3566 3567 3568
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
3569 3570
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
3571

3572
	max_addr = iova + size;
3573
	if (dmar_domain->max_addr < max_addr) {
3574 3575 3576 3577
		int min_agaw;
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
3578
		min_agaw = vm_domain_min_agaw(dmar_domain);
3579 3580 3581 3582 3583 3584 3585 3586 3587
		addr_width = agaw_to_width(min_agaw);
		end = DOMAIN_MAX_ADDR(addr_width);
		end = end & VTD_PAGE_MASK;
		if (end < max_addr) {
			printk(KERN_ERR "%s: iommu agaw (%d) is not "
			       "sufficient for the mapped address (%llx)\n",
			       __func__, min_agaw, max_addr);
			return -EFAULT;
		}
3588
		dmar_domain->max_addr = max_addr;
3589
	}
3590 3591
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
3592
	size = aligned_nrpages(hpa, size);
3593 3594
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
3595
	return ret;
K
Kay, Allen M 已提交
3596 3597
}

3598 3599
static void intel_iommu_unmap_range(struct iommu_domain *domain,
				    unsigned long iova, size_t size)
K
Kay, Allen M 已提交
3600
{
3601
	struct dmar_domain *dmar_domain = domain->priv;
3602

3603 3604
	dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
			    (iova + size - 1) >> VTD_PAGE_SHIFT);
3605

3606 3607
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
K
Kay, Allen M 已提交
3608 3609
}

3610 3611
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
					    unsigned long iova)
K
Kay, Allen M 已提交
3612
{
3613
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
3614
	struct dma_pte *pte;
3615
	u64 phys = 0;
K
Kay, Allen M 已提交
3616

3617
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT);
K
Kay, Allen M 已提交
3618
	if (pte)
3619
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
3620

3621
	return phys;
K
Kay, Allen M 已提交
3622
}
3623

S
Sheng Yang 已提交
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;

	return 0;
}

3635 3636 3637 3638 3639 3640 3641 3642
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
	.map		= intel_iommu_map_range,
	.unmap		= intel_iommu_unmap_range,
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
3643
	.domain_has_cap = intel_iommu_domain_has_cap,
3644
};
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656

static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
	 * but needs it:
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);