intel_dsi_pll.c 15.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Shobhit Kumar <shobhit.kumar@intel.com>
 *	Yogesh Mohan Marimuthu <yogesh.mohan.marimuthu@intel.com>
 */

#include <linux/kernel.h>
#include "intel_drv.h"
#include "i915_drv.h"
#include "intel_dsi.h"

33
static const u16 lfsr_converts[] = {
34 35
	426, 469, 234, 373, 442, 221, 110, 311, 411,		/* 62 - 70 */
	461, 486, 243, 377, 188, 350, 175, 343, 427, 213,	/* 71 - 80 */
36 37
	106, 53, 282, 397, 454, 227, 113, 56, 284, 142,		/* 81 - 90 */
	71, 35, 273, 136, 324, 418, 465, 488, 500, 506		/* 91 - 100 */
38 39
};

40
/* Get DSI clock from pixel clock */
41 42
static u32 dsi_clk_from_pclk(u32 pclk, enum mipi_dsi_pixel_format fmt,
			     int lane_count)
43
{
44
	u32 dsi_clk_khz;
45
	u32 bpp = mipi_dsi_pixel_format_to_bpp(fmt);
46

47 48
	/* DSI data rate = pixel clock * bits per pixel / lane count
	   pixel clock is converted from KHz to Hz */
49
	dsi_clk_khz = DIV_ROUND_CLOSEST(pclk * bpp, lane_count);
50

51
	return dsi_clk_khz;
52 53
}

54
static int dsi_calc_mnp(struct drm_i915_private *dev_priv,
55 56
			struct intel_crtc_state *config,
			int target_dsi_clk)
57
{
58 59
	unsigned int m_min, m_max, p_min = 2, p_max = 6;
	unsigned int m, n, p;
60 61
	unsigned int calc_m, calc_p;
	int delta, ref_clk;
62

63 64
	/* target_dsi_clk is expected in kHz */
	if (target_dsi_clk < 300000 || target_dsi_clk > 1150000) {
65 66 67 68
		DRM_ERROR("DSI CLK Out of Range\n");
		return -ECHRNG;
	}

69 70 71 72 73 74 75 76 77 78 79 80
	if (IS_CHERRYVIEW(dev_priv)) {
		ref_clk = 100000;
		n = 4;
		m_min = 70;
		m_max = 96;
	} else {
		ref_clk = 25000;
		n = 1;
		m_min = 62;
		m_max = 92;
	}

81 82 83 84
	calc_p = p_min;
	calc_m = m_min;
	delta = abs(target_dsi_clk - (m_min * ref_clk) / (p_min * n));

85 86
	for (m = m_min; m <= m_max && delta; m++) {
		for (p = p_min; p <= p_max && delta; p++) {
87 88 89 90
			/*
			 * Find the optimal m and p divisors with minimal delta
			 * +/- the required clock
			 */
91
			int calc_dsi_clk = (m * ref_clk) / (p * n);
92 93 94
			int d = abs(target_dsi_clk - calc_dsi_clk);
			if (d < delta) {
				delta = d;
95 96
				calc_m = m;
				calc_p = p;
97 98 99 100
			}
		}
	}

101
	/* register has log2(N1), this works fine for powers of two */
102
	config->dsi_pll.ctrl = 1 << (DSI_PLL_P1_POST_DIV_SHIFT + calc_p - 2);
103 104 105
	config->dsi_pll.div =
		(ffs(n) - 1) << DSI_PLL_N1_DIV_SHIFT |
		(u32)lfsr_converts[calc_m - 62] << DSI_PLL_M1_DIV_SHIFT;
106 107 108 109 110 111 112 113

	return 0;
}

/*
 * XXX: The muxing and gating is hard coded for now. Need to add support for
 * sharing PLLs with two DSI outputs.
 */
114 115
static int vlv_compute_dsi_pll(struct intel_encoder *encoder,
			       struct intel_crtc_state *config)
116
{
117
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
118 119 120 121
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	int ret;
	u32 dsi_clk;

122
	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
123
				    intel_dsi->lane_count);
124

125
	ret = dsi_calc_mnp(dev_priv, config, dsi_clk);
126 127
	if (ret) {
		DRM_DEBUG_KMS("dsi_calc_mnp failed\n");
128
		return ret;
129 130
	}

131
	if (intel_dsi->ports & (1 << PORT_A))
132
		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI0_DSIPLL;
133

134
	if (intel_dsi->ports & (1 << PORT_C))
135 136 137
		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI1_DSIPLL;

	config->dsi_pll.ctrl |= DSI_PLL_VCO_EN;
138

139
	DRM_DEBUG_KMS("dsi pll div %08x, ctrl %08x\n",
140 141 142 143 144 145 146
		      config->dsi_pll.div, config->dsi_pll.ctrl);

	return 0;
}

static void vlv_enable_dsi_pll(struct intel_encoder *encoder,
			       const struct intel_crtc_state *config)
147
{
148
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
149 150 151

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
152
	mutex_lock(&dev_priv->sb_lock);
153

154 155 156 157
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, 0);
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_DIVIDER, config->dsi_pll.div);
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL,
		      config->dsi_pll.ctrl & ~DSI_PLL_VCO_EN);
158 159 160 161

	/* wait at least 0.5 us after ungating before enabling VCO */
	usleep_range(1, 10);

162
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, config->dsi_pll.ctrl);
163

164 165
	if (wait_for(vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL) &
						DSI_PLL_LOCK, 20)) {
166

V
Ville Syrjälä 已提交
167
		mutex_unlock(&dev_priv->sb_lock);
168 169 170
		DRM_ERROR("DSI PLL lock failed\n");
		return;
	}
V
Ville Syrjälä 已提交
171
	mutex_unlock(&dev_priv->sb_lock);
172 173 174 175

	DRM_DEBUG_KMS("DSI PLL locked\n");
}

176
static void vlv_disable_dsi_pll(struct intel_encoder *encoder)
177
{
178
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
179 180 181 182
	u32 tmp;

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
183
	mutex_lock(&dev_priv->sb_lock);
184 185 186 187 188 189

	tmp = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	tmp &= ~DSI_PLL_VCO_EN;
	tmp |= DSI_PLL_LDO_GATE;
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, tmp);

V
Ville Syrjälä 已提交
190
	mutex_unlock(&dev_priv->sb_lock);
191
}
192

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
static bool bxt_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
{
	bool enabled;
	u32 val;
	u32 mask;

	mask = BXT_DSI_PLL_DO_ENABLE | BXT_DSI_PLL_LOCKED;
	val = I915_READ(BXT_DSI_PLL_ENABLE);
	enabled = (val & mask) == mask;

	if (!enabled)
		return false;

	/*
	 * Both dividers must be programmed with valid values even if only one
	 * of the PLL is used, see BSpec/Broxton Clocks. Check this here for
	 * paranoia, since BIOS is known to misconfigure PLLs in this way at
	 * times, and since accessing DSI registers with invalid dividers
	 * causes a system hang.
	 */
	val = I915_READ(BXT_DSI_PLL_CTL);
	if (!(val & BXT_DSIA_16X_MASK) || !(val & BXT_DSIC_16X_MASK)) {
		DRM_DEBUG_DRIVER("PLL is enabled with invalid divider settings (%08x)\n",
				 val);
		enabled = false;
	}

	return enabled;
}

223 224
static void bxt_disable_dsi_pll(struct intel_encoder *encoder)
{
225
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
226 227 228 229 230 231 232 233 234 235 236 237
	u32 val;

	DRM_DEBUG_KMS("\n");

	val = I915_READ(BXT_DSI_PLL_ENABLE);
	val &= ~BXT_DSI_PLL_DO_ENABLE;
	I915_WRITE(BXT_DSI_PLL_ENABLE, val);

	/*
	 * PLL lock should deassert within 200us.
	 * Wait up to 1ms before timing out.
	 */
238 239 240 241 242
	if (intel_wait_for_register(dev_priv,
				    BXT_DSI_PLL_ENABLE,
				    BXT_DSI_PLL_LOCKED,
				    0,
				    1))
243 244 245
		DRM_ERROR("Timeout waiting for PLL lock deassertion\n");
}

246
static void assert_bpp_mismatch(enum mipi_dsi_pixel_format fmt, int pipe_bpp)
247
{
248
	int bpp = mipi_dsi_pixel_format_to_bpp(fmt);
249 250

	WARN(bpp != pipe_bpp,
251 252
	     "bpp match assertion failure (expected %d, current %d)\n",
	     bpp, pipe_bpp);
253 254
}

255 256
static u32 vlv_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
			    struct intel_crtc_state *config)
257
{
258
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
259 260 261
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	u32 dsi_clock, pclk;
	u32 pll_ctl, pll_div;
262
	u32 m = 0, p = 0, n;
263
	int refclk = IS_CHERRYVIEW(dev_priv) ? 100000 : 25000;
264 265 266 267
	int i;

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
268
	mutex_lock(&dev_priv->sb_lock);
269 270
	pll_ctl = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	pll_div = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_DIVIDER);
V
Ville Syrjälä 已提交
271
	mutex_unlock(&dev_priv->sb_lock);
272

273 274 275
	config->dsi_pll.ctrl = pll_ctl & ~DSI_PLL_LOCK;
	config->dsi_pll.div = pll_div;

276 277 278 279
	/* mask out other bits and extract the P1 divisor */
	pll_ctl &= DSI_PLL_P1_POST_DIV_MASK;
	pll_ctl = pll_ctl >> (DSI_PLL_P1_POST_DIV_SHIFT - 2);

280 281 282 283
	/* N1 divisor */
	n = (pll_div & DSI_PLL_N1_DIV_MASK) >> DSI_PLL_N1_DIV_SHIFT;
	n = 1 << n; /* register has log2(N1) */

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	/* mask out the other bits and extract the M1 divisor */
	pll_div &= DSI_PLL_M1_DIV_MASK;
	pll_div = pll_div >> DSI_PLL_M1_DIV_SHIFT;

	while (pll_ctl) {
		pll_ctl = pll_ctl >> 1;
		p++;
	}
	p--;

	if (!p) {
		DRM_ERROR("wrong P1 divisor\n");
		return 0;
	}

	for (i = 0; i < ARRAY_SIZE(lfsr_converts); i++) {
		if (lfsr_converts[i] == pll_div)
			break;
	}

	if (i == ARRAY_SIZE(lfsr_converts)) {
		DRM_ERROR("wrong m_seed programmed\n");
		return 0;
	}

	m = i + 62;

311
	dsi_clock = (m * refclk) / (p * n);
312 313 314 315 316 317 318 319

	/* pixel_format and pipe_bpp should agree */
	assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);

	pclk = DIV_ROUND_CLOSEST(dsi_clock * intel_dsi->lane_count, pipe_bpp);

	return pclk;
}
320

321 322
static u32 bxt_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
			    struct intel_crtc_state *config)
S
Shashank Sharma 已提交
323 324 325 326 327
{
	u32 pclk;
	u32 dsi_clk;
	u32 dsi_ratio;
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
328
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
S
Shashank Sharma 已提交
329 330 331 332 333 334 335

	/* Divide by zero */
	if (!pipe_bpp) {
		DRM_ERROR("Invalid BPP(0)\n");
		return 0;
	}

336
	config->dsi_pll.ctrl = I915_READ(BXT_DSI_PLL_CTL);
S
Shashank Sharma 已提交
337

338
	dsi_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
S
Shashank Sharma 已提交
339 340 341 342 343 344 345 346 347 348 349 350

	dsi_clk = (dsi_ratio * BXT_REF_CLOCK_KHZ) / 2;

	/* pixel_format and pipe_bpp should agree */
	assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);

	pclk = DIV_ROUND_CLOSEST(dsi_clk * intel_dsi->lane_count, pipe_bpp);

	DRM_DEBUG_DRIVER("Calculated pclk=%u\n", pclk);
	return pclk;
}

351 352
u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
		       struct intel_crtc_state *config)
353
{
354
	if (IS_GEN9_LP(to_i915(encoder->base.dev)))
355
		return bxt_dsi_get_pclk(encoder, pipe_bpp, config);
356
	else
357
		return vlv_dsi_get_pclk(encoder, pipe_bpp, config);
358 359
}

360
static void vlv_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
361 362
{
	u32 temp;
363
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
364 365 366 367 368 369 370 371 372
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);

	temp = I915_READ(MIPI_CTRL(port));
	temp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
	I915_WRITE(MIPI_CTRL(port), temp |
			intel_dsi->escape_clk_div <<
			ESCAPE_CLOCK_DIVIDER_SHIFT);
}

373
/* Program BXT Mipi clocks and dividers */
374 375
static void bxt_dsi_program_clocks(struct drm_device *dev, enum port port,
				   const struct intel_crtc_state *config)
376
{
377
	struct drm_i915_private *dev_priv = to_i915(dev);
378 379 380 381 382 383 384 385
	u32 tmp;
	u32 dsi_rate = 0;
	u32 pll_ratio = 0;
	u32 rx_div;
	u32 tx_div;
	u32 rx_div_upper;
	u32 rx_div_lower;
	u32 mipi_8by3_divider;
386 387 388 389

	/* Clear old configurations */
	tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
	tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
390 391 392
	tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
	tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
	tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
393 394

	/* Get the current DSI rate(actual) */
395
	pll_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
396 397
	dsi_rate = (BXT_REF_CLOCK_KHZ * pll_ratio) / 2;

398 399 400 401 402 403 404 405 406 407
	/*
	 * tx clock should be <= 20MHz and the div value must be
	 * subtracted by 1 as per bspec
	 */
	tx_div = DIV_ROUND_UP(dsi_rate, 20000) - 1;
	/*
	 * rx clock should be <= 150MHz and the div value must be
	 * subtracted by 1 as per bspec
	 */
	rx_div = DIV_ROUND_UP(dsi_rate, 150000) - 1;
408 409

	/*
410 411 412
	 * rx divider value needs to be updated in the
	 * two differnt bit fields in the register hence splitting the
	 * rx divider value accordingly
413
	 */
414 415 416 417 418 419 420 421
	rx_div_lower = rx_div & RX_DIVIDER_BIT_1_2;
	rx_div_upper = (rx_div & RX_DIVIDER_BIT_3_4) >> 2;

	/* As per bpsec program the 8/3X clock divider to the below value */
	if (dev_priv->vbt.dsi.config->is_cmd_mode)
		mipi_8by3_divider = 0x2;
	else
		mipi_8by3_divider = 0x3;
422

423 424 425 426
	tmp |= BXT_MIPI_8X_BY3_DIVIDER(port, mipi_8by3_divider);
	tmp |= BXT_MIPI_TX_ESCLK_DIVIDER(port, tx_div);
	tmp |= BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, rx_div_lower);
	tmp |= BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, rx_div_upper);
427 428 429 430

	I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
}

431 432
static int bxt_compute_dsi_pll(struct intel_encoder *encoder,
			       struct intel_crtc_state *config)
433 434 435 436 437 438
{
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	u8 dsi_ratio;
	u32 dsi_clk;

	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
439
				    intel_dsi->lane_count);
440 441 442 443 444 445 446 447

	/*
	 * From clock diagram, to get PLL ratio divider, divide double of DSI
	 * link rate (i.e., 2*8x=16x frequency value) by ref clock. Make sure to
	 * round 'up' the result
	 */
	dsi_ratio = DIV_ROUND_UP(dsi_clk * 2, BXT_REF_CLOCK_KHZ);
	if (dsi_ratio < BXT_DSI_PLL_RATIO_MIN ||
448
	    dsi_ratio > BXT_DSI_PLL_RATIO_MAX) {
449
		DRM_ERROR("Cant get a suitable ratio from DSI PLL ratios\n");
450
		return -ECHRNG;
451 452 453 454 455 456 457
	}

	/*
	 * Program DSI ratio and Select MIPIC and MIPIA PLL output as 8x
	 * Spec says both have to be programmed, even if one is not getting
	 * used. Configure MIPI_CLOCK_CTL dividers in modeset
	 */
458
	config->dsi_pll.ctrl = dsi_ratio | BXT_DSIA_16X_BY2 | BXT_DSIC_16X_BY2;
459 460 461 462

	/* As per recommendation from hardware team,
	 * Prog PVD ratio =1 if dsi ratio <= 50
	 */
463 464
	if (dsi_ratio <= 50)
		config->dsi_pll.ctrl |= BXT_DSI_PLL_PVD_RATIO_1;
465

466 467
	return 0;
}
468

469 470
static void bxt_enable_dsi_pll(struct intel_encoder *encoder,
			       const struct intel_crtc_state *config)
471
{
472
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
473 474
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	enum port port;
475 476 477 478 479
	u32 val;

	DRM_DEBUG_KMS("\n");

	/* Configure PLL vales */
480 481
	I915_WRITE(BXT_DSI_PLL_CTL, config->dsi_pll.ctrl);
	POSTING_READ(BXT_DSI_PLL_CTL);
482

483 484
	/* Program TX, RX, Dphy clocks */
	for_each_dsi_port(port, intel_dsi->ports)
485
		bxt_dsi_program_clocks(encoder->base.dev, port, config);
486

487 488 489 490 491 492
	/* Enable DSI PLL */
	val = I915_READ(BXT_DSI_PLL_ENABLE);
	val |= BXT_DSI_PLL_DO_ENABLE;
	I915_WRITE(BXT_DSI_PLL_ENABLE, val);

	/* Timeout and fail if PLL not locked */
493 494 495 496 497
	if (intel_wait_for_register(dev_priv,
				    BXT_DSI_PLL_ENABLE,
				    BXT_DSI_PLL_LOCKED,
				    BXT_DSI_PLL_LOCKED,
				    1)) {
498 499 500 501 502 503 504
		DRM_ERROR("Timed out waiting for DSI PLL to lock\n");
		return;
	}

	DRM_DEBUG_KMS("DSI PLL locked\n");
}

505 506
bool intel_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
{
507
	if (IS_GEN9_LP(dev_priv))
508 509 510 511 512 513 514
		return bxt_dsi_pll_is_enabled(dev_priv);

	MISSING_CASE(INTEL_DEVID(dev_priv));

	return false;
}

515 516 517
int intel_compute_dsi_pll(struct intel_encoder *encoder,
			  struct intel_crtc_state *config)
{
518
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
519

520
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
521
		return vlv_compute_dsi_pll(encoder, config);
522
	else if (IS_GEN9_LP(dev_priv))
523 524 525 526 527 528 529
		return bxt_compute_dsi_pll(encoder, config);

	return -ENODEV;
}

void intel_enable_dsi_pll(struct intel_encoder *encoder,
			  const struct intel_crtc_state *config)
530
{
531
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
532

533
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
534
		vlv_enable_dsi_pll(encoder, config);
535
	else if (IS_GEN9_LP(dev_priv))
536
		bxt_enable_dsi_pll(encoder, config);
537
}
538 539 540

void intel_disable_dsi_pll(struct intel_encoder *encoder)
{
541
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
542

543
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
544
		vlv_disable_dsi_pll(encoder);
545
	else if (IS_GEN9_LP(dev_priv))
546 547
		bxt_disable_dsi_pll(encoder);
}
548

549
static void bxt_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
550 551 552
{
	u32 tmp;
	struct drm_device *dev = encoder->base.dev;
553
	struct drm_i915_private *dev_priv = to_i915(dev);
554 555 556 557

	/* Clear old configurations */
	tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
	tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
558 559 560
	tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
	tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
	tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
561 562 563 564 565 566
	I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
	I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
}

void intel_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
{
567
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
568

569
	if (IS_GEN9_LP(dev_priv))
570
		bxt_dsi_reset_clocks(encoder, port);
571
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
572 573
		vlv_dsi_reset_clocks(encoder, port);
}