intel_dsi_pll.c 15.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Shobhit Kumar <shobhit.kumar@intel.com>
 *	Yogesh Mohan Marimuthu <yogesh.mohan.marimuthu@intel.com>
 */

#include <linux/kernel.h>
#include "intel_drv.h"
#include "i915_drv.h"
#include "intel_dsi.h"

33
static const u16 lfsr_converts[] = {
34 35
	426, 469, 234, 373, 442, 221, 110, 311, 411,		/* 62 - 70 */
	461, 486, 243, 377, 188, 350, 175, 343, 427, 213,	/* 71 - 80 */
36 37
	106, 53, 282, 397, 454, 227, 113, 56, 284, 142,		/* 81 - 90 */
	71, 35, 273, 136, 324, 418, 465, 488, 500, 506		/* 91 - 100 */
38 39
};

40
/* Get DSI clock from pixel clock */
41 42
static u32 dsi_clk_from_pclk(u32 pclk, enum mipi_dsi_pixel_format fmt,
			     int lane_count)
43
{
44
	u32 dsi_clk_khz;
45
	u32 bpp = mipi_dsi_pixel_format_to_bpp(fmt);
46

47 48
	/* DSI data rate = pixel clock * bits per pixel / lane count
	   pixel clock is converted from KHz to Hz */
49
	dsi_clk_khz = DIV_ROUND_CLOSEST(pclk * bpp, lane_count);
50

51
	return dsi_clk_khz;
52 53
}

54
static int dsi_calc_mnp(struct drm_i915_private *dev_priv,
55 56
			struct intel_crtc_state *config,
			int target_dsi_clk)
57
{
58
	unsigned int calc_m = 0, calc_p = 0;
59 60 61
	unsigned int m_min, m_max, p_min = 2, p_max = 6;
	unsigned int m, n, p;
	int ref_clk;
62
	int delta = target_dsi_clk;
63 64
	u32 m_seed;

65 66
	/* target_dsi_clk is expected in kHz */
	if (target_dsi_clk < 300000 || target_dsi_clk > 1150000) {
67 68 69 70
		DRM_ERROR("DSI CLK Out of Range\n");
		return -ECHRNG;
	}

71 72 73 74 75 76 77 78 79 80 81 82 83 84
	if (IS_CHERRYVIEW(dev_priv)) {
		ref_clk = 100000;
		n = 4;
		m_min = 70;
		m_max = 96;
	} else {
		ref_clk = 25000;
		n = 1;
		m_min = 62;
		m_max = 92;
	}

	for (m = m_min; m <= m_max && delta; m++) {
		for (p = p_min; p <= p_max && delta; p++) {
85 86 87 88
			/*
			 * Find the optimal m and p divisors with minimal delta
			 * +/- the required clock
			 */
89
			int calc_dsi_clk = (m * ref_clk) / (p * n);
90 91 92
			int d = abs(target_dsi_clk - calc_dsi_clk);
			if (d < delta) {
				delta = d;
93 94
				calc_m = m;
				calc_p = p;
95 96 97 98
			}
		}
	}

99 100
	/* register has log2(N1), this works fine for powers of two */
	n = ffs(n) - 1;
101
	m_seed = lfsr_converts[calc_m - 62];
102 103
	config->dsi_pll.ctrl = 1 << (DSI_PLL_P1_POST_DIV_SHIFT + calc_p - 2);
	config->dsi_pll.div = n << DSI_PLL_N1_DIV_SHIFT |
104 105 106 107 108 109 110 111 112
		m_seed << DSI_PLL_M1_DIV_SHIFT;

	return 0;
}

/*
 * XXX: The muxing and gating is hard coded for now. Need to add support for
 * sharing PLLs with two DSI outputs.
 */
113 114
static int vlv_compute_dsi_pll(struct intel_encoder *encoder,
			       struct intel_crtc_state *config)
115 116 117 118 119 120
{
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	int ret;
	u32 dsi_clk;

121
	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
122
				    intel_dsi->lane_count);
123

124
	ret = dsi_calc_mnp(dev_priv, config, dsi_clk);
125 126
	if (ret) {
		DRM_DEBUG_KMS("dsi_calc_mnp failed\n");
127
		return ret;
128 129
	}

130
	if (intel_dsi->ports & (1 << PORT_A))
131
		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI0_DSIPLL;
132

133
	if (intel_dsi->ports & (1 << PORT_C))
134 135 136
		config->dsi_pll.ctrl |= DSI_PLL_CLK_GATE_DSI1_DSIPLL;

	config->dsi_pll.ctrl |= DSI_PLL_VCO_EN;
137

138
	DRM_DEBUG_KMS("dsi pll div %08x, ctrl %08x\n",
139 140 141 142 143 144 145
		      config->dsi_pll.div, config->dsi_pll.ctrl);

	return 0;
}

static void vlv_enable_dsi_pll(struct intel_encoder *encoder,
			       const struct intel_crtc_state *config)
146
{
147
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
148 149 150

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
151
	mutex_lock(&dev_priv->sb_lock);
152

153 154 155 156
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, 0);
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_DIVIDER, config->dsi_pll.div);
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL,
		      config->dsi_pll.ctrl & ~DSI_PLL_VCO_EN);
157 158 159 160

	/* wait at least 0.5 us after ungating before enabling VCO */
	usleep_range(1, 10);

161
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, config->dsi_pll.ctrl);
162

163 164
	if (wait_for(vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL) &
						DSI_PLL_LOCK, 20)) {
165

V
Ville Syrjälä 已提交
166
		mutex_unlock(&dev_priv->sb_lock);
167 168 169
		DRM_ERROR("DSI PLL lock failed\n");
		return;
	}
V
Ville Syrjälä 已提交
170
	mutex_unlock(&dev_priv->sb_lock);
171 172 173 174

	DRM_DEBUG_KMS("DSI PLL locked\n");
}

175
static void vlv_disable_dsi_pll(struct intel_encoder *encoder)
176
{
177
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
178 179 180 181
	u32 tmp;

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
182
	mutex_lock(&dev_priv->sb_lock);
183 184 185 186 187 188

	tmp = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	tmp &= ~DSI_PLL_VCO_EN;
	tmp |= DSI_PLL_LDO_GATE;
	vlv_cck_write(dev_priv, CCK_REG_DSI_PLL_CONTROL, tmp);

V
Ville Syrjälä 已提交
189
	mutex_unlock(&dev_priv->sb_lock);
190
}
191

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
static bool bxt_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
{
	bool enabled;
	u32 val;
	u32 mask;

	mask = BXT_DSI_PLL_DO_ENABLE | BXT_DSI_PLL_LOCKED;
	val = I915_READ(BXT_DSI_PLL_ENABLE);
	enabled = (val & mask) == mask;

	if (!enabled)
		return false;

	/*
	 * Both dividers must be programmed with valid values even if only one
	 * of the PLL is used, see BSpec/Broxton Clocks. Check this here for
	 * paranoia, since BIOS is known to misconfigure PLLs in this way at
	 * times, and since accessing DSI registers with invalid dividers
	 * causes a system hang.
	 */
	val = I915_READ(BXT_DSI_PLL_CTL);
	if (!(val & BXT_DSIA_16X_MASK) || !(val & BXT_DSIC_16X_MASK)) {
		DRM_DEBUG_DRIVER("PLL is enabled with invalid divider settings (%08x)\n",
				 val);
		enabled = false;
	}

	return enabled;
}

222 223
static void bxt_disable_dsi_pll(struct intel_encoder *encoder)
{
224
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
225 226 227 228 229 230 231 232 233 234 235 236
	u32 val;

	DRM_DEBUG_KMS("\n");

	val = I915_READ(BXT_DSI_PLL_ENABLE);
	val &= ~BXT_DSI_PLL_DO_ENABLE;
	I915_WRITE(BXT_DSI_PLL_ENABLE, val);

	/*
	 * PLL lock should deassert within 200us.
	 * Wait up to 1ms before timing out.
	 */
237 238 239 240 241
	if (intel_wait_for_register(dev_priv,
				    BXT_DSI_PLL_ENABLE,
				    BXT_DSI_PLL_LOCKED,
				    0,
				    1))
242 243 244
		DRM_ERROR("Timeout waiting for PLL lock deassertion\n");
}

245
static void assert_bpp_mismatch(enum mipi_dsi_pixel_format fmt, int pipe_bpp)
246
{
247
	int bpp = mipi_dsi_pixel_format_to_bpp(fmt);
248 249

	WARN(bpp != pipe_bpp,
250 251
	     "bpp match assertion failure (expected %d, current %d)\n",
	     bpp, pipe_bpp);
252 253
}

254 255
static u32 vlv_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
			    struct intel_crtc_state *config)
256
{
257
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
258 259 260
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	u32 dsi_clock, pclk;
	u32 pll_ctl, pll_div;
261
	u32 m = 0, p = 0, n;
262
	int refclk = IS_CHERRYVIEW(dev_priv) ? 100000 : 25000;
263 264 265 266
	int i;

	DRM_DEBUG_KMS("\n");

V
Ville Syrjälä 已提交
267
	mutex_lock(&dev_priv->sb_lock);
268 269
	pll_ctl = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
	pll_div = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_DIVIDER);
V
Ville Syrjälä 已提交
270
	mutex_unlock(&dev_priv->sb_lock);
271

272 273 274
	config->dsi_pll.ctrl = pll_ctl & ~DSI_PLL_LOCK;
	config->dsi_pll.div = pll_div;

275 276 277 278
	/* mask out other bits and extract the P1 divisor */
	pll_ctl &= DSI_PLL_P1_POST_DIV_MASK;
	pll_ctl = pll_ctl >> (DSI_PLL_P1_POST_DIV_SHIFT - 2);

279 280 281 282
	/* N1 divisor */
	n = (pll_div & DSI_PLL_N1_DIV_MASK) >> DSI_PLL_N1_DIV_SHIFT;
	n = 1 << n; /* register has log2(N1) */

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
	/* mask out the other bits and extract the M1 divisor */
	pll_div &= DSI_PLL_M1_DIV_MASK;
	pll_div = pll_div >> DSI_PLL_M1_DIV_SHIFT;

	while (pll_ctl) {
		pll_ctl = pll_ctl >> 1;
		p++;
	}
	p--;

	if (!p) {
		DRM_ERROR("wrong P1 divisor\n");
		return 0;
	}

	for (i = 0; i < ARRAY_SIZE(lfsr_converts); i++) {
		if (lfsr_converts[i] == pll_div)
			break;
	}

	if (i == ARRAY_SIZE(lfsr_converts)) {
		DRM_ERROR("wrong m_seed programmed\n");
		return 0;
	}

	m = i + 62;

310
	dsi_clock = (m * refclk) / (p * n);
311 312 313 314 315 316 317 318

	/* pixel_format and pipe_bpp should agree */
	assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);

	pclk = DIV_ROUND_CLOSEST(dsi_clock * intel_dsi->lane_count, pipe_bpp);

	return pclk;
}
319

320 321
static u32 bxt_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
			    struct intel_crtc_state *config)
S
Shashank Sharma 已提交
322 323 324 325 326 327 328 329 330 331 332 333 334
{
	u32 pclk;
	u32 dsi_clk;
	u32 dsi_ratio;
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;

	/* Divide by zero */
	if (!pipe_bpp) {
		DRM_ERROR("Invalid BPP(0)\n");
		return 0;
	}

335
	config->dsi_pll.ctrl = I915_READ(BXT_DSI_PLL_CTL);
S
Shashank Sharma 已提交
336

337
	dsi_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
S
Shashank Sharma 已提交
338 339 340 341 342 343 344 345 346 347 348 349

	dsi_clk = (dsi_ratio * BXT_REF_CLOCK_KHZ) / 2;

	/* pixel_format and pipe_bpp should agree */
	assert_bpp_mismatch(intel_dsi->pixel_format, pipe_bpp);

	pclk = DIV_ROUND_CLOSEST(dsi_clk * intel_dsi->lane_count, pipe_bpp);

	DRM_DEBUG_DRIVER("Calculated pclk=%u\n", pclk);
	return pclk;
}

350 351
u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp,
		       struct intel_crtc_state *config)
352 353
{
	if (IS_BROXTON(encoder->base.dev))
354
		return bxt_dsi_get_pclk(encoder, pipe_bpp, config);
355
	else
356
		return vlv_dsi_get_pclk(encoder, pipe_bpp, config);
357 358
}

359
static void vlv_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
360 361 362 363 364 365 366 367 368 369 370 371
{
	u32 temp;
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);

	temp = I915_READ(MIPI_CTRL(port));
	temp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
	I915_WRITE(MIPI_CTRL(port), temp |
			intel_dsi->escape_clk_div <<
			ESCAPE_CLOCK_DIVIDER_SHIFT);
}

372
/* Program BXT Mipi clocks and dividers */
373 374
static void bxt_dsi_program_clocks(struct drm_device *dev, enum port port,
				   const struct intel_crtc_state *config)
375 376
{
	struct drm_i915_private *dev_priv = dev->dev_private;
377 378 379 380 381 382 383 384
	u32 tmp;
	u32 dsi_rate = 0;
	u32 pll_ratio = 0;
	u32 rx_div;
	u32 tx_div;
	u32 rx_div_upper;
	u32 rx_div_lower;
	u32 mipi_8by3_divider;
385 386 387 388

	/* Clear old configurations */
	tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
	tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
389 390 391
	tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
	tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
	tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
392 393

	/* Get the current DSI rate(actual) */
394
	pll_ratio = config->dsi_pll.ctrl & BXT_DSI_PLL_RATIO_MASK;
395 396
	dsi_rate = (BXT_REF_CLOCK_KHZ * pll_ratio) / 2;

397 398 399 400 401 402 403 404 405 406
	/*
	 * tx clock should be <= 20MHz and the div value must be
	 * subtracted by 1 as per bspec
	 */
	tx_div = DIV_ROUND_UP(dsi_rate, 20000) - 1;
	/*
	 * rx clock should be <= 150MHz and the div value must be
	 * subtracted by 1 as per bspec
	 */
	rx_div = DIV_ROUND_UP(dsi_rate, 150000) - 1;
407 408

	/*
409 410 411
	 * rx divider value needs to be updated in the
	 * two differnt bit fields in the register hence splitting the
	 * rx divider value accordingly
412
	 */
413 414 415 416 417 418 419 420
	rx_div_lower = rx_div & RX_DIVIDER_BIT_1_2;
	rx_div_upper = (rx_div & RX_DIVIDER_BIT_3_4) >> 2;

	/* As per bpsec program the 8/3X clock divider to the below value */
	if (dev_priv->vbt.dsi.config->is_cmd_mode)
		mipi_8by3_divider = 0x2;
	else
		mipi_8by3_divider = 0x3;
421

422 423 424 425
	tmp |= BXT_MIPI_8X_BY3_DIVIDER(port, mipi_8by3_divider);
	tmp |= BXT_MIPI_TX_ESCLK_DIVIDER(port, tx_div);
	tmp |= BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, rx_div_lower);
	tmp |= BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, rx_div_upper);
426 427 428 429

	I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
}

430 431
static int bxt_compute_dsi_pll(struct intel_encoder *encoder,
			       struct intel_crtc_state *config)
432 433 434 435 436 437
{
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	u8 dsi_ratio;
	u32 dsi_clk;

	dsi_clk = dsi_clk_from_pclk(intel_dsi->pclk, intel_dsi->pixel_format,
438
				    intel_dsi->lane_count);
439 440 441 442 443 444 445 446

	/*
	 * From clock diagram, to get PLL ratio divider, divide double of DSI
	 * link rate (i.e., 2*8x=16x frequency value) by ref clock. Make sure to
	 * round 'up' the result
	 */
	dsi_ratio = DIV_ROUND_UP(dsi_clk * 2, BXT_REF_CLOCK_KHZ);
	if (dsi_ratio < BXT_DSI_PLL_RATIO_MIN ||
447
	    dsi_ratio > BXT_DSI_PLL_RATIO_MAX) {
448
		DRM_ERROR("Cant get a suitable ratio from DSI PLL ratios\n");
449
		return -ECHRNG;
450 451 452 453 454 455 456
	}

	/*
	 * Program DSI ratio and Select MIPIC and MIPIA PLL output as 8x
	 * Spec says both have to be programmed, even if one is not getting
	 * used. Configure MIPI_CLOCK_CTL dividers in modeset
	 */
457
	config->dsi_pll.ctrl = dsi_ratio | BXT_DSIA_16X_BY2 | BXT_DSIC_16X_BY2;
458 459 460 461

	/* As per recommendation from hardware team,
	 * Prog PVD ratio =1 if dsi ratio <= 50
	 */
462 463
	if (dsi_ratio <= 50)
		config->dsi_pll.ctrl |= BXT_DSI_PLL_PVD_RATIO_1;
464

465 466
	return 0;
}
467

468 469
static void bxt_enable_dsi_pll(struct intel_encoder *encoder,
			       const struct intel_crtc_state *config)
470 471
{
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
472 473
	struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
	enum port port;
474 475 476 477 478
	u32 val;

	DRM_DEBUG_KMS("\n");

	/* Configure PLL vales */
479 480
	I915_WRITE(BXT_DSI_PLL_CTL, config->dsi_pll.ctrl);
	POSTING_READ(BXT_DSI_PLL_CTL);
481

482 483
	/* Program TX, RX, Dphy clocks */
	for_each_dsi_port(port, intel_dsi->ports)
484
		bxt_dsi_program_clocks(encoder->base.dev, port, config);
485

486 487 488 489 490 491 492 493 494 495 496 497 498 499
	/* Enable DSI PLL */
	val = I915_READ(BXT_DSI_PLL_ENABLE);
	val |= BXT_DSI_PLL_DO_ENABLE;
	I915_WRITE(BXT_DSI_PLL_ENABLE, val);

	/* Timeout and fail if PLL not locked */
	if (wait_for(I915_READ(BXT_DSI_PLL_ENABLE) & BXT_DSI_PLL_LOCKED, 1)) {
		DRM_ERROR("Timed out waiting for DSI PLL to lock\n");
		return;
	}

	DRM_DEBUG_KMS("DSI PLL locked\n");
}

500 501 502 503 504 505 506 507 508 509
bool intel_dsi_pll_is_enabled(struct drm_i915_private *dev_priv)
{
	if (IS_BROXTON(dev_priv))
		return bxt_dsi_pll_is_enabled(dev_priv);

	MISSING_CASE(INTEL_DEVID(dev_priv));

	return false;
}

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
int intel_compute_dsi_pll(struct intel_encoder *encoder,
			  struct intel_crtc_state *config)
{
	struct drm_device *dev = encoder->base.dev;

	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
		return vlv_compute_dsi_pll(encoder, config);
	else if (IS_BROXTON(dev))
		return bxt_compute_dsi_pll(encoder, config);

	return -ENODEV;
}

void intel_enable_dsi_pll(struct intel_encoder *encoder,
			  const struct intel_crtc_state *config)
525 526 527
{
	struct drm_device *dev = encoder->base.dev;

528
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
529
		vlv_enable_dsi_pll(encoder, config);
530
	else if (IS_BROXTON(dev))
531
		bxt_enable_dsi_pll(encoder, config);
532
}
533 534 535 536 537

void intel_disable_dsi_pll(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;

538
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
539 540 541 542
		vlv_disable_dsi_pll(encoder);
	else if (IS_BROXTON(dev))
		bxt_disable_dsi_pll(encoder);
}
543

544
static void bxt_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
545 546 547 548 549 550 551 552
{
	u32 tmp;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Clear old configurations */
	tmp = I915_READ(BXT_MIPI_CLOCK_CTL);
	tmp &= ~(BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port));
553 554 555
	tmp &= ~(BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port));
	tmp &= ~(BXT_MIPI_8X_BY3_DIVIDER_MASK(port));
	tmp &= ~(BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port));
556 557 558 559 560 561 562 563 564 565
	I915_WRITE(BXT_MIPI_CLOCK_CTL, tmp);
	I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
}

void intel_dsi_reset_clocks(struct intel_encoder *encoder, enum port port)
{
	struct drm_device *dev = encoder->base.dev;

	if (IS_BROXTON(dev))
		bxt_dsi_reset_clocks(encoder, port);
566
	else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
567 568
		vlv_dsi_reset_clocks(encoder, port);
}