omap_hwmod_2430_data.c 42.4 KB
Newer Older
1
/*
2
 * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
3
 *
4
 * Copyright (C) 2009-2011 Nokia Corporation
5
 * Copyright (C) 2012 Texas Instruments, Inc.
6 7 8 9 10 11 12
 * Paul Walmsley
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * XXX handle crossbar/shared link difference for L3?
13
 * XXX these should be marked initdata for multi-OMAP kernels
14
 */
15
#include <plat/omap_hwmod.h>
16
#include <mach/irqs.h>
17 18
#include <plat/cpu.h>
#include <plat/dma.h>
19
#include <plat/serial.h>
20
#include <plat/i2c.h>
21
#include <plat/gpio.h>
C
Charulatha V 已提交
22
#include <plat/mcbsp.h>
C
Charulatha V 已提交
23
#include <plat/mcspi.h>
24
#include <plat/dmtimer.h>
25
#include <plat/mmc.h>
26
#include <plat/l3_2xxx.h>
27

28 29
#include "omap_hwmod_common_data.h"

30
#include "prm-regbits-24xx.h"
31
#include "cm-regbits-24xx.h"
32
#include "wd_timer.h"
33

34 35 36 37 38 39 40 41 42
/*
 * OMAP2430 hardware module integration data
 *
 * ALl of the data in this section should be autogeneratable from the
 * TI hardware database or other technical documentation.  Data that
 * is driver-specific or driver-kernel integration-specific belongs
 * elsewhere.
 */

43
static struct omap_hwmod omap2430_mpu_hwmod;
44
static struct omap_hwmod omap2430_iva_hwmod;
45
static struct omap_hwmod omap2430_l3_main_hwmod;
46
static struct omap_hwmod omap2430_l4_core_hwmod;
47 48 49 50
static struct omap_hwmod omap2430_dss_core_hwmod;
static struct omap_hwmod omap2430_dss_dispc_hwmod;
static struct omap_hwmod omap2430_dss_rfbi_hwmod;
static struct omap_hwmod omap2430_dss_venc_hwmod;
51
static struct omap_hwmod omap2430_wd_timer2_hwmod;
52 53 54 55 56
static struct omap_hwmod omap2430_gpio1_hwmod;
static struct omap_hwmod omap2430_gpio2_hwmod;
static struct omap_hwmod omap2430_gpio3_hwmod;
static struct omap_hwmod omap2430_gpio4_hwmod;
static struct omap_hwmod omap2430_gpio5_hwmod;
57
static struct omap_hwmod omap2430_dma_system_hwmod;
C
Charulatha V 已提交
58 59 60 61 62
static struct omap_hwmod omap2430_mcbsp1_hwmod;
static struct omap_hwmod omap2430_mcbsp2_hwmod;
static struct omap_hwmod omap2430_mcbsp3_hwmod;
static struct omap_hwmod omap2430_mcbsp4_hwmod;
static struct omap_hwmod omap2430_mcbsp5_hwmod;
C
Charulatha V 已提交
63 64 65
static struct omap_hwmod omap2430_mcspi1_hwmod;
static struct omap_hwmod omap2430_mcspi2_hwmod;
static struct omap_hwmod omap2430_mcspi3_hwmod;
P
Paul Walmsley 已提交
66 67
static struct omap_hwmod omap2430_mmc1_hwmod;
static struct omap_hwmod omap2430_mmc2_hwmod;
68 69

/* L3 -> L4_CORE interface */
70 71
static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
	.master	= &omap2430_l3_main_hwmod,
72 73 74 75 76
	.slave	= &omap2430_l4_core_hwmod,
	.user	= OCP_USER_MPU | OCP_USER_SDMA,
};

/* MPU -> L3 interface */
77
static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
78
	.master = &omap2430_mpu_hwmod,
79
	.slave	= &omap2430_l3_main_hwmod,
80 81 82
	.user	= OCP_USER_MPU,
};

83 84 85 86 87 88 89 90 91 92 93 94 95
/* DSS -> l3 */
static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
	.master		= &omap2430_dss_core_hwmod,
	.slave		= &omap2430_l3_main_hwmod,
	.fw = {
		.omap2 = {
			.l3_perm_bit  = OMAP2_L3_CORE_FW_CONNID_DSS,
			.flags	= OMAP_FIREWALL_L3,
		}
	},
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

96
/* L3 */
97
static struct omap_hwmod omap2430_l3_main_hwmod = {
98
	.name		= "l3_main",
99
	.class		= &l3_hwmod_class,
100
	.flags		= HWMOD_NO_IDLEST,
101 102 103
};

static struct omap_hwmod omap2430_l4_wkup_hwmod;
104 105 106
static struct omap_hwmod omap2430_uart1_hwmod;
static struct omap_hwmod omap2430_uart2_hwmod;
static struct omap_hwmod omap2430_uart3_hwmod;
107 108 109
static struct omap_hwmod omap2430_i2c1_hwmod;
static struct omap_hwmod omap2430_i2c2_hwmod;

H
Hema HK 已提交
110 111 112 113 114 115 116 117 118 119
static struct omap_hwmod omap2430_usbhsotg_hwmod;

/* l3_core -> usbhsotg  interface */
static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
	.master		= &omap2430_usbhsotg_hwmod,
	.slave		= &omap2430_l3_main_hwmod,
	.clk		= "core_l3_ck",
	.user		= OCP_USER_MPU,
};

120 121 122 123 124
/* L4 CORE -> I2C1 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_i2c1_hwmod,
	.clk		= "i2c1_ick",
125
	.addr		= omap2_i2c1_addr_space,
126 127 128 129 130 131 132 133
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* L4 CORE -> I2C2 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_i2c2_hwmod,
	.clk		= "i2c2_ick",
134
	.addr		= omap2_i2c2_addr_space,
135 136
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};
137 138 139 140 141 142 143 144

/* L4_CORE -> L4_WKUP interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
	.master	= &omap2430_l4_core_hwmod,
	.slave	= &omap2430_l4_wkup_hwmod,
	.user	= OCP_USER_MPU | OCP_USER_SDMA,
};

145 146 147 148 149
/* L4 CORE -> UART1 interface */
static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_uart1_hwmod,
	.clk		= "uart1_ick",
150
	.addr		= omap2xxx_uart1_addr_space,
151 152 153 154 155 156 157 158
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* L4 CORE -> UART2 interface */
static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_uart2_hwmod,
	.clk		= "uart2_ick",
159
	.addr		= omap2xxx_uart2_addr_space,
160 161 162 163 164 165 166 167
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* L4 PER -> UART3 interface */
static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_uart3_hwmod,
	.clk		= "uart3_ick",
168
	.addr		= omap2xxx_uart3_addr_space,
169 170 171
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

H
Hema HK 已提交
172 173 174 175 176 177 178 179 180
/*
* usbhsotg interface data
*/
static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
	{
		.pa_start	= OMAP243X_HS_BASE,
		.pa_end		= OMAP243X_HS_BASE + SZ_4K - 1,
		.flags		= ADDR_TYPE_RT
	},
181
	{ }
H
Hema HK 已提交
182 183 184 185 186 187 188 189 190 191 192
};

/*  l4_core ->usbhsotg  interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_usbhsotg_hwmod,
	.clk		= "usb_l4_ick",
	.addr		= omap2430_usbhsotg_addrs,
	.user		= OCP_USER_MPU,
};

P
Paul Walmsley 已提交
193 194 195 196 197 198 199 200 201 202 203 204 205 206
/* L4 CORE -> MMC1 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mmc1_hwmod,
	.clk		= "mmchs1_ick",
	.addr		= omap2430_mmc1_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* L4 CORE -> MMC2 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mmc2_hwmod,
	.clk		= "mmchs2_ick",
207
	.addr		= omap2430_mmc2_addr_space,
P
Paul Walmsley 已提交
208 209 210
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

211 212
/* L4 CORE */
static struct omap_hwmod omap2430_l4_core_hwmod = {
213
	.name		= "l4_core",
214
	.class		= &l4_hwmod_class,
215
	.flags		= HWMOD_NO_IDLEST,
216 217
};

C
Charulatha V 已提交
218 219 220 221 222
/* l4 core -> mcspi1 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcspi1_hwmod,
	.clk		= "mcspi1_ick",
223
	.addr		= omap2_mcspi1_addr_space,
C
Charulatha V 已提交
224 225 226 227 228 229 230 231
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4 core -> mcspi2 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcspi2_hwmod,
	.clk		= "mcspi2_ick",
232
	.addr		= omap2_mcspi2_addr_space,
C
Charulatha V 已提交
233 234 235 236 237 238 239 240 241 242 243 244
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4 core -> mcspi3 interface */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcspi3_hwmod,
	.clk		= "mcspi3_ick",
	.addr		= omap2430_mcspi3_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

245 246
/* L4 WKUP */
static struct omap_hwmod omap2430_l4_wkup_hwmod = {
247
	.name		= "l4_wkup",
248
	.class		= &l4_hwmod_class,
249
	.flags		= HWMOD_NO_IDLEST,
250 251 252 253
};

/* MPU */
static struct omap_hwmod omap2430_mpu_hwmod = {
254
	.name		= "mpu",
255
	.class		= &mpu_hwmod_class,
256
	.main_clk	= "mpu_ck",
257 258
};

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
/*
 * IVA2_1 interface data
 */

/* IVA2 <- L3 interface */
static struct omap_hwmod_ocp_if omap2430_l3__iva = {
	.master		= &omap2430_l3_main_hwmod,
	.slave		= &omap2430_iva_hwmod,
	.clk		= "dsp_fck",
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/*
 * IVA2 (IVA2)
 */

static struct omap_hwmod omap2430_iva_hwmod = {
	.name		= "iva",
	.class		= &iva_hwmod_class,
};

280 281 282 283 284 285 286 287 288 289
/* always-on timers dev attribute */
static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
	.timer_capability       = OMAP_TIMER_ALWON,
};

/* pwm timers dev attribute */
static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
	.timer_capability       = OMAP_TIMER_HAS_PWM,
};

290 291 292 293 294 295 296 297 298
/* timer1 */
static struct omap_hwmod omap2430_timer1_hwmod;

static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
	{
		.pa_start	= 0x49018000,
		.pa_end		= 0x49018000 + SZ_1K - 1,
		.flags		= ADDR_TYPE_RT
	},
299
	{ }
300 301 302 303 304 305 306 307 308 309 310 311 312 313
};

/* l4_wkup -> timer1 */
static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_timer1_hwmod,
	.clk		= "gpt1_ick",
	.addr		= omap2430_timer1_addrs,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer1 hwmod */
static struct omap_hwmod omap2430_timer1_hwmod = {
	.name		= "timer1",
314
	.mpu_irqs	= omap2_timer1_mpu_irqs,
315 316 317 318 319 320 321 322 323 324
	.main_clk	= "gpt1_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT1_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
		},
	},
325
	.dev_attr	= &capability_alwon_dev_attr,
326
	.class		= &omap2xxx_timer_hwmod_class,
327 328 329 330 331 332 333 334 335 336
};

/* timer2 */
static struct omap_hwmod omap2430_timer2_hwmod;

/* l4_core -> timer2 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer2_hwmod,
	.clk		= "gpt2_ick",
337
	.addr		= omap2xxx_timer2_addrs,
338 339 340 341 342 343
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer2 hwmod */
static struct omap_hwmod omap2430_timer2_hwmod = {
	.name		= "timer2",
344
	.mpu_irqs	= omap2_timer2_mpu_irqs,
345 346 347 348 349 350 351 352 353 354
	.main_clk	= "gpt2_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT2_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
		},
	},
355
	.dev_attr	= &capability_alwon_dev_attr,
356
	.class		= &omap2xxx_timer_hwmod_class,
357 358 359 360 361 362 363 364 365 366
};

/* timer3 */
static struct omap_hwmod omap2430_timer3_hwmod;

/* l4_core -> timer3 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer3_hwmod,
	.clk		= "gpt3_ick",
367
	.addr		= omap2xxx_timer3_addrs,
368 369 370 371 372 373
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer3 hwmod */
static struct omap_hwmod omap2430_timer3_hwmod = {
	.name		= "timer3",
374
	.mpu_irqs	= omap2_timer3_mpu_irqs,
375 376 377 378 379 380 381 382 383 384
	.main_clk	= "gpt3_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT3_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
		},
	},
385
	.dev_attr	= &capability_alwon_dev_attr,
386
	.class		= &omap2xxx_timer_hwmod_class,
387 388 389 390 391 392 393 394 395 396
};

/* timer4 */
static struct omap_hwmod omap2430_timer4_hwmod;

/* l4_core -> timer4 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer4_hwmod,
	.clk		= "gpt4_ick",
397
	.addr		= omap2xxx_timer4_addrs,
398 399 400 401 402 403
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer4 hwmod */
static struct omap_hwmod omap2430_timer4_hwmod = {
	.name		= "timer4",
404
	.mpu_irqs	= omap2_timer4_mpu_irqs,
405 406 407 408 409 410 411 412 413 414
	.main_clk	= "gpt4_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT4_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
		},
	},
415
	.dev_attr	= &capability_alwon_dev_attr,
416
	.class		= &omap2xxx_timer_hwmod_class,
417 418 419 420 421 422 423 424 425 426
};

/* timer5 */
static struct omap_hwmod omap2430_timer5_hwmod;

/* l4_core -> timer5 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer5_hwmod,
	.clk		= "gpt5_ick",
427
	.addr		= omap2xxx_timer5_addrs,
428 429 430 431 432 433
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer5 hwmod */
static struct omap_hwmod omap2430_timer5_hwmod = {
	.name		= "timer5",
434
	.mpu_irqs	= omap2_timer5_mpu_irqs,
435 436 437 438 439 440 441 442 443 444
	.main_clk	= "gpt5_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT5_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
		},
	},
445
	.dev_attr	= &capability_alwon_dev_attr,
446
	.class		= &omap2xxx_timer_hwmod_class,
447 448 449 450 451 452 453 454 455 456
};

/* timer6 */
static struct omap_hwmod omap2430_timer6_hwmod;

/* l4_core -> timer6 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer6_hwmod,
	.clk		= "gpt6_ick",
457
	.addr		= omap2xxx_timer6_addrs,
458 459 460 461 462 463
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer6 hwmod */
static struct omap_hwmod omap2430_timer6_hwmod = {
	.name		= "timer6",
464
	.mpu_irqs	= omap2_timer6_mpu_irqs,
465 466 467 468 469 470 471 472 473 474
	.main_clk	= "gpt6_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT6_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
		},
	},
475
	.dev_attr	= &capability_alwon_dev_attr,
476
	.class		= &omap2xxx_timer_hwmod_class,
477 478 479 480 481 482 483 484 485 486
};

/* timer7 */
static struct omap_hwmod omap2430_timer7_hwmod;

/* l4_core -> timer7 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer7_hwmod,
	.clk		= "gpt7_ick",
487
	.addr		= omap2xxx_timer7_addrs,
488 489 490 491 492 493
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer7 hwmod */
static struct omap_hwmod omap2430_timer7_hwmod = {
	.name		= "timer7",
494
	.mpu_irqs	= omap2_timer7_mpu_irqs,
495 496 497 498 499 500 501 502 503 504
	.main_clk	= "gpt7_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT7_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
		},
	},
505
	.dev_attr	= &capability_alwon_dev_attr,
506
	.class		= &omap2xxx_timer_hwmod_class,
507 508 509 510 511 512 513 514 515 516
};

/* timer8 */
static struct omap_hwmod omap2430_timer8_hwmod;

/* l4_core -> timer8 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer8_hwmod,
	.clk		= "gpt8_ick",
517
	.addr		= omap2xxx_timer8_addrs,
518 519 520 521 522 523
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer8 hwmod */
static struct omap_hwmod omap2430_timer8_hwmod = {
	.name		= "timer8",
524
	.mpu_irqs	= omap2_timer8_mpu_irqs,
525 526 527 528 529 530 531 532 533 534
	.main_clk	= "gpt8_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT8_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
		},
	},
535
	.dev_attr	= &capability_alwon_dev_attr,
536
	.class		= &omap2xxx_timer_hwmod_class,
537 538 539 540 541 542 543 544 545 546
};

/* timer9 */
static struct omap_hwmod omap2430_timer9_hwmod;

/* l4_core -> timer9 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer9_hwmod,
	.clk		= "gpt9_ick",
547
	.addr		= omap2xxx_timer9_addrs,
548 549 550 551 552 553
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer9 hwmod */
static struct omap_hwmod omap2430_timer9_hwmod = {
	.name		= "timer9",
554
	.mpu_irqs	= omap2_timer9_mpu_irqs,
555 556 557 558 559 560 561 562 563 564
	.main_clk	= "gpt9_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT9_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
		},
	},
565
	.dev_attr	= &capability_pwm_dev_attr,
566
	.class		= &omap2xxx_timer_hwmod_class,
567 568 569 570 571 572 573 574 575 576
};

/* timer10 */
static struct omap_hwmod omap2430_timer10_hwmod;

/* l4_core -> timer10 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer10_hwmod,
	.clk		= "gpt10_ick",
577
	.addr		= omap2_timer10_addrs,
578 579 580 581 582 583
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer10 hwmod */
static struct omap_hwmod omap2430_timer10_hwmod = {
	.name		= "timer10",
584
	.mpu_irqs	= omap2_timer10_mpu_irqs,
585 586 587 588 589 590 591 592 593 594
	.main_clk	= "gpt10_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT10_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
		},
	},
595
	.dev_attr	= &capability_pwm_dev_attr,
596
	.class		= &omap2xxx_timer_hwmod_class,
597 598 599 600 601 602 603 604 605 606
};

/* timer11 */
static struct omap_hwmod omap2430_timer11_hwmod;

/* l4_core -> timer11 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer11_hwmod,
	.clk		= "gpt11_ick",
607
	.addr		= omap2_timer11_addrs,
608 609 610 611 612 613
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer11 hwmod */
static struct omap_hwmod omap2430_timer11_hwmod = {
	.name		= "timer11",
614
	.mpu_irqs	= omap2_timer11_mpu_irqs,
615 616 617 618 619 620 621 622 623 624
	.main_clk	= "gpt11_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT11_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
		},
	},
625
	.dev_attr	= &capability_pwm_dev_attr,
626
	.class		= &omap2xxx_timer_hwmod_class,
627 628 629 630 631 632 633 634 635 636
};

/* timer12 */
static struct omap_hwmod omap2430_timer12_hwmod;

/* l4_core -> timer12 */
static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_timer12_hwmod,
	.clk		= "gpt12_ick",
637
	.addr		= omap2xxx_timer12_addrs,
638 639 640 641 642 643
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* timer12 hwmod */
static struct omap_hwmod omap2430_timer12_hwmod = {
	.name		= "timer12",
644
	.mpu_irqs	= omap2xxx_timer12_mpu_irqs,
645 646 647 648 649 650 651 652 653 654
	.main_clk	= "gpt12_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPT12_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
		},
	},
655
	.dev_attr	= &capability_pwm_dev_attr,
656
	.class		= &omap2xxx_timer_hwmod_class,
657 658
};

659 660 661 662 663 664 665
/* l4_wkup -> wd_timer2 */
static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
	{
		.pa_start	= 0x49016000,
		.pa_end		= 0x4901607f,
		.flags		= ADDR_TYPE_RT
	},
666
	{ }
667 668 669 670 671 672 673 674 675 676 677 678
};

static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_wd_timer2_hwmod,
	.clk		= "mpu_wdt_ick",
	.addr		= omap2430_wd_timer2_addrs,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_wd_timer2_hwmod = {
	.name		= "wd_timer2",
679
	.class		= &omap2xxx_wd_timer_hwmod_class,
680 681 682 683 684 685 686 687 688 689 690 691
	.main_clk	= "mpu_wdt_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
		},
	},
};

692 693 694
/* UART1 */
static struct omap_hwmod omap2430_uart1_hwmod = {
	.name		= "uart1",
695
	.mpu_irqs	= omap2_uart1_mpu_irqs,
696
	.sdma_reqs	= omap2_uart1_sdma_reqs,
697 698 699 700 701 702 703 704 705 706
	.main_clk	= "uart1_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_UART1_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
		},
	},
707
	.class		= &omap2_uart_class,
708 709 710 711 712
};

/* UART2 */
static struct omap_hwmod omap2430_uart2_hwmod = {
	.name		= "uart2",
713
	.mpu_irqs	= omap2_uart2_mpu_irqs,
714
	.sdma_reqs	= omap2_uart2_sdma_reqs,
715 716 717 718 719 720 721 722 723 724
	.main_clk	= "uart2_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_UART2_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
		},
	},
725
	.class		= &omap2_uart_class,
726 727 728 729 730 731
};

/* UART3 */

static struct omap_hwmod omap2430_uart3_hwmod = {
	.name		= "uart3",
732
	.mpu_irqs	= omap2_uart3_mpu_irqs,
733
	.sdma_reqs	= omap2_uart3_sdma_reqs,
734 735 736 737 738 739 740 741 742 743
	.main_clk	= "uart3_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 2,
			.module_bit = OMAP24XX_EN_UART3_SHIFT,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
		},
	},
744
	.class		= &omap2_uart_class,
745 746
};

747 748 749 750 751 752 753
/* dss */

/* l4_core -> dss */
static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_dss_core_hwmod,
	.clk		= "dss_ick",
754
	.addr		= omap2_dss_addrs,
755 756 757 758
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod_opt_clk dss_opt_clks[] = {
759 760 761 762
	/*
	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
	 * driver does not use these clocks.
	 */
763 764 765 766 767 768
	{ .role = "tv_clk", .clk = "dss_54m_fck" },
	{ .role = "sys_clk", .clk = "dss2_fck" },
};

static struct omap_hwmod omap2430_dss_core_hwmod = {
	.name		= "dss_core",
769
	.class		= &omap2_dss_hwmod_class,
770
	.main_clk	= "dss1_fck", /* instead of dss_fck */
771
	.sdma_reqs	= omap2xxx_dss_sdma_chs,
772 773 774 775 776 777 778 779 780 781 782
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_DSS1_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
		},
	},
	.opt_clks	= dss_opt_clks,
	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
783
	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
784 785 786 787 788 789 790
};

/* l4_core -> dss_dispc */
static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_dss_dispc_hwmod,
	.clk		= "dss_ick",
791
	.addr		= omap2_dss_dispc_addrs,
792 793 794 795 796
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_dss_dispc_hwmod = {
	.name		= "dss_dispc",
797
	.class		= &omap2_dispc_hwmod_class,
798
	.mpu_irqs	= omap2_dispc_irqs,
799 800 801 802 803 804 805 806 807 808 809
	.main_clk	= "dss1_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_DSS1_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
		},
	},
	.flags		= HWMOD_NO_IDLEST,
810
	.dev_attr	= &omap2_3_dss_dispc_dev_attr
811 812 813 814 815 816 817
};

/* l4_core -> dss_rfbi */
static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_dss_rfbi_hwmod,
	.clk		= "dss_ick",
818
	.addr		= omap2_dss_rfbi_addrs,
819 820 821
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

822 823 824 825
static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
	{ .role = "ick", .clk = "dss_ick" },
};

826 827
static struct omap_hwmod omap2430_dss_rfbi_hwmod = {
	.name		= "dss_rfbi",
828
	.class		= &omap2_rfbi_hwmod_class,
829 830 831 832 833 834 835 836
	.main_clk	= "dss1_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_DSS1_SHIFT,
			.module_offs = CORE_MOD,
		},
	},
837 838
	.opt_clks	= dss_rfbi_opt_clks,
	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),
839 840 841 842 843 844 845
	.flags		= HWMOD_NO_IDLEST,
};

/* l4_core -> dss_venc */
static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_dss_venc_hwmod,
846
	.clk		= "dss_ick",
847
	.addr		= omap2_dss_venc_addrs,
848 849 850 851 852
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_dss_venc_hwmod = {
	.name		= "dss_venc",
853
	.class		= &omap2_venc_hwmod_class,
854
	.main_clk	= "dss_54m_fck",
855 856 857 858 859 860 861 862 863 864
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_DSS1_SHIFT,
			.module_offs = CORE_MOD,
		},
	},
	.flags		= HWMOD_NO_IDLEST,
};

865 866 867 868 869
/* I2C common */
static struct omap_hwmod_class_sysconfig i2c_sysc = {
	.rev_offs	= 0x00,
	.sysc_offs	= 0x20,
	.syss_offs	= 0x10,
870 871
	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
			   SYSS_HAS_RESET_STATUS),
872 873 874 875 876 877
	.sysc_fields	= &omap_hwmod_sysc_type1,
};

static struct omap_hwmod_class i2c_class = {
	.name		= "i2c",
	.sysc		= &i2c_sysc,
878
	.rev		= OMAP_I2C_IP_VERSION_1,
879
	.reset		= &omap_i2c_reset,
880 881
};

882
static struct omap_i2c_dev_attr i2c_dev_attr = {
883
	.fifo_depth	= 8, /* bytes */
884 885 886
	.flags		= OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
			  OMAP_I2C_FLAG_BUS_SHIFT_2 |
			  OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
887 888
};

889
/* I2C1 */
890 891
static struct omap_hwmod omap2430_i2c1_hwmod = {
	.name		= "i2c1",
892
	.flags		= HWMOD_16BIT_REG,
893
	.mpu_irqs	= omap2_i2c1_mpu_irqs,
894
	.sdma_reqs	= omap2_i2c1_sdma_reqs,
895 896 897 898 899 900 901 902
	.main_clk	= "i2chs1_fck",
	.prcm		= {
		.omap2 = {
			/*
			 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
			 * I2CHS IP's do not follow the usual pattern.
			 * prcm_reg_id alone cannot be used to program
			 * the iclk and fclk. Needs to be handled using
L
Lucas De Marchi 已提交
903
			 * additional flags when clk handling is moved
904 905 906 907 908 909 910 911 912 913
			 * to hwmod framework.
			 */
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_I2CHS1_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
		},
	},
	.class		= &i2c_class,
914
	.dev_attr	= &i2c_dev_attr,
915 916 917 918 919
};

/* I2C2 */
static struct omap_hwmod omap2430_i2c2_hwmod = {
	.name		= "i2c2",
920
	.flags		= HWMOD_16BIT_REG,
921
	.mpu_irqs	= omap2_i2c2_mpu_irqs,
922
	.sdma_reqs	= omap2_i2c2_sdma_reqs,
923 924 925 926 927 928 929 930 931 932 933
	.main_clk	= "i2chs2_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_I2CHS2_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
		},
	},
	.class		= &i2c_class,
934
	.dev_attr	= &i2c_dev_attr,
935 936
};

937 938 939 940 941 942 943
/* l4_wkup -> gpio1 */
static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
	{
		.pa_start	= 0x4900C000,
		.pa_end		= 0x4900C1ff,
		.flags		= ADDR_TYPE_RT
	},
944
	{ }
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
};

static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_gpio1_hwmod,
	.clk		= "gpios_ick",
	.addr		= omap2430_gpio1_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4_wkup -> gpio2 */
static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
	{
		.pa_start	= 0x4900E000,
		.pa_end		= 0x4900E1ff,
		.flags		= ADDR_TYPE_RT
	},
962
	{ }
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
};

static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_gpio2_hwmod,
	.clk		= "gpios_ick",
	.addr		= omap2430_gpio2_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4_wkup -> gpio3 */
static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
	{
		.pa_start	= 0x49010000,
		.pa_end		= 0x490101ff,
		.flags		= ADDR_TYPE_RT
	},
980
	{ }
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
};

static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_gpio3_hwmod,
	.clk		= "gpios_ick",
	.addr		= omap2430_gpio3_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4_wkup -> gpio4 */
static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
	{
		.pa_start	= 0x49012000,
		.pa_end		= 0x490121ff,
		.flags		= ADDR_TYPE_RT
	},
998
	{ }
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
};

static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
	.master		= &omap2430_l4_wkup_hwmod,
	.slave		= &omap2430_gpio4_hwmod,
	.clk		= "gpios_ick",
	.addr		= omap2430_gpio4_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4_core -> gpio5 */
static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
	{
		.pa_start	= 0x480B6000,
		.pa_end		= 0x480B61ff,
		.flags		= ADDR_TYPE_RT
	},
1016
	{ }
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
};

static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_gpio5_hwmod,
	.clk		= "gpio5_ick",
	.addr		= omap2430_gpio5_addr_space,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* gpio dev_attr */
static struct omap_gpio_dev_attr gpio_dev_attr = {
	.bank_width = 32,
	.dbck_flag = false,
};

/* gpio1 */
static struct omap_hwmod omap2430_gpio1_hwmod = {
	.name		= "gpio1",
1036
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1037
	.mpu_irqs	= omap2_gpio1_irqs,
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	.main_clk	= "gpios_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPIOS_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT,
		},
	},
1048
	.class		= &omap2xxx_gpio_hwmod_class,
1049 1050 1051 1052 1053 1054
	.dev_attr	= &gpio_dev_attr,
};

/* gpio2 */
static struct omap_hwmod omap2430_gpio2_hwmod = {
	.name		= "gpio2",
1055
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1056
	.mpu_irqs	= omap2_gpio2_irqs,
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
	.main_clk	= "gpios_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPIOS_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
		},
	},
1067
	.class		= &omap2xxx_gpio_hwmod_class,
1068 1069 1070 1071 1072 1073
	.dev_attr	= &gpio_dev_attr,
};

/* gpio3 */
static struct omap_hwmod omap2430_gpio3_hwmod = {
	.name		= "gpio3",
1074
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1075
	.mpu_irqs	= omap2_gpio3_irqs,
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	.main_clk	= "gpios_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPIOS_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
		},
	},
1086
	.class		= &omap2xxx_gpio_hwmod_class,
1087 1088 1089 1090 1091 1092
	.dev_attr	= &gpio_dev_attr,
};

/* gpio4 */
static struct omap_hwmod omap2430_gpio4_hwmod = {
	.name		= "gpio4",
1093
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1094
	.mpu_irqs	= omap2_gpio4_irqs,
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	.main_clk	= "gpios_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_GPIOS_SHIFT,
			.module_offs = WKUP_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
		},
	},
1105
	.class		= &omap2xxx_gpio_hwmod_class,
1106 1107 1108 1109 1110 1111
	.dev_attr	= &gpio_dev_attr,
};

/* gpio5 */
static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
	{ .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
1112
	{ .irq = -1 }
1113 1114 1115 1116
};

static struct omap_hwmod omap2430_gpio5_hwmod = {
	.name		= "gpio5",
1117
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	.mpu_irqs	= omap243x_gpio5_irqs,
	.main_clk	= "gpio5_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 2,
			.module_bit = OMAP2430_EN_GPIO5_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
		},
	},
1129
	.class		= &omap2xxx_gpio_hwmod_class,
1130 1131 1132
	.dev_attr	= &gpio_dev_attr,
};

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/* dma attributes */
static struct omap_dma_dev_attr dma_dev_attr = {
	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
	.lch_count = 32,
};

/* dma_system -> L3 */
static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
	.master		= &omap2430_dma_system_hwmod,
	.slave		= &omap2430_l3_main_hwmod,
	.clk		= "core_l3_ck",
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

/* l4_core -> dma_system */
static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_dma_system_hwmod,
	.clk		= "sdma_ick",
1153
	.addr		= omap2_dma_system_addrs,
1154 1155 1156 1157 1158
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_dma_system_hwmod = {
	.name		= "dma",
1159
	.class		= &omap2xxx_dma_hwmod_class,
1160
	.mpu_irqs	= omap2_dma_system_irqs,
1161 1162 1163 1164 1165
	.main_clk	= "core_l3_ck",
	.dev_attr	= &dma_dev_attr,
	.flags		= HWMOD_NO_IDLEST,
};

1166 1167 1168 1169
/* mailbox */
static struct omap_hwmod omap2430_mailbox_hwmod;
static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
	{ .irq = 26 },
1170
	{ .irq = -1 }
1171 1172 1173 1174 1175 1176
};

/* l4_core -> mailbox */
static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mailbox_hwmod,
1177
	.addr		= omap2_mailbox_addrs,
1178 1179 1180 1181 1182
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mailbox_hwmod = {
	.name		= "mailbox",
1183
	.class		= &omap2xxx_mailbox_hwmod_class,
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
	.mpu_irqs	= omap2430_mailbox_irqs,
	.main_clk	= "mailboxes_ick",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
		},
	},
};

C
Charulatha V 已提交
1197 1198 1199 1200 1201 1202
/* mcspi1 */
static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
	.num_chipselect = 4,
};

static struct omap_hwmod omap2430_mcspi1_hwmod = {
1203
	.name		= "mcspi1",
1204
	.mpu_irqs	= omap2_mcspi1_mpu_irqs,
1205
	.sdma_reqs	= omap2_mcspi1_sdma_reqs,
C
Charulatha V 已提交
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
	.main_clk	= "mcspi1_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
		},
	},
1216 1217
	.class		= &omap2xxx_mcspi_class,
	.dev_attr	= &omap_mcspi1_dev_attr,
C
Charulatha V 已提交
1218 1219 1220 1221 1222 1223 1224 1225
};

/* mcspi2 */
static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
	.num_chipselect = 2,
};

static struct omap_hwmod omap2430_mcspi2_hwmod = {
1226
	.name		= "mcspi2",
1227
	.mpu_irqs	= omap2_mcspi2_mpu_irqs,
1228
	.sdma_reqs	= omap2_mcspi2_sdma_reqs,
C
Charulatha V 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	.main_clk	= "mcspi2_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
		},
	},
1239 1240
	.class		= &omap2xxx_mcspi_class,
	.dev_attr	= &omap_mcspi2_dev_attr,
C
Charulatha V 已提交
1241 1242 1243 1244 1245
};

/* mcspi3 */
static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
	{ .irq = 91 },
1246
	{ .irq = -1 }
C
Charulatha V 已提交
1247 1248 1249 1250 1251 1252 1253
};

static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
	{ .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
	{ .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
	{ .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
	{ .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
1254
	{ .dma_req = -1 }
C
Charulatha V 已提交
1255 1256 1257 1258 1259 1260 1261
};

static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
	.num_chipselect = 2,
};

static struct omap_hwmod omap2430_mcspi3_hwmod = {
1262
	.name		= "mcspi3",
C
Charulatha V 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	.mpu_irqs	= omap2430_mcspi3_mpu_irqs,
	.sdma_reqs	= omap2430_mcspi3_sdma_reqs,
	.main_clk	= "mcspi3_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 2,
			.module_bit = OMAP2430_EN_MCSPI3_SHIFT,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
		},
	},
1275 1276
	.class		= &omap2xxx_mcspi_class,
	.dev_attr	= &omap_mcspi3_dev_attr,
C
Charulatha V 已提交
1277 1278
};

H
Hema HK 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
/*
 * usbhsotg
 */
static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
	.rev_offs	= 0x0400,
	.sysc_offs	= 0x0404,
	.syss_offs	= 0x0408,
	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
			  SYSC_HAS_AUTOIDLE),
	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
	.sysc_fields	= &omap_hwmod_sysc_type1,
};

static struct omap_hwmod_class usbotg_class = {
	.name = "usbotg",
	.sysc = &omap2430_usbhsotg_sysc,
};

/* usb_otg_hs */
static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {

	{ .name = "mc", .irq = 92 },
	{ .name = "dma", .irq = 93 },
1304
	{ .irq = -1 }
H
Hema HK 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
};

static struct omap_hwmod omap2430_usbhsotg_hwmod = {
	.name		= "usb_otg_hs",
	.mpu_irqs	= omap2430_usbhsotg_mpu_irqs,
	.main_clk	= "usbhs_ick",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_USBHS_MASK,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
		},
	},
	.class		= &usbotg_class,
	/*
	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially
	 * broken when autoidle is enabled
	 * workaround is to disable the autoidle bit at module level.
	 */
	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
				| HWMOD_SWSUP_MSTANDBY,
};

C
Charulatha V 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
/*
 * 'mcbsp' class
 * multi channel buffered serial port controller
 */

static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
	.rev_offs	= 0x007C,
	.sysc_offs	= 0x008C,
	.sysc_flags	= (SYSC_HAS_SOFTRESET),
	.sysc_fields    = &omap_hwmod_sysc_type1,
};

static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
	.name = "mcbsp",
	.sysc = &omap2430_mcbsp_sysc,
	.rev  = MCBSP_CONFIG_TYPE2,
};
1347

C
Charulatha V 已提交
1348 1349 1350 1351 1352 1353
/* mcbsp1 */
static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
	{ .name = "tx",		.irq = 59 },
	{ .name = "rx",		.irq = 60 },
	{ .name = "ovr",	.irq = 61 },
	{ .name = "common",	.irq = 64 },
1354
	{ .irq = -1 }
C
Charulatha V 已提交
1355 1356 1357 1358 1359 1360 1361
};

/* l4_core -> mcbsp1 */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcbsp1_hwmod,
	.clk		= "mcbsp1_ick",
1362
	.addr		= omap2_mcbsp1_addrs,
C
Charulatha V 已提交
1363 1364 1365 1366 1367 1368 1369
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mcbsp1_hwmod = {
	.name		= "mcbsp1",
	.class		= &omap2430_mcbsp_hwmod_class,
	.mpu_irqs	= omap2430_mcbsp1_irqs,
1370
	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,
C
Charulatha V 已提交
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	.main_clk	= "mcbsp1_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
		},
	},
};

/* mcbsp2 */
static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
	{ .name = "tx",		.irq = 62 },
	{ .name = "rx",		.irq = 63 },
	{ .name = "common",	.irq = 16 },
1388
	{ .irq = -1 }
C
Charulatha V 已提交
1389 1390 1391 1392 1393 1394 1395
};

/* l4_core -> mcbsp2 */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcbsp2_hwmod,
	.clk		= "mcbsp2_ick",
1396
	.addr		= omap2xxx_mcbsp2_addrs,
C
Charulatha V 已提交
1397 1398 1399 1400 1401 1402 1403
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mcbsp2_hwmod = {
	.name		= "mcbsp2",
	.class		= &omap2430_mcbsp_hwmod_class,
	.mpu_irqs	= omap2430_mcbsp2_irqs,
1404
	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,
C
Charulatha V 已提交
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	.main_clk	= "mcbsp2_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 1,
			.idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
		},
	},
};

/* mcbsp3 */
static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
	{ .name = "tx",		.irq = 89 },
	{ .name = "rx",		.irq = 90 },
	{ .name = "common",	.irq = 17 },
1422
	{ .irq = -1 }
C
Charulatha V 已提交
1423 1424 1425 1426 1427 1428 1429 1430 1431
};

static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
	{
		.name		= "mpu",
		.pa_start	= 0x4808C000,
		.pa_end		= 0x4808C0ff,
		.flags		= ADDR_TYPE_RT
	},
1432
	{ }
C
Charulatha V 已提交
1433
};
1434

C
Charulatha V 已提交
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
/* l4_core -> mcbsp3 */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcbsp3_hwmod,
	.clk		= "mcbsp3_ick",
	.addr		= omap2430_mcbsp3_addrs,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mcbsp3_hwmod = {
	.name		= "mcbsp3",
	.class		= &omap2430_mcbsp_hwmod_class,
	.mpu_irqs	= omap2430_mcbsp3_irqs,
1448
	.sdma_reqs	= omap2_mcbsp3_sdma_reqs,
C
Charulatha V 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	.main_clk	= "mcbsp3_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_MCBSP3_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
		},
	},
};

/* mcbsp4 */
static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
	{ .name = "tx",		.irq = 54 },
	{ .name = "rx",		.irq = 55 },
	{ .name = "common",	.irq = 18 },
1466
	{ .irq = -1 }
C
Charulatha V 已提交
1467 1468 1469 1470 1471
};

static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
	{ .name = "rx", .dma_req = 20 },
	{ .name = "tx", .dma_req = 19 },
1472
	{ .dma_req = -1 }
C
Charulatha V 已提交
1473 1474 1475 1476 1477 1478 1479 1480 1481
};

static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
	{
		.name		= "mpu",
		.pa_start	= 0x4808E000,
		.pa_end		= 0x4808E0ff,
		.flags		= ADDR_TYPE_RT
	},
1482
	{ }
C
Charulatha V 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
};

/* l4_core -> mcbsp4 */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcbsp4_hwmod,
	.clk		= "mcbsp4_ick",
	.addr		= omap2430_mcbsp4_addrs,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mcbsp4_hwmod = {
	.name		= "mcbsp4",
	.class		= &omap2430_mcbsp_hwmod_class,
	.mpu_irqs	= omap2430_mcbsp4_irqs,
	.sdma_reqs	= omap2430_mcbsp4_sdma_chs,
	.main_clk	= "mcbsp4_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_MCBSP4_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
		},
	},
};

/* mcbsp5 */
static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
	{ .name = "tx",		.irq = 81 },
	{ .name = "rx",		.irq = 82 },
	{ .name = "common",	.irq = 19 },
1516
	{ .irq = -1 }
C
Charulatha V 已提交
1517 1518 1519 1520 1521
};

static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
	{ .name = "rx", .dma_req = 22 },
	{ .name = "tx", .dma_req = 21 },
1522
	{ .dma_req = -1 }
C
Charulatha V 已提交
1523 1524 1525 1526 1527 1528 1529 1530 1531
};

static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
	{
		.name		= "mpu",
		.pa_start	= 0x48096000,
		.pa_end		= 0x480960ff,
		.flags		= ADDR_TYPE_RT
	},
1532
	{ }
C
Charulatha V 已提交
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
};

/* l4_core -> mcbsp5 */
static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
	.master		= &omap2430_l4_core_hwmod,
	.slave		= &omap2430_mcbsp5_hwmod,
	.clk		= "mcbsp5_ick",
	.addr		= omap2430_mcbsp5_addrs,
	.user		= OCP_USER_MPU | OCP_USER_SDMA,
};

static struct omap_hwmod omap2430_mcbsp5_hwmod = {
	.name		= "mcbsp5",
	.class		= &omap2430_mcbsp_hwmod_class,
	.mpu_irqs	= omap2430_mcbsp5_irqs,
	.sdma_reqs	= omap2430_mcbsp5_sdma_chs,
	.main_clk	= "mcbsp5_fck",
	.prcm		= {
		.omap2 = {
			.prcm_reg_id = 1,
			.module_bit = OMAP2430_EN_MCBSP5_SHIFT,
			.module_offs = CORE_MOD,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
		},
	},
};
1560

P
Paul Walmsley 已提交
1561
/* MMC/SD/SDIO common */
1562

P
Paul Walmsley 已提交
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
	.rev_offs	= 0x1fc,
	.sysc_offs	= 0x10,
	.syss_offs	= 0x14,
	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
	.sysc_fields    = &omap_hwmod_sysc_type1,
};

static struct omap_hwmod_class omap2430_mmc_class = {
	.name = "mmc",
	.sysc = &omap2430_mmc_sysc,
};

/* MMC/SD/SDIO1 */

static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
	{ .irq = 83 },
1583
	{ .irq = -1 }
P
Paul Walmsley 已提交
1584 1585 1586 1587 1588
};

static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
	{ .name = "tx",	.dma_req = 61 }, /* DMA_MMC1_TX */
	{ .name = "rx",	.dma_req = 62 }, /* DMA_MMC1_RX */
1589
	{ .dma_req = -1 }
P
Paul Walmsley 已提交
1590 1591 1592 1593 1594 1595
};

static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
	{ .role = "dbck", .clk = "mmchsdb1_fck" },
};

1596 1597 1598 1599
static struct omap_mmc_dev_attr mmc1_dev_attr = {
	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
};

P
Paul Walmsley 已提交
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
static struct omap_hwmod omap2430_mmc1_hwmod = {
	.name		= "mmc1",
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
	.mpu_irqs	= omap2430_mmc1_mpu_irqs,
	.sdma_reqs	= omap2430_mmc1_sdma_reqs,
	.opt_clks	= omap2430_mmc1_opt_clks,
	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc1_opt_clks),
	.main_clk	= "mmchs1_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 2,
			.module_bit  = OMAP2430_EN_MMCHS1_SHIFT,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
		},
	},
1617
	.dev_attr	= &mmc1_dev_attr,
P
Paul Walmsley 已提交
1618 1619 1620 1621 1622 1623 1624
	.class		= &omap2430_mmc_class,
};

/* MMC/SD/SDIO2 */

static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
	{ .irq = 86 },
1625
	{ .irq = -1 }
P
Paul Walmsley 已提交
1626 1627 1628 1629 1630
};

static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
	{ .name = "tx",	.dma_req = 47 }, /* DMA_MMC2_TX */
	{ .name = "rx",	.dma_req = 48 }, /* DMA_MMC2_RX */
1631
	{ .dma_req = -1 }
P
Paul Walmsley 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
};

static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
	{ .role = "dbck", .clk = "mmchsdb2_fck" },
};

static struct omap_hwmod omap2430_mmc2_hwmod = {
	.name		= "mmc2",
	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
	.mpu_irqs	= omap2430_mmc2_mpu_irqs,
	.sdma_reqs	= omap2430_mmc2_sdma_reqs,
	.opt_clks	= omap2430_mmc2_opt_clks,
	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc2_opt_clks),
	.main_clk	= "mmchs2_fck",
	.prcm		= {
		.omap2 = {
			.module_offs = CORE_MOD,
			.prcm_reg_id = 2,
			.module_bit  = OMAP2430_EN_MMCHS2_SHIFT,
			.idlest_reg_id = 2,
			.idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
		},
	},
	.class		= &omap2430_mmc_class,
};
1657

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
	&omap2430_l3_main__l4_core,
	&omap2430_mpu__l3_main,
	&omap2430_dss__l3,
	&omap2430_usbhsotg__l3,
	&omap2430_l4_core__i2c1,
	&omap2430_l4_core__i2c2,
	&omap2430_l4_core__l4_wkup,
	&omap2_l4_core__uart1,
	&omap2_l4_core__uart2,
	&omap2_l4_core__uart3,
	&omap2430_l4_core__usbhsotg,
	&omap2430_l4_core__mmc1,
	&omap2430_l4_core__mmc2,
	&omap2430_l4_core__mcspi1,
	&omap2430_l4_core__mcspi2,
	&omap2430_l4_core__mcspi3,
	&omap2430_l3__iva,
	&omap2430_l4_wkup__timer1,
	&omap2430_l4_core__timer2,
	&omap2430_l4_core__timer3,
	&omap2430_l4_core__timer4,
	&omap2430_l4_core__timer5,
	&omap2430_l4_core__timer6,
	&omap2430_l4_core__timer7,
	&omap2430_l4_core__timer8,
	&omap2430_l4_core__timer9,
	&omap2430_l4_core__timer10,
	&omap2430_l4_core__timer11,
	&omap2430_l4_core__timer12,
	&omap2430_l4_wkup__wd_timer2,
	&omap2430_l4_core__dss,
	&omap2430_l4_core__dss_dispc,
	&omap2430_l4_core__dss_rfbi,
	&omap2430_l4_core__dss_venc,
	&omap2430_l4_wkup__gpio1,
	&omap2430_l4_wkup__gpio2,
	&omap2430_l4_wkup__gpio3,
	&omap2430_l4_wkup__gpio4,
	&omap2430_l4_core__gpio5,
	&omap2430_dma_system__l3,
	&omap2430_l4_core__dma_system,
	&omap2430_l4_core__mailbox,
	&omap2430_l4_core__mcbsp1,
	&omap2430_l4_core__mcbsp2,
	&omap2430_l4_core__mcbsp3,
	&omap2430_l4_core__mcbsp4,
	&omap2430_l4_core__mcbsp5,
1706 1707 1708
	NULL,
};

1709 1710
int __init omap2430_hwmod_init(void)
{
1711
	return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
1712
}