Kconfig 33.7 KB
Newer Older
B
Bryan Wu 已提交
1
config MMU
2
	def_bool n
B
Bryan Wu 已提交
3 4

config FPU
5
	def_bool n
B
Bryan Wu 已提交
6 7

config RWSEM_GENERIC_SPINLOCK
8
	def_bool y
B
Bryan Wu 已提交
9 10

config RWSEM_XCHGADD_ALGORITHM
11
	def_bool n
B
Bryan Wu 已提交
12 13

config BLACKFIN
14
	def_bool y
15
	select HAVE_ARCH_KGDB
16
	select HAVE_ARCH_TRACEHOOK
17 18
	select HAVE_DYNAMIC_FTRACE
	select HAVE_FTRACE_MCOUNT_RECORD
19
	select HAVE_FUNCTION_GRAPH_TRACER
20
	select HAVE_FUNCTION_TRACER
21
	select HAVE_FUNCTION_TRACE_MCOUNT_TEST
S
Sam Ravnborg 已提交
22
	select HAVE_IDE
B
Barry Song 已提交
23 24 25
	select HAVE_KERNEL_GZIP if RAMKERNEL
	select HAVE_KERNEL_BZIP2 if RAMKERNEL
	select HAVE_KERNEL_LZMA if RAMKERNEL
26
	select HAVE_KERNEL_LZO if RAMKERNEL
M
Mathieu Desnoyers 已提交
27
	select HAVE_OPROFILE
28
	select HAVE_PERF_EVENTS
29
	select ARCH_HAVE_CUSTOM_GPIO_H
30
	select ARCH_REQUIRE_GPIOLIB
31
	select HAVE_UID16
R
Rusty Russell 已提交
32
	select HAVE_UNDERSCORE_SYMBOL_PREFIX
33
	select VIRT_TO_BUS
34
	select ARCH_WANT_IPC_PARSE_VERSION
35
	select GENERIC_ATOMIC64
36
	select GENERIC_IRQ_PROBE
37
	select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
38
	select GENERIC_SMP_IDLE_THREAD
39
	select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
40 41
	select HAVE_MOD_ARCH_SPECIFIC
	select MODULES_USE_ELF_RELA
42
	select HAVE_DEBUG_STACKOVERFLOW
B
Bryan Wu 已提交
43

44 45 46
config GENERIC_CSUM
	def_bool y

47 48 49 50
config GENERIC_BUG
	def_bool y
	depends on BUG

51
config ZONE_DMA
52
	def_bool y
53

54 55 56
config GENERIC_GPIO
	def_bool y

B
Bryan Wu 已提交
57 58 59 60 61
config FORCE_MAX_ZONEORDER
	int
	default "14"

config GENERIC_CALIBRATE_DELAY
62
	def_bool y
B
Bryan Wu 已提交
63

64 65 66
config LOCKDEP_SUPPORT
	def_bool y

67 68 69
config STACKTRACE_SUPPORT
	def_bool y

70 71
config TRACE_IRQFLAGS_SUPPORT
	def_bool y
B
Bryan Wu 已提交
72 73

source "init/Kconfig"
74

B
Bryan Wu 已提交
75 76
source "kernel/Kconfig.preempt"

77 78
source "kernel/Kconfig.freezer"

B
Bryan Wu 已提交
79 80 81 82 83 84 85 86
menu "Blackfin Processor Options"

comment "Processor and Board Settings"

choice
	prompt "CPU"
	default BF533

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
config BF512
	bool "BF512"
	help
	  BF512 Processor Support.

config BF514
	bool "BF514"
	help
	  BF514 Processor Support.

config BF516
	bool "BF516"
	help
	  BF516 Processor Support.

config BF518
	bool "BF518"
	help
	  BF518 Processor Support.

107 108 109 110 111
config BF522
	bool "BF522"
	help
	  BF522 Processor Support.

112 113 114 115 116 117 118 119 120 121
config BF523
	bool "BF523"
	help
	  BF523 Processor Support.

config BF524
	bool "BF524"
	help
	  BF524 Processor Support.

122 123 124 125 126
config BF525
	bool "BF525"
	help
	  BF525 Processor Support.

127 128 129 130 131
config BF526
	bool "BF526"
	help
	  BF526 Processor Support.

132 133 134 135 136
config BF527
	bool "BF527"
	help
	  BF527 Processor Support.

B
Bryan Wu 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
config BF531
	bool "BF531"
	help
	  BF531 Processor Support.

config BF532
	bool "BF532"
	help
	  BF532 Processor Support.

config BF533
	bool "BF533"
	help
	  BF533 Processor Support.

config BF534
	bool "BF534"
	help
	  BF534 Processor Support.

config BF536
	bool "BF536"
	help
	  BF536 Processor Support.

config BF537
	bool "BF537"
	help
	  BF537 Processor Support.

167 168 169 170 171 172 173 174 175 176
config BF538
	bool "BF538"
	help
	  BF538 Processor Support.

config BF539
	bool "BF539"
	help
	  BF539 Processor Support.

177
config BF542_std
178 179 180 181
	bool "BF542"
	help
	  BF542 Processor Support.

182 183 184 185 186
config BF542M
	bool "BF542m"
	help
	  BF542 Processor Support.

187
config BF544_std
188 189 190 191
	bool "BF544"
	help
	  BF544 Processor Support.

192 193 194 195 196
config BF544M
	bool "BF544m"
	help
	  BF544 Processor Support.

197
config BF547_std
198 199 200 201
	bool "BF547"
	help
	  BF547 Processor Support.

202 203 204 205 206
config BF547M
	bool "BF547m"
	help
	  BF547 Processor Support.

207
config BF548_std
208 209 210 211
	bool "BF548"
	help
	  BF548 Processor Support.

212 213 214 215 216
config BF548M
	bool "BF548m"
	help
	  BF548 Processor Support.

217
config BF549_std
218 219 220 221
	bool "BF549"
	help
	  BF549 Processor Support.

222 223 224 225 226
config BF549M
	bool "BF549m"
	help
	  BF549 Processor Support.

B
Bryan Wu 已提交
227 228 229
config BF561
	bool "BF561"
	help
230
	  BF561 Processor Support.
B
Bryan Wu 已提交
231

232 233 234 235 236 237
config BF609
	bool "BF609"
	select CLKDEV_LOOKUP
	help
	  BF609 Processor Support.

B
Bryan Wu 已提交
238 239
endchoice

240 241
config SMP
	depends on BF561
242
	select TICKSOURCE_CORETMR
243 244 245 246 247 248 249 250 251 252 253 254 255
	bool "Symmetric multi-processing support"
	---help---
	  This enables support for systems with more than one CPU,
	  like the dual core BF561. If you have a system with only one
	  CPU, say N. If you have a system with more than one CPU, say Y.

	  If you don't know what to do here, say N.

config NR_CPUS
	int
	depends on SMP
	default 2 if BF561

256 257
config HOTPLUG_CPU
	bool "Support for hot-pluggable CPUs"
258
	depends on SMP
259 260
	default y

261 262
config BF_REV_MIN
	int
263
	default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
264
	default 2 if (BF537 || BF536 || BF534)
265
	default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
266
	default 4 if (BF538 || BF539)
267 268 269

config BF_REV_MAX
	int
270
	default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
271
	default 3 if (BF537 || BF536 || BF534 || BF54xM)
272
	default 5 if (BF561 || BF538 || BF539)
273 274
	default 6 if (BF533 || BF532 || BF531)

B
Bryan Wu 已提交
275 276
choice
	prompt "Silicon Rev"
277
	default BF_REV_0_0 if (BF51x || BF52x || BF60x)
278
	default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
279
	default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
280 281 282

config BF_REV_0_0
	bool "0.0"
283
	depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
284 285

config BF_REV_0_1
286
	bool "0.1"
S
Sonic Zhang 已提交
287
	depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
B
Bryan Wu 已提交
288 289 290

config BF_REV_0_2
	bool "0.2"
291
	depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
B
Bryan Wu 已提交
292 293 294

config BF_REV_0_3
	bool "0.3"
295
	depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
B
Bryan Wu 已提交
296 297 298

config BF_REV_0_4
	bool "0.4"
S
Sonic Zhang 已提交
299
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
B
Bryan Wu 已提交
300 301 302

config BF_REV_0_5
	bool "0.5"
303
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
304

305 306 307 308
config BF_REV_0_6
	bool "0.6"
	depends on (BF533 || BF532 || BF531)

309 310 311 312 313 314
config BF_REV_ANY
	bool "any"

config BF_REV_NONE
	bool "none"

B
Bryan Wu 已提交
315 316
endchoice

317 318 319 320 321
config BF53x
	bool
	depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
	default y

322 323 324 325
config GPIO_ADI
	def_bool y
	depends on (BF51x || BF52x || BF53x || BF538 || BF539 || BF561)

326 327 328 329
config PINCTRL
	def_bool y
	depends on BF54x || BF60x

B
Bryan Wu 已提交
330 331 332 333 334 335 336 337
config MEM_MT48LC64M4A2FB_7E
	bool
	depends on (BFIN533_STAMP)
	default y

config MEM_MT48LC16M16A2TG_75
	bool
	depends on (BFIN533_EZKIT || BFIN561_EZKIT \
338 339 340
		|| BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
		|| BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
		|| BFIN527_BLUETECHNIX_CM)
B
Bryan Wu 已提交
341 342 343 344
	default y

config MEM_MT48LC32M8A2_75
	bool
345
	depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
B
Bryan Wu 已提交
346 347 348 349 350 351 352
	default y

config MEM_MT48LC8M32B2B5_7
	bool
	depends on (BFIN561_BLUETECHNIX_CM)
	default y

353 354
config MEM_MT48LC32M16A2TG_75
	bool
355
	depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
356 357
	default y

358 359 360 361 362
config MEM_MT48H32M16LFCJ_75
	bool
	depends on (BFIN526_EZBRD)
	default y

B
Bob Liu 已提交
363 364 365 366 367
config MEM_MT47H64M16
	bool
	depends on (BFIN609_EZKIT)
	default y

368
source "arch/blackfin/mach-bf518/Kconfig"
369
source "arch/blackfin/mach-bf527/Kconfig"
B
Bryan Wu 已提交
370 371 372
source "arch/blackfin/mach-bf533/Kconfig"
source "arch/blackfin/mach-bf561/Kconfig"
source "arch/blackfin/mach-bf537/Kconfig"
373
source "arch/blackfin/mach-bf538/Kconfig"
374
source "arch/blackfin/mach-bf548/Kconfig"
375
source "arch/blackfin/mach-bf609/Kconfig"
B
Bryan Wu 已提交
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

menu "Board customizations"

config CMDLINE_BOOL
	bool "Default bootloader kernel arguments"

config CMDLINE
	string "Initial kernel command string"
	depends on CMDLINE_BOOL
	default "console=ttyBF0,57600"
	help
	  If you don't have a boot loader capable of passing a command line string
	  to the kernel, you may specify one here. As a minimum, you should specify
	  the memory size and the root device (e.g., mem=8M, root=/dev/nfs).

391 392 393 394 395 396 397 398 399 400 401 402 403 404
config BOOT_LOAD
	hex "Kernel load address for booting"
	default "0x1000"
	range 0x1000 0x20000000
	help
	  This option allows you to set the load address of the kernel.
	  This can be useful if you are on a board which has a small amount
	  of memory or you wish to reserve some memory at the beginning of
	  the address space.

	  Note that you need to keep this value above 4k (0x1000) as this
	  memory region is used to capture NULL pointer references as well
	  as some core kernel functions.

405 406 407 408 409 410
config PHY_RAM_BASE_ADDRESS
	hex "Physical RAM Base"
	default 0x0
	help
	  set BF609 FPGA physical SRAM base address

411 412
config ROM_BASE
	hex "Kernel ROM Base"
413
	depends on ROMKERNEL
B
Barry Song 已提交
414
	default "0x20040040"
415
	range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
416
	range 0x20000000 0x30000000 if (BF54x || BF561)
417
	range 0xB0000000 0xC0000000 if (BF60x)
418
	help
B
Barry Song 已提交
419 420 421 422 423 424 425 426
	  Make sure your ROM base does not include any file-header
	  information that is prepended to the kernel.

	  For example, the bootable U-Boot format (created with
	  mkimage) has a 64 byte header (0x40).  So while the image
	  you write to flash might start at say 0x20080000, you have
	  to add 0x40 to get the kernel's ROM base as it will come
	  after the header.
427

428
comment "Clock/PLL Setup"
B
Bryan Wu 已提交
429 430

config CLKIN_HZ
431
	int "Frequency of the crystal on the board in Hz"
432
	default "10000000" if BFIN532_IP0X
B
Bryan Wu 已提交
433
	default "11059200" if BFIN533_STAMP
434 435
	default "24576000" if PNAV10
	default "25000000" # most people use this
B
Bryan Wu 已提交
436 437
	default "27000000" if BFIN533_EZKIT
	default "30000000" if BFIN561_EZKIT
438
	default "24000000" if BFIN527_AD7160EVAL
B
Bryan Wu 已提交
439 440
	help
	  The frequency of CLKIN crystal oscillator on the board in Hz.
441 442
	  Warning: This value should match the crystal on the board. Otherwise,
	  peripherals won't work properly.
B
Bryan Wu 已提交
443

444 445 446 447 448 449 450 451 452 453
config BFIN_KERNEL_CLOCK
	bool "Re-program Clocks while Kernel boots?"
	default n
	help
	  This option decides if kernel clocks are re-programed from the
	  bootloader settings. If the clocks are not set, the SDRAM settings
	  are also not changed, and the Bootloader does 100% of the hardware
	  configuration.

config PLL_BYPASS
454
	bool "Bypass PLL"
455
	depends on BFIN_KERNEL_CLOCK && (!BF60x)
456
	default n
457 458 459 460 461 462 463 464 465 466 467 468 469 470

config CLKIN_HALF
	bool "Half Clock In"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	default n
	help
	  If this is set the clock will be divided by 2, before it goes to the PLL.

config VCO_MULT
	int "VCO Multiplier"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	range 1 64
	default "22" if BFIN533_EZKIT
	default "45" if BFIN533_STAMP
471
	default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
472
	default "22" if BFIN533_BLUETECHNIX_CM
473
	default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
474
	default "20" if (BFIN561_EZKIT || BF609)
475
	default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
476
	default "25" if BFIN527_AD7160EVAL
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	help
	  This controls the frequency of the on-chip PLL. This can be between 1 and 64.
	  PLL Frequency = (Crystal Frequency) * (this setting)

choice
	prompt "Core Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	default CCLK_DIV_1
	help
	  This sets the frequency of the core. It can be 1, 2, 4 or 8
	  Core Frequency = (PLL frequency) / (this setting)

config CCLK_DIV_1
	bool "1"

config CCLK_DIV_2
	bool "2"

config CCLK_DIV_4
	bool "4"

config CCLK_DIV_8
	bool "8"
endchoice

config SCLK_DIV
	int "System Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	range 1 15
506
	default 4
507
	help
508 509 510
	  This sets the frequency of the system clock (including SDRAM or DDR) on
	  !BF60x else it set the clock for system buses and provides the
	  source from which SCLK0 and SCLK1 are derived.
511 512 513
	  This can be between 1 and 15
	  System Clock = (PLL frequency) / (this setting)

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
config SCLK0_DIV
	int "System Clock0 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock0 for PVP and all other
	  peripherals not clocked by SCLK1.
	  This can be between 1 and 15
	  System Clock0 = (System Clock) / (this setting)

config SCLK1_DIV
	int "System Clock1 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
	  This can be between 1 and 15
	  System Clock1 = (System Clock) / (this setting)

config DCLK_DIV
	int "DDR Clock Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 2
	help
	  This sets the frequency of the DDR memory.
	  This can be between 1 and 15
	  DDR Clock = (PLL frequency) / (this setting)

545 546 547 548 549 550 551 552 553 554 555 556 557
choice
	prompt "DDR SDRAM Chip Type"
	depends on BFIN_KERNEL_CLOCK
	depends on BF54x
	default MEM_MT46V32M16_5B

config MEM_MT46V32M16_6T
	bool "MT46V32M16_6T"

config MEM_MT46V32M16_5B
	bool "MT46V32M16_5B"
endchoice

558 559
choice
	prompt "DDR/SDRAM Timing"
560
	depends on BFIN_KERNEL_CLOCK && !BF60x
561 562 563 564 565 566 567
	default BFIN_KERNEL_CLOCK_MEMINIT_CALC
	help
	  This option allows you to specify Blackfin SDRAM/DDR Timing parameters
	  The calculated SDRAM timing parameters may not be 100%
	  accurate - This option is therefore marked experimental.

config BFIN_KERNEL_CLOCK_MEMINIT_CALC
568
	bool "Calculate Timings"
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611

config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
	bool "Provide accurate Timings based on target SCLK"
	help
	  Please consult the Blackfin Hardware Reference Manuals as well
	  as the memory device datasheet.
	  http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
endchoice

menu "Memory Init Control"
	depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC

config MEM_DDRCTL0
	depends on BF54x
	hex "DDRCTL0"
	default 0x0

config MEM_DDRCTL1
	depends on BF54x
	hex "DDRCTL1"
	default 0x0

config MEM_DDRCTL2
	depends on BF54x
	hex "DDRCTL2"
	default 0x0

config MEM_EBIU_DDRQUE
	depends on BF54x
	hex "DDRQUE"
	default 0x0

config MEM_SDRRC
	depends on !BF54x
	hex "SDRRC"
	default 0x0

config MEM_SDGCTL
	depends on !BF54x
	hex "SDGCTL"
	default 0x0
endmenu

612 613 614 615 616
#
# Max & Min Speeds for various Chips
#
config MAX_VCO_HZ
	int
617 618 619 620
	default 400000000 if BF512
	default 400000000 if BF514
	default 400000000 if BF516
	default 400000000 if BF518
621 622
	default 400000000 if BF522
	default 600000000 if BF523
623
	default 400000000 if BF524
624
	default 600000000 if BF525
625
	default 400000000 if BF526
626 627 628 629 630 631 632
	default 600000000 if BF527
	default 400000000 if BF531
	default 400000000 if BF532
	default 750000000 if BF533
	default 500000000 if BF534
	default 400000000 if BF536
	default 600000000 if BF537
633 634
	default 533333333 if BF538
	default 533333333 if BF539
635
	default 600000000 if BF542
636
	default 533333333 if BF544
637 638
	default 600000000 if BF547
	default 600000000 if BF548
639
	default 533333333 if BF549
640
	default 600000000 if BF561
641
	default 800000000 if BF609
642 643 644 645 646 647 648

config MIN_VCO_HZ
	int
	default 50000000

config MAX_SCLK_HZ
	int
649
	default 200000000 if BF609
650
	default 133333333
651 652 653 654 655 656 657 658 659

config MIN_SCLK_HZ
	int
	default 27000000

comment "Kernel Timer/Scheduler"

source kernel/Kconfig.hz

660
config SET_GENERIC_CLOCKEVENTS
661 662
	bool "Generic clock events"
	default y
663
	select GENERIC_CLOCKEVENTS
664

665
menu "Clock event device"
666 667
	depends on GENERIC_CLOCKEVENTS
config TICKSOURCE_GPTMR0
668 669
	bool "GPTimer0"
	depends on !SMP
670 671 672
	select BFIN_GPTIMERS

config TICKSOURCE_CORETMR
673 674 675
	bool "Core timer"
	default y
endmenu
676

677
menu "Clock souce"
678
	depends on GENERIC_CLOCKEVENTS
679 680 681
config CYCLES_CLOCKSOURCE
	bool "CYCLES"
	default y
682
	depends on !BFIN_SCRATCH_REG_CYCLES
683
	depends on !SMP
684 685 686 687 688 689 690
	help
	  If you say Y here, you will enable support for using the 'cycles'
	  registers as a clock source.  Doing so means you will be unable to
	  safely write to the 'cycles' register during runtime.  You will
	  still be able to read it (such as for performance monitoring), but
	  writing the registers will most likely crash the kernel.

691
config GPTMR0_CLOCKSOURCE
692
	bool "GPTimer0"
693
	select BFIN_GPTIMERS
694
	depends on !TICKSOURCE_GPTMR0
695
endmenu
696

697
comment "Misc"
698

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
choice
	prompt "Blackfin Exception Scratch Register"
	default BFIN_SCRATCH_REG_RETN
	help
	  Select the resource to reserve for the Exception handler:
	    - RETN: Non-Maskable Interrupt (NMI)
	    - RETE: Exception Return (JTAG/ICE)
	    - CYCLES: Performance counter

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETN
	bool "RETN"
	help
	  Use the RETN register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use NMI on the Blackfin while running Linux, but
	  you can debug the system with a JTAG ICE and use the
	  CYCLES performance registers.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETE
	bool "RETE"
	help
	  Use the RETE register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use a JTAG ICE while debugging a Blackfin board,
	  but you can safely use the CYCLES performance registers
	  and the NMI.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_CYCLES
	bool "CYCLES"
	help
	  Use the CYCLES register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use the CYCLES performance registers on a Blackfin
	  board at anytime, but you can debug the system with a JTAG
	  ICE and use the NMI.

	  If you are unsure, please select "RETN".

endchoice

B
Bryan Wu 已提交
745 746 747 748 749 750 751 752 753 754
endmenu


menu "Blackfin Kernel Optimizations"

comment "Memory Optimizations"

config I_ENTRY_L1
	bool "Locate interrupt entry code in L1 Memory"
	default y
755
	depends on !SMP
B
Bryan Wu 已提交
756
	help
M
Matt LaPlante 已提交
757 758
	  If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
759 760

config EXCPT_IRQ_SYSC_L1
M
Matt LaPlante 已提交
761
	bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
B
Bryan Wu 已提交
762
	default y
763
	depends on !SMP
B
Bryan Wu 已提交
764
	help
M
Matt LaPlante 已提交
765
	  If enabled, the entire ASM lowlevel exception and interrupt entry code
766
	  (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
M
Matt LaPlante 已提交
767
	  (less latency)
B
Bryan Wu 已提交
768 769 770 771

config DO_IRQ_L1
	bool "Locate frequently called do_irq dispatcher function in L1 Memory"
	default y
772
	depends on !SMP
B
Bryan Wu 已提交
773
	help
M
Matt LaPlante 已提交
774 775
	  If enabled, the frequently called do_irq dispatcher function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
776 777 778 779

config CORE_TIMER_IRQ_L1
	bool "Locate frequently called timer_interrupt() function in L1 Memory"
	default y
780
	depends on !SMP
B
Bryan Wu 已提交
781
	help
M
Matt LaPlante 已提交
782 783
	  If enabled, the frequently called timer_interrupt() function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
784 785 786 787

config IDLE_L1
	bool "Locate frequently idle function in L1 Memory"
	default y
788
	depends on !SMP
B
Bryan Wu 已提交
789
	help
M
Matt LaPlante 已提交
790 791
	  If enabled, the frequently called idle function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
792 793 794 795

config SCHEDULE_L1
	bool "Locate kernel schedule function in L1 Memory"
	default y
796
	depends on !SMP
B
Bryan Wu 已提交
797
	help
M
Matt LaPlante 已提交
798 799
	  If enabled, the frequently called kernel schedule is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
800 801 802 803

config ARITHMETIC_OPS_L1
	bool "Locate kernel owned arithmetic functions in L1 Memory"
	default y
804
	depends on !SMP
B
Bryan Wu 已提交
805
	help
M
Matt LaPlante 已提交
806 807
	  If enabled, arithmetic functions are linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
808 809 810 811

config ACCESS_OK_L1
	bool "Locate access_ok function in L1 Memory"
	default y
812
	depends on !SMP
B
Bryan Wu 已提交
813
	help
M
Matt LaPlante 已提交
814 815
	  If enabled, the access_ok function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
816 817 818 819

config MEMSET_L1
	bool "Locate memset function in L1 Memory"
	default y
820
	depends on !SMP
B
Bryan Wu 已提交
821
	help
M
Matt LaPlante 已提交
822 823
	  If enabled, the memset function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
824 825 826 827

config MEMCPY_L1
	bool "Locate memcpy function in L1 Memory"
	default y
828
	depends on !SMP
B
Bryan Wu 已提交
829
	help
M
Matt LaPlante 已提交
830 831
	  If enabled, the memcpy function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
832

833 834 835
config STRCMP_L1
	bool "locate strcmp function in L1 Memory"
	default y
836
	depends on !SMP
837 838 839 840 841 842 843
	help
	  If enabled, the strcmp function is linked
	  into L1 instruction memory (less latency).

config STRNCMP_L1
	bool "locate strncmp function in L1 Memory"
	default y
844
	depends on !SMP
845 846 847 848 849 850 851
	help
	  If enabled, the strncmp function is linked
	  into L1 instruction memory (less latency).

config STRCPY_L1
	bool "locate strcpy function in L1 Memory"
	default y
852
	depends on !SMP
853 854 855 856 857 858 859
	help
	  If enabled, the strcpy function is linked
	  into L1 instruction memory (less latency).

config STRNCPY_L1
	bool "locate strncpy function in L1 Memory"
	default y
860
	depends on !SMP
861 862 863 864
	help
	  If enabled, the strncpy function is linked
	  into L1 instruction memory (less latency).

B
Bryan Wu 已提交
865 866 867
config SYS_BFIN_SPINLOCK_L1
	bool "Locate sys_bfin_spinlock function in L1 Memory"
	default y
868
	depends on !SMP
B
Bryan Wu 已提交
869
	help
M
Matt LaPlante 已提交
870 871
	  If enabled, sys_bfin_spinlock function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
872 873 874 875

config IP_CHECKSUM_L1
	bool "Locate IP Checksum function in L1 Memory"
	default n
876
	depends on !SMP
B
Bryan Wu 已提交
877
	help
M
Matt LaPlante 已提交
878 879
	  If enabled, the IP Checksum function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
880 881 882

config CACHELINE_ALIGNED_L1
	bool "Locate cacheline_aligned data to L1 Data Memory"
883 884
	default y if !BF54x
	default n if BF54x
885
	depends on !SMP && !BF531 && !CRC32
B
Bryan Wu 已提交
886
	help
887
	  If enabled, cacheline_aligned data is linked
M
Matt LaPlante 已提交
888
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
889 890 891 892

config SYSCALL_TAB_L1
	bool "Locate Syscall Table L1 Data Memory"
	default n
893
	depends on !SMP && !BF531
B
Bryan Wu 已提交
894
	help
M
Matt LaPlante 已提交
895 896
	  If enabled, the Syscall LUT is linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
897 898 899 900

config CPLB_SWITCH_TAB_L1
	bool "Locate CPLB Switch Tables L1 Data Memory"
	default n
901
	depends on !SMP && !BF531
B
Bryan Wu 已提交
902
	help
M
Matt LaPlante 已提交
903 904
	  If enabled, the CPLB Switch Tables are linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
905

906 907
config ICACHE_FLUSH_L1
	bool "Locate icache flush funcs in L1 Inst Memory"
908 909
	default y
	help
910
	  If enabled, the Blackfin icache flushing functions are linked
911 912 913 914 915 916 917
	  into L1 instruction memory.

	  Note that this might be required to address anomalies, but
	  these functions are pretty small, so it shouldn't be too bad.
	  If you are using a processor affected by an anomaly, the build
	  system will double check for you and prevent it.

918 919 920 921 922 923 924 925
config DCACHE_FLUSH_L1
	bool "Locate dcache flush funcs in L1 Inst Memory"
	default y
	depends on !SMP
	help
	  If enabled, the Blackfin dcache flushing functions are linked
	  into L1 instruction memory.

926 927 928
config APP_STACK_L1
	bool "Support locating application stack in L1 Scratch Memory"
	default y
929
	depends on !SMP
930 931 932 933 934 935
	help
	  If enabled the application stack can be located in L1
	  scratch memory (less latency).

	  Currently only works with FLAT binaries.

936 937 938
config EXCEPTION_L1_SCRATCH
	bool "Locate exception stack in L1 Scratch Memory"
	default n
939
	depends on !SMP && !APP_STACK_L1
940 941 942 943 944 945 946
	help
	  Whenever an exception occurs, use the L1 Scratch memory for
	  stack storage.  You cannot place the stacks of FLAT binaries
	  in L1 when using this option.

	  If you don't use L1 Scratch, then you should say Y here.

947 948 949 950
comment "Speed Optimizations"
config BFIN_INS_LOWOVERHEAD
	bool "ins[bwl] low overhead, higher interrupt latency"
	default y
951
	depends on !SMP
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	help
	  Reads on the Blackfin are speculative. In Blackfin terms, this means
	  they can be interrupted at any time (even after they have been issued
	  on to the external bus), and re-issued after the interrupt occurs.
	  For memory - this is not a big deal, since memory does not change if
	  it sees a read.

	  If a FIFO is sitting on the end of the read, it will see two reads,
	  when the core only sees one since the FIFO receives both the read
	  which is cancelled (and not delivered to the core) and the one which
	  is re-issued (which is delivered to the core).

	  To solve this, interrupts are turned off before reads occur to
	  I/O space. This option controls which the overhead/latency of
	  controlling interrupts during this time
	   "n" turns interrupts off every read
		(higher overhead, but lower interrupt latency)
	   "y" turns interrupts off every loop
		(low overhead, but longer interrupt latency)

	  default behavior is to leave this set to on (type "Y"). If you are experiencing
	  interrupt latency issues, it is safe and OK to turn this off.

B
Bryan Wu 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
endmenu

choice
	prompt "Kernel executes from"
	help
	  Choose the memory type that the kernel will be running in.

config RAMKERNEL
	bool "RAM"
	help
	  The kernel will be resident in RAM when running.

config ROMKERNEL
	bool "ROM"
	help
	  The kernel will be resident in FLASH/ROM when running.

endchoice

994 995 996 997 998 999
# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
config XIP_KERNEL
	bool
	default y
	depends on ROMKERNEL

B
Bryan Wu 已提交
1000 1001
source "mm/Kconfig"

1002 1003 1004 1005 1006 1007 1008 1009
config BFIN_GPTIMERS
	tristate "Enable Blackfin General Purpose Timers API"
	default n
	help
	  Enable support for the General Purpose Timers API.  If you
	  are unsure, say N.

	  To compile this driver as a module, choose M here: the module
1010
	  will be called gptimers.
1011

B
Bryan Wu 已提交
1012
choice
1013
	prompt "Uncached DMA region"
B
Bryan Wu 已提交
1014
	default DMA_UNCACHED_1M
1015 1016 1017 1018 1019 1020
config DMA_UNCACHED_32M
	bool "Enable 32M DMA region"
config DMA_UNCACHED_16M
	bool "Enable 16M DMA region"
config DMA_UNCACHED_8M
	bool "Enable 8M DMA region"
1021 1022
config DMA_UNCACHED_4M
	bool "Enable 4M DMA region"
B
Bryan Wu 已提交
1023 1024 1025 1026
config DMA_UNCACHED_2M
	bool "Enable 2M DMA region"
config DMA_UNCACHED_1M
	bool "Enable 1M DMA region"
1027 1028 1029 1030 1031 1032
config DMA_UNCACHED_512K
	bool "Enable 512K DMA region"
config DMA_UNCACHED_256K
	bool "Enable 256K DMA region"
config DMA_UNCACHED_128K
	bool "Enable 128K DMA region"
B
Bryan Wu 已提交
1033 1034 1035 1036 1037 1038
config DMA_UNCACHED_NONE
	bool "Disable DMA region"
endchoice


comment "Cache Support"
1039

1040
config BFIN_ICACHE
B
Bryan Wu 已提交
1041
	bool "Enable ICACHE"
1042 1043 1044 1045 1046 1047 1048 1049
	default y
config BFIN_EXTMEM_ICACHEABLE
	bool "Enable ICACHE for external memory"
	depends on BFIN_ICACHE
	default y
config BFIN_L2_ICACHEABLE
	bool "Enable ICACHE for L2 SRAM"
	depends on BFIN_ICACHE
1050
	depends on (BF54x || BF561 || BF60x) && !SMP
1051 1052
	default n

1053
config BFIN_DCACHE
B
Bryan Wu 已提交
1054
	bool "Enable DCACHE"
1055
	default y
1056
config BFIN_DCACHE_BANKA
B
Bryan Wu 已提交
1057
	bool "Enable only 16k BankA DCACHE - BankB is SRAM"
1058
	depends on BFIN_DCACHE && !BF531
B
Bryan Wu 已提交
1059
	default n
1060 1061
config BFIN_EXTMEM_DCACHEABLE
	bool "Enable DCACHE for external memory"
1062
	depends on BFIN_DCACHE
1063 1064 1065 1066 1067 1068 1069
	default y
choice
	prompt "External memory DCACHE policy"
	depends on BFIN_EXTMEM_DCACHEABLE
	default BFIN_EXTMEM_WRITEBACK if !SMP
	default BFIN_EXTMEM_WRITETHROUGH if SMP
config BFIN_EXTMEM_WRITEBACK
B
Bryan Wu 已提交
1070
	bool "Write back"
1071
	depends on !SMP
B
Bryan Wu 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

1087
config BFIN_EXTMEM_WRITETHROUGH
B
Bryan Wu 已提交
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	bool "Write through"
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

endchoice

1106 1107 1108
config BFIN_L2_DCACHEABLE
	bool "Enable DCACHE for L2 SRAM"
	depends on BFIN_DCACHE
1109
	depends on (BF54x || BF561 || BF60x) && !SMP
1110
	default n
1111
choice
1112 1113 1114 1115
	prompt "L2 SRAM DCACHE policy"
	depends on BFIN_L2_DCACHEABLE
	default BFIN_L2_WRITEBACK
config BFIN_L2_WRITEBACK
1116 1117
	bool "Write back"

1118
config BFIN_L2_WRITETHROUGH
1119 1120
	bool "Write through"
endchoice
1121

1122 1123

comment "Memory Protection Unit"
1124
config MPU
1125
	bool "Enable the memory protection unit"
1126 1127 1128 1129 1130 1131
	default n
	help
	  Use the processor's MPU to protect applications from accessing
	  memory they do not own.  This comes at a performance penalty
	  and is recommended only for debugging.

1132
comment "Asynchronous Memory Configuration"
B
Bryan Wu 已提交
1133

1134
menu "EBIU_AMGCTL Global Control"
1135
	depends on !BF60x
B
Bryan Wu 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
config C_AMCKEN
	bool "Enable CLKOUT"
	default y

config C_CDPRIO
	bool "DMA has priority over core for ext. accesses"
	default n

config C_B0PEN
	depends on BF561
	bool "Bank 0 16 bit packing enable"
	default y

config C_B1PEN
	depends on BF561
	bool "Bank 1 16 bit packing enable"
	default y

config C_B2PEN
	depends on BF561
	bool "Bank 2 16 bit packing enable"
	default y

config C_B3PEN
	depends on BF561
	bool "Bank 3 16 bit packing enable"
	default n

choice
1165
	prompt "Enable Asynchronous Memory Banks"
B
Bryan Wu 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	default C_AMBEN_ALL

config C_AMBEN
	bool "Disable All Banks"

config C_AMBEN_B0
	bool "Enable Bank 0"

config C_AMBEN_B0_B1
	bool "Enable Bank 0 & 1"

config C_AMBEN_B0_B1_B2
	bool "Enable Bank 0 & 1 & 2"

config C_AMBEN_ALL
	bool "Enable All Banks"
endchoice
endmenu

menu "EBIU_AMBCTL Control"
1186
	depends on !BF60x
B
Bryan Wu 已提交
1187
config BANK_0
1188
	hex "Bank 0 (AMBCTL0.L)"
B
Bryan Wu 已提交
1189
	default 0x7BB0
1190 1191 1192
	help
	  These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 0 settings.
B
Bryan Wu 已提交
1193 1194

config BANK_1
1195
	hex "Bank 1 (AMBCTL0.H)"
B
Bryan Wu 已提交
1196
	default 0x7BB0
1197
	default 0x5558 if BF54x
1198 1199 1200
	help
	  These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 1 settings.
B
Bryan Wu 已提交
1201 1202

config BANK_2
1203
	hex "Bank 2 (AMBCTL1.L)"
B
Bryan Wu 已提交
1204
	default 0x7BB0
1205 1206 1207
	help
	  These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 2 settings.
B
Bryan Wu 已提交
1208 1209

config BANK_3
1210
	hex "Bank 3 (AMBCTL1.H)"
B
Bryan Wu 已提交
1211
	default 0x99B3
1212 1213 1214 1215
	help
	  These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 3 settings.

B
Bryan Wu 已提交
1216 1217
endmenu

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
config EBIU_MBSCTLVAL
	hex "EBIU Bank Select Control Register"
	depends on BF54x
	default 0

config EBIU_MODEVAL
	hex "Flash Memory Mode Control Register"
	depends on BF54x
	default 1

config EBIU_FCTLVAL
	hex "Flash Memory Bank Control Register"
	depends on BF54x
	default 6
B
Bryan Wu 已提交
1232 1233 1234 1235 1236 1237 1238
endmenu

#############################################################################
menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"

config PCI
	bool "PCI support"
1239
	depends on BROKEN
B
Bryan Wu 已提交
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	help
	  Support for PCI bus.

source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

source "drivers/pci/hotplug/Kconfig"

endmenu

menu "Executable file formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"
1258

B
Bryan Wu 已提交
1259 1260
source "kernel/power/Kconfig"

J
Johannes Berg 已提交
1261 1262 1263
config ARCH_SUSPEND_POSSIBLE
	def_bool y

B
Bryan Wu 已提交
1264
choice
1265
	prompt "Standby Power Saving Mode"
1266
	depends on PM && !BF60x
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	default PM_BFIN_SLEEP_DEEPER
config  PM_BFIN_SLEEP_DEEPER
	bool "Sleep Deeper"
	help
	  Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
	  power dissipation by disabling the clock to the processor core (CCLK).
	  Furthermore, Standby sets the internal power supply voltage (VDDINT)
	  to 0.85 V to provide the greatest power savings, while preserving the
	  processor state.
	  The PLL and system clock (SCLK) continue to operate at a very low
	  frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
	  the SDRAM is put into Self Refresh Mode. Typically an external event
	  such as GPIO interrupt or RTC activity wakes up the processor.
	  Various Peripherals such as UART, SPORT, PPI may not function as
	  normal during Sleep Deeper, due to the reduced SCLK frequency.
	  When in the sleep mode, system DMA access to L1 memory is not supported.

1284 1285
	  If unsure, select "Sleep Deeper".

1286 1287 1288 1289 1290 1291 1292
config  PM_BFIN_SLEEP
	bool "Sleep"
	help
	  Sleep Mode (High Power Savings) - The sleep mode reduces power
	  dissipation by disabling the clock to the processor core (CCLK).
	  The PLL and system clock (SCLK), however, continue to operate in
	  this mode. Typically an external event or RTC activity will wake
1293 1294 1295 1296
	  up the processor. When in the sleep mode, system DMA access to L1
	  memory is not supported.

	  If unsure, select "Sleep Deeper".
1297
endchoice
B
Bryan Wu 已提交
1298

1299 1300 1301 1302 1303
comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
	depends on PM

config PM_BFIN_WAKE_PH6
	bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1304
	depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
	default n
	help
	  Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)

config PM_BFIN_WAKE_GP
	bool "Allow Wake-Up from GPIOs"
	depends on PM && BF54x
	default n
	help
	  Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1315 1316 1317
	  (all processors, except ADSP-BF549). This option sets
	  the general-purpose wake-up enable (GPWE) control bit to enable
	  wake-up upon detection of an active low signal on the /GPW (PH7) pin.
M
Masanari Iida 已提交
1318
	  On ADSP-BF549 this option enables the same functionality on the
1319 1320
	  /MRXON pin also PH7.

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
config PM_BFIN_WAKE_PA15
	bool "Allow Wake-Up from PA15"
	depends on PM && BF60x
	default n
	help
	  Enable PA15 Wake-Up

config PM_BFIN_WAKE_PA15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PA15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PB15
	bool "Allow Wake-Up from PB15"
	depends on PM && BF60x
	default n
	help
	  Enable PB15 Wake-Up

config PM_BFIN_WAKE_PB15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PB15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PC15
	bool "Allow Wake-Up from PC15"
	depends on PM && BF60x
	default n
	help
	  Enable PC15 Wake-Up

config PM_BFIN_WAKE_PC15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PC15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PD06
	bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
	depends on PM && BF60x
	default n
	help
	  Enable PD06(ETH0_PHYINT) Wake-up

config PM_BFIN_WAKE_PD06_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PD06
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PE12
	bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
	depends on PM && BF60x
	default n
	help
	  Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up

config PM_BFIN_WAKE_PE12_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PE12
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG04
	bool "Allow Wake-Up from PG04(CAN0_RX)"
	depends on PM && BF60x
	default n
	help
	  Enable PG04(CAN0_RX) Wake-up

config PM_BFIN_WAKE_PG04_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG04
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG13
	bool "Allow Wake-Up from PG13"
	depends on PM && BF60x
	default n
	help
	  Enable PG13 Wake-Up

config PM_BFIN_WAKE_PG13_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG13
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_USB
	bool "Allow Wake-Up from (USB)"
	depends on PM && BF60x
	default n
	help
	  Enable (USB) Wake-up

config PM_BFIN_WAKE_USB_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_USB
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

B
Bryan Wu 已提交
1433 1434 1435 1436 1437 1438
endmenu

menu "CPU Frequency scaling"

source "drivers/cpufreq/Kconfig"

1439 1440 1441 1442 1443
config BFIN_CPU_FREQ
	bool
	depends on CPU_FREQ
	default y

1444 1445 1446 1447 1448 1449 1450
config CPU_VOLTAGE
	bool "CPU Voltage scaling"
	depends on CPU_FREQ
	default n
	help
	  Say Y here if you want CPU voltage scaling according to the CPU frequency.
	  This option violates the PLL BYPASS recommendation in the Blackfin Processor
1451
	  manuals. There is a theoretical risk that during VDDINT transitions
1452 1453
	  the PLL may unlock.

B
Bryan Wu 已提交
1454 1455 1456 1457 1458 1459
endmenu

source "net/Kconfig"

source "drivers/Kconfig"

1460 1461
source "drivers/firmware/Kconfig"

B
Bryan Wu 已提交
1462 1463
source "fs/Kconfig"

1464
source "arch/blackfin/Kconfig.debug"
B
Bryan Wu 已提交
1465 1466 1467 1468 1469 1470

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"