pci-dma.c 7.1 KB
Newer Older
G
Glauber Costa 已提交
1
#include <linux/dma-mapping.h>
2
#include <linux/dma-debug.h>
3
#include <linux/dmar.h>
4
#include <linux/bootmem.h>
G
Glauber Costa 已提交
5
#include <linux/pci.h>
6
#include <linux/kmemleak.h>
7

8 9
#include <asm/proto.h>
#include <asm/dma.h>
10
#include <asm/iommu.h>
11
#include <asm/gart.h>
12
#include <asm/calgary.h>
13
#include <asm/amd_iommu.h>
14
#include <asm/x86_init.h>
G
Glauber Costa 已提交
15

16 17
static int forbid_dac __read_mostly;

18
struct dma_map_ops *dma_ops = &nommu_dma_ops;
19 20
EXPORT_SYMBOL(dma_ops);

21
static int iommu_sac_force __read_mostly;
G
Glauber Costa 已提交
22

G
Glauber Costa 已提交
23 24 25 26 27 28 29 30
#ifdef CONFIG_IOMMU_DEBUG
int panic_on_overflow __read_mostly = 1;
int force_iommu __read_mostly = 1;
#else
int panic_on_overflow __read_mostly = 0;
int force_iommu __read_mostly = 0;
#endif

31 32 33 34 35 36
int iommu_merge __read_mostly = 0;

int no_iommu __read_mostly;
/* Set this to 1 if there is a HW IOMMU in the system */
int iommu_detected __read_mostly = 0;

37 38
/*
 * This variable becomes 1 if iommu=pt is passed on the kernel command line.
39
 * If this variable is 1, IOMMU implementations do no DMA translation for
40 41 42 43 44
 * devices and allow every device to access to whole physical memory. This is
 * useful if a user want to use an IOMMU only for KVM device assignment to
 * guests and not for driver dma translation.
 */
int iommu_pass_through __read_mostly;
45

46
/* Dummy device used for NULL arguments (normally ISA). */
47
struct device x86_dma_fallback_dev = {
48
	.init_name = "fallback device",
49
	.coherent_dma_mask = ISA_DMA_BIT_MASK,
50
	.dma_mask = &x86_dma_fallback_dev.coherent_dma_mask,
G
Glauber Costa 已提交
51
};
52
EXPORT_SYMBOL(x86_dma_fallback_dev);
G
Glauber Costa 已提交
53

54 55 56
/* Number of entries preallocated for DMA-API debugging */
#define PREALLOC_DMA_DEBUG_ENTRIES       32768

G
Glauber Costa 已提交
57 58 59 60 61 62 63 64 65 66 67
int dma_set_mask(struct device *dev, u64 mask)
{
	if (!dev->dma_mask || !dma_supported(dev, mask))
		return -EIO;

	*dev->dma_mask = mask;

	return 0;
}
EXPORT_SYMBOL(dma_set_mask);

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
#ifdef CONFIG_X86_64
static __initdata void *dma32_bootmem_ptr;
static unsigned long dma32_bootmem_size __initdata = (128ULL<<20);

static int __init parse_dma32_size_opt(char *p)
{
	if (!p)
		return -EINVAL;
	dma32_bootmem_size = memparse(p, &p);
	return 0;
}
early_param("dma32_size", parse_dma32_size_opt);

void __init dma32_reserve_bootmem(void)
{
	unsigned long size, align;
Y
Yinghai Lu 已提交
84
	if (max_pfn <= MAX_DMA32_PFN)
85 86
		return;

87 88 89 90
	/*
	 * check aperture_64.c allocate_aperture() for reason about
	 * using 512M as goal
	 */
91
	align = 64ULL<<20;
92
	size = roundup(dma32_bootmem_size, align);
93
	dma32_bootmem_ptr = __alloc_bootmem_nopanic(size, align,
94
				 512ULL<<20);
95 96 97 98 99
	/*
	 * Kmemleak should not scan this block as it may not be mapped via the
	 * kernel direct mapping.
	 */
	kmemleak_ignore(dma32_bootmem_ptr);
100 101 102 103 104 105 106 107
	if (dma32_bootmem_ptr)
		dma32_bootmem_size = size;
	else
		dma32_bootmem_size = 0;
}
static void __init dma32_free_bootmem(void)
{

Y
Yinghai Lu 已提交
108
	if (max_pfn <= MAX_DMA32_PFN)
109 110 111 112 113
		return;

	if (!dma32_bootmem_ptr)
		return;

114
	free_bootmem(__pa(dma32_bootmem_ptr), dma32_bootmem_size);
115 116 117 118

	dma32_bootmem_ptr = NULL;
	dma32_bootmem_size = 0;
}
119
#endif
120 121 122

void __init pci_iommu_alloc(void)
{
123
#ifdef CONFIG_X86_64
124 125
	/* free the range so iommu could get some range less than 4G */
	dma32_free_bootmem();
126
#endif
127 128
	if (pci_swiotlb_detect())
		goto out;
129

130 131 132 133 134 135
	gart_iommu_hole_init();

	detect_calgary();

	detect_intel_iommu();

136
	/* needs to be called after gart_iommu_hole_init */
137
	amd_iommu_detect();
138 139
out:
	pci_swiotlb_init();
140
}
141

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
void *dma_generic_alloc_coherent(struct device *dev, size_t size,
				 dma_addr_t *dma_addr, gfp_t flag)
{
	unsigned long dma_mask;
	struct page *page;
	dma_addr_t addr;

	dma_mask = dma_alloc_coherent_mask(dev, flag);

	flag |= __GFP_ZERO;
again:
	page = alloc_pages_node(dev_to_node(dev), flag, get_order(size));
	if (!page)
		return NULL;

	addr = page_to_phys(page);
158
	if (addr + size > dma_mask) {
159 160
		__free_pages(page, get_order(size));

161
		if (dma_mask < DMA_BIT_MASK(32) && !(flag & GFP_DMA)) {
162 163 164 165 166 167 168 169 170 171 172
			flag = (flag & ~GFP_DMA32) | GFP_DMA;
			goto again;
		}

		return NULL;
	}

	*dma_addr = addr;
	return page_address(page);
}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
/*
 * See <Documentation/x86_64/boot-options.txt> for the iommu kernel parameter
 * documentation.
 */
static __init int iommu_setup(char *p)
{
	iommu_merge = 1;

	if (!p)
		return -EINVAL;

	while (*p) {
		if (!strncmp(p, "off", 3))
			no_iommu = 1;
		/* gart_parse_options has more force support */
		if (!strncmp(p, "force", 5))
			force_iommu = 1;
		if (!strncmp(p, "noforce", 7)) {
			iommu_merge = 0;
			force_iommu = 0;
		}

		if (!strncmp(p, "biomerge", 8)) {
			iommu_merge = 1;
			force_iommu = 1;
		}
		if (!strncmp(p, "panic", 5))
			panic_on_overflow = 1;
		if (!strncmp(p, "nopanic", 7))
			panic_on_overflow = 0;
		if (!strncmp(p, "merge", 5)) {
			iommu_merge = 1;
			force_iommu = 1;
		}
		if (!strncmp(p, "nomerge", 7))
			iommu_merge = 0;
		if (!strncmp(p, "forcesac", 8))
			iommu_sac_force = 1;
		if (!strncmp(p, "allowdac", 8))
			forbid_dac = 0;
		if (!strncmp(p, "nodac", 5))
214
			forbid_dac = 1;
215 216 217 218 219 220 221
		if (!strncmp(p, "usedac", 6)) {
			forbid_dac = -1;
			return 1;
		}
#ifdef CONFIG_SWIOTLB
		if (!strncmp(p, "soft", 4))
			swiotlb = 1;
222
#endif
223
		if (!strncmp(p, "pt", 2))
F
Fenghua Yu 已提交
224
			iommu_pass_through = 1;
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240

		gart_parse_options(p);

#ifdef CONFIG_CALGARY_IOMMU
		if (!strncmp(p, "calgary", 7))
			use_calgary = 1;
#endif /* CONFIG_CALGARY_IOMMU */

		p += strcspn(p, ",");
		if (*p == ',')
			++p;
	}
	return 0;
}
early_param("iommu", iommu_setup);

G
Glauber Costa 已提交
241 242
int dma_supported(struct device *dev, u64 mask)
{
243
	struct dma_map_ops *ops = get_dma_ops(dev);
244

G
Glauber Costa 已提交
245 246
#ifdef CONFIG_PCI
	if (mask > 0xffffffff && forbid_dac > 0) {
247
		dev_info(dev, "PCI: Disallowing DAC for device\n");
G
Glauber Costa 已提交
248 249 250 251
		return 0;
	}
#endif

252 253
	if (ops->dma_supported)
		return ops->dma_supported(dev, mask);
G
Glauber Costa 已提交
254 255 256 257

	/* Copied from i386. Doesn't make much sense, because it will
	   only work for pci_alloc_coherent.
	   The caller just has to use GFP_DMA in this case. */
258
	if (mask < DMA_BIT_MASK(24))
G
Glauber Costa 已提交
259 260 261 262 263 264 265 266 267 268 269 270 271 272
		return 0;

	/* Tell the device to use SAC when IOMMU force is on.  This
	   allows the driver to use cheaper accesses in some cases.

	   Problem with this is that if we overflow the IOMMU area and
	   return DAC as fallback address the device may not handle it
	   correctly.

	   As a special case some controllers have a 39bit address
	   mode that is as efficient as 32bit (aic79xx). Don't force
	   SAC for these.  Assume all masks <= 40 bits are of this
	   type. Normally this doesn't make any difference, but gives
	   more gentle handling of IOMMU overflow. */
273
	if (iommu_sac_force && (mask >= DMA_BIT_MASK(40))) {
274
		dev_info(dev, "Force SAC with mask %Lx\n", mask);
G
Glauber Costa 已提交
275 276 277 278 279 280 281
		return 0;
	}

	return 1;
}
EXPORT_SYMBOL(dma_supported);

282 283
static int __init pci_iommu_init(void)
{
284 285
	dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);

286 287 288
#ifdef CONFIG_PCI
	dma_debug_add_bus(&pci_bus_type);
#endif
289 290
	x86_init.iommu.iommu_init();

291 292 293 294 295 296 297
	if (swiotlb) {
		printk(KERN_INFO "PCI-DMA: "
		       "Using software bounce buffering for IO (SWIOTLB)\n");
		swiotlb_print_info();
	} else
		swiotlb_free();

298 299 300
	return 0;
}
/* Must execute after PCI subsystem */
301
rootfs_initcall(pci_iommu_init);
302 303 304 305 306 307 308

#ifdef CONFIG_PCI
/* Many VIA bridges seem to corrupt data for DAC. Disable it here */

static __devinit void via_no_dac(struct pci_dev *dev)
{
	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
309
		dev_info(&dev->dev, "disabling DAC on VIA PCI bridge\n");
310 311 312 313 314
		forbid_dac = 1;
	}
}
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
#endif