pci-dma.c 6.4 KB
Newer Older
G
Glauber Costa 已提交
1
#include <linux/dma-mapping.h>
2
#include <linux/dmar.h>
3
#include <linux/bootmem.h>
G
Glauber Costa 已提交
4
#include <linux/pci.h>
5

6 7
#include <asm/proto.h>
#include <asm/dma.h>
8
#include <asm/iommu.h>
9
#include <asm/gart.h>
10
#include <asm/calgary.h>
11
#include <asm/amd_iommu.h>
G
Glauber Costa 已提交
12

13 14
static int forbid_dac __read_mostly;

15
struct dma_mapping_ops *dma_ops;
16 17
EXPORT_SYMBOL(dma_ops);

18
static int iommu_sac_force __read_mostly;
G
Glauber Costa 已提交
19

G
Glauber Costa 已提交
20 21 22 23 24 25 26 27
#ifdef CONFIG_IOMMU_DEBUG
int panic_on_overflow __read_mostly = 1;
int force_iommu __read_mostly = 1;
#else
int panic_on_overflow __read_mostly = 0;
int force_iommu __read_mostly = 0;
#endif

28 29 30 31 32 33
int iommu_merge __read_mostly = 0;

int no_iommu __read_mostly;
/* Set this to 1 if there is a HW IOMMU in the system */
int iommu_detected __read_mostly = 0;

G
Glauber Costa 已提交
34 35
dma_addr_t bad_dma_address __read_mostly = 0;
EXPORT_SYMBOL(bad_dma_address);
36

G
Glauber Costa 已提交
37 38 39
/* Dummy device used for NULL arguments (normally ISA). Better would
   be probably a smaller DMA mask, but this is bug-to-bug compatible
   to older i386. */
40
struct device x86_dma_fallback_dev = {
G
Glauber Costa 已提交
41 42
	.bus_id = "fallback device",
	.coherent_dma_mask = DMA_32BIT_MASK,
43
	.dma_mask = &x86_dma_fallback_dev.coherent_dma_mask,
G
Glauber Costa 已提交
44
};
45
EXPORT_SYMBOL(x86_dma_fallback_dev);
G
Glauber Costa 已提交
46

G
Glauber Costa 已提交
47 48 49 50 51 52 53 54 55 56 57
int dma_set_mask(struct device *dev, u64 mask)
{
	if (!dev->dma_mask || !dma_supported(dev, mask))
		return -EIO;

	*dev->dma_mask = mask;

	return 0;
}
EXPORT_SYMBOL(dma_set_mask);

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
#ifdef CONFIG_X86_64
static __initdata void *dma32_bootmem_ptr;
static unsigned long dma32_bootmem_size __initdata = (128ULL<<20);

static int __init parse_dma32_size_opt(char *p)
{
	if (!p)
		return -EINVAL;
	dma32_bootmem_size = memparse(p, &p);
	return 0;
}
early_param("dma32_size", parse_dma32_size_opt);

void __init dma32_reserve_bootmem(void)
{
	unsigned long size, align;
Y
Yinghai Lu 已提交
74
	if (max_pfn <= MAX_DMA32_PFN)
75 76
		return;

77 78 79 80
	/*
	 * check aperture_64.c allocate_aperture() for reason about
	 * using 512M as goal
	 */
81
	align = 64ULL<<20;
82
	size = roundup(dma32_bootmem_size, align);
83
	dma32_bootmem_ptr = __alloc_bootmem_nopanic(size, align,
84
				 512ULL<<20);
85 86 87 88 89 90 91 92
	if (dma32_bootmem_ptr)
		dma32_bootmem_size = size;
	else
		dma32_bootmem_size = 0;
}
static void __init dma32_free_bootmem(void)
{

Y
Yinghai Lu 已提交
93
	if (max_pfn <= MAX_DMA32_PFN)
94 95 96 97 98
		return;

	if (!dma32_bootmem_ptr)
		return;

99
	free_bootmem(__pa(dma32_bootmem_ptr), dma32_bootmem_size);
100 101 102 103

	dma32_bootmem_ptr = NULL;
	dma32_bootmem_size = 0;
}
104
#endif
105 106 107

void __init pci_iommu_alloc(void)
{
108
#ifdef CONFIG_X86_64
109 110
	/* free the range so iommu could get some range less than 4G */
	dma32_free_bootmem();
111 112
#endif

113 114 115 116 117 118 119 120 121 122
	/*
	 * The order of these functions is important for
	 * fall-back/fail-over reasons
	 */
	gart_iommu_hole_init();

	detect_calgary();

	detect_intel_iommu();

123 124
	amd_iommu_detect();

125 126
	pci_swiotlb_init();
}
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
void *dma_generic_alloc_coherent(struct device *dev, size_t size,
				 dma_addr_t *dma_addr, gfp_t flag)
{
	unsigned long dma_mask;
	struct page *page;
	dma_addr_t addr;

	dma_mask = dma_alloc_coherent_mask(dev, flag);

	flag |= __GFP_ZERO;
again:
	page = alloc_pages_node(dev_to_node(dev), flag, get_order(size));
	if (!page)
		return NULL;

	addr = page_to_phys(page);
	if (!is_buffer_dma_capable(dma_mask, addr, size)) {
		__free_pages(page, get_order(size));

		if (dma_mask < DMA_32BIT_MASK && !(flag & GFP_DMA)) {
			flag = (flag & ~GFP_DMA32) | GFP_DMA;
			goto again;
		}

		return NULL;
	}

	*dma_addr = addr;
	return page_address(page);
}

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * See <Documentation/x86_64/boot-options.txt> for the iommu kernel parameter
 * documentation.
 */
static __init int iommu_setup(char *p)
{
	iommu_merge = 1;

	if (!p)
		return -EINVAL;

	while (*p) {
		if (!strncmp(p, "off", 3))
			no_iommu = 1;
		/* gart_parse_options has more force support */
		if (!strncmp(p, "force", 5))
			force_iommu = 1;
		if (!strncmp(p, "noforce", 7)) {
			iommu_merge = 0;
			force_iommu = 0;
		}

		if (!strncmp(p, "biomerge", 8)) {
			iommu_merge = 1;
			force_iommu = 1;
		}
		if (!strncmp(p, "panic", 5))
			panic_on_overflow = 1;
		if (!strncmp(p, "nopanic", 7))
			panic_on_overflow = 0;
		if (!strncmp(p, "merge", 5)) {
			iommu_merge = 1;
			force_iommu = 1;
		}
		if (!strncmp(p, "nomerge", 7))
			iommu_merge = 0;
		if (!strncmp(p, "forcesac", 8))
			iommu_sac_force = 1;
		if (!strncmp(p, "allowdac", 8))
			forbid_dac = 0;
		if (!strncmp(p, "nodac", 5))
			forbid_dac = -1;
		if (!strncmp(p, "usedac", 6)) {
			forbid_dac = -1;
			return 1;
		}
#ifdef CONFIG_SWIOTLB
		if (!strncmp(p, "soft", 4))
			swiotlb = 1;
#endif

		gart_parse_options(p);

#ifdef CONFIG_CALGARY_IOMMU
		if (!strncmp(p, "calgary", 7))
			use_calgary = 1;
#endif /* CONFIG_CALGARY_IOMMU */

		p += strcspn(p, ",");
		if (*p == ',')
			++p;
	}
	return 0;
}
early_param("iommu", iommu_setup);

G
Glauber Costa 已提交
225 226
int dma_supported(struct device *dev, u64 mask)
{
227 228
	struct dma_mapping_ops *ops = get_dma_ops(dev);

G
Glauber Costa 已提交
229 230
#ifdef CONFIG_PCI
	if (mask > 0xffffffff && forbid_dac > 0) {
231
		dev_info(dev, "PCI: Disallowing DAC for device\n");
G
Glauber Costa 已提交
232 233 234 235
		return 0;
	}
#endif

236 237
	if (ops->dma_supported)
		return ops->dma_supported(dev, mask);
G
Glauber Costa 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257

	/* Copied from i386. Doesn't make much sense, because it will
	   only work for pci_alloc_coherent.
	   The caller just has to use GFP_DMA in this case. */
	if (mask < DMA_24BIT_MASK)
		return 0;

	/* Tell the device to use SAC when IOMMU force is on.  This
	   allows the driver to use cheaper accesses in some cases.

	   Problem with this is that if we overflow the IOMMU area and
	   return DAC as fallback address the device may not handle it
	   correctly.

	   As a special case some controllers have a 39bit address
	   mode that is as efficient as 32bit (aic79xx). Don't force
	   SAC for these.  Assume all masks <= 40 bits are of this
	   type. Normally this doesn't make any difference, but gives
	   more gentle handling of IOMMU overflow. */
	if (iommu_sac_force && (mask >= DMA_40BIT_MASK)) {
258
		dev_info(dev, "Force SAC with mask %Lx\n", mask);
G
Glauber Costa 已提交
259 260 261 262 263 264 265
		return 0;
	}

	return 1;
}
EXPORT_SYMBOL(dma_supported);

266 267 268 269 270 271
static int __init pci_iommu_init(void)
{
	calgary_iommu_init();

	intel_iommu_init();

272 273
	amd_iommu_init();

274
	gart_iommu_init();
G
Glauber Costa 已提交
275

276 277 278 279 280 281 282 283 284 285
	no_iommu_init();
	return 0;
}

void pci_iommu_shutdown(void)
{
	gart_iommu_shutdown();
}
/* Must execute after PCI subsystem */
fs_initcall(pci_iommu_init);
286 287 288 289 290 291 292

#ifdef CONFIG_PCI
/* Many VIA bridges seem to corrupt data for DAC. Disable it here */

static __devinit void via_no_dac(struct pci_dev *dev)
{
	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
293 294
		printk(KERN_INFO
			"PCI: VIA PCI bridge detected. Disabling DAC.\n");
295 296 297 298 299
		forbid_dac = 1;
	}
}
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
#endif