tegra30.dtsi 20.5 KB
Newer Older
1
#include <dt-bindings/clock/tegra30-car.h>
2
#include <dt-bindings/gpio/tegra-gpio.h>
3
#include <dt-bindings/interrupt-controller/arm-gic.h>
4

5
#include "skeleton.dtsi"
6 7 8 9 10

/ {
	compatible = "nvidia,tegra30";
	interrupt-parent = <&intc>;

11 12 13 14 15 16 17 18
	aliases {
		serial0 = &uarta;
		serial1 = &uartb;
		serial2 = &uartc;
		serial3 = &uartd;
		serial4 = &uarte;
	};

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
	pcie-controller {
		compatible = "nvidia,tegra30-pcie";
		device_type = "pci";
		reg = <0x00003000 0x00000800   /* PADS registers */
		       0x00003800 0x00000200   /* AFI registers */
		       0x10000000 0x10000000>; /* configuration space */
		reg-names = "pads", "afi", "cs";
		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH   /* controller interrupt */
			      GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
		interrupt-names = "intr", "msi";

		bus-range = <0x00 0xff>;
		#address-cells = <3>;
		#size-cells = <2>;

		ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000   /* port 0 configuration space */
			  0x82000000 0 0x00001000 0x00001000 0 0x00001000   /* port 1 configuration space */
			  0x82000000 0 0x00004000 0x00004000 0 0x00001000   /* port 2 configuration space */
			  0x81000000 0 0          0x02000000 0 0x00010000   /* downstream I/O */
38 39
			  0x82000000 0 0x20000000 0x20000000 0 0x08000000   /* non-prefetchable memory */
			  0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

		clocks = <&tegra_car TEGRA30_CLK_PCIE>,
			 <&tegra_car TEGRA30_CLK_AFI>,
			 <&tegra_car TEGRA30_CLK_PCIEX>,
			 <&tegra_car TEGRA30_CLK_PLL_E>,
			 <&tegra_car TEGRA30_CLK_CML0>;
		clock-names = "pex", "afi", "pcie_xclk", "pll_e", "cml";
		status = "disabled";

		pci@1,0 {
			device_type = "pci";
			assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
			reg = <0x000800 0 0 0 0>;
			status = "disabled";

			#address-cells = <3>;
			#size-cells = <2>;
			ranges;

			nvidia,num-lanes = <2>;
		};

		pci@2,0 {
			device_type = "pci";
			assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
			reg = <0x001000 0 0 0 0>;
			status = "disabled";

			#address-cells = <3>;
			#size-cells = <2>;
			ranges;

			nvidia,num-lanes = <2>;
		};

		pci@3,0 {
			device_type = "pci";
			assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
			reg = <0x001800 0 0 0 0>;
			status = "disabled";

			#address-cells = <3>;
			#size-cells = <2>;
			ranges;

			nvidia,num-lanes = <2>;
		};
	};

89 90 91
	host1x {
		compatible = "nvidia,tegra30-host1x", "simple-bus";
		reg = <0x50000000 0x00024000>;
92 93
		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
94
		clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
95 96 97 98 99 100 101 102 103

		#address-cells = <1>;
		#size-cells = <1>;

		ranges = <0x54000000 0x54000000 0x04000000>;

		mpe {
			compatible = "nvidia,tegra30-mpe";
			reg = <0x54040000 0x00040000>;
104
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
105
			clocks = <&tegra_car TEGRA30_CLK_MPE>;
106 107 108 109 110
		};

		vi {
			compatible = "nvidia,tegra30-vi";
			reg = <0x54080000 0x00040000>;
111
			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
112
			clocks = <&tegra_car TEGRA30_CLK_VI>;
113 114 115 116 117
		};

		epp {
			compatible = "nvidia,tegra30-epp";
			reg = <0x540c0000 0x00040000>;
118
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
119
			clocks = <&tegra_car TEGRA30_CLK_EPP>;
120 121 122 123 124
		};

		isp {
			compatible = "nvidia,tegra30-isp";
			reg = <0x54100000 0x00040000>;
125
			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
126
			clocks = <&tegra_car TEGRA30_CLK_ISP>;
127 128 129 130 131
		};

		gr2d {
			compatible = "nvidia,tegra30-gr2d";
			reg = <0x54140000 0x00040000>;
132
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
133
			clocks = <&tegra_car TEGRA30_CLK_GR2D>;
134 135 136 137 138
		};

		gr3d {
			compatible = "nvidia,tegra30-gr3d";
			reg = <0x54180000 0x00040000>;
139 140
			clocks = <&tegra_car 24 &tegra_car 98>;
			clock-names = "3d", "3d2";
141 142 143
		};

		dc@54200000 {
144
			compatible = "nvidia,tegra30-dc", "nvidia,tegra20-dc";
145
			reg = <0x54200000 0x00040000>;
146
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
147 148
			clocks = <&tegra_car TEGRA30_CLK_DISP1>,
				 <&tegra_car TEGRA30_CLK_PLL_P>;
149
			clock-names = "disp1", "parent";
150 151 152 153 154 155 156 157 158

			rgb {
				status = "disabled";
			};
		};

		dc@54240000 {
			compatible = "nvidia,tegra30-dc";
			reg = <0x54240000 0x00040000>;
159
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
160 161
			clocks = <&tegra_car TEGRA30_CLK_DISP2>,
				 <&tegra_car TEGRA30_CLK_PLL_P>;
162
			clock-names = "disp2", "parent";
163 164 165 166 167 168 169 170 171

			rgb {
				status = "disabled";
			};
		};

		hdmi {
			compatible = "nvidia,tegra30-hdmi";
			reg = <0x54280000 0x00040000>;
172
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
173 174
			clocks = <&tegra_car TEGRA30_CLK_HDMI>,
				 <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
175
			clock-names = "hdmi", "parent";
176 177 178 179 180 181
			status = "disabled";
		};

		tvo {
			compatible = "nvidia,tegra30-tvo";
			reg = <0x542c0000 0x00040000>;
182
			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
183
			clocks = <&tegra_car TEGRA30_CLK_TVO>;
184 185 186 187 188 189
			status = "disabled";
		};

		dsi {
			compatible = "nvidia,tegra30-dsi";
			reg = <0x54300000 0x00040000>;
190
			clocks = <&tegra_car TEGRA30_CLK_DSIA>;
191 192 193 194
			status = "disabled";
		};
	};

195 196 197
	timer@50004600 {
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x50040600 0x20>;
198 199
		interrupts = <GIC_PPI 13
			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
200
		clocks = <&tegra_car TEGRA30_CLK_TWD>;
201 202
	};

203
	intc: interrupt-controller {
204
		compatible = "arm,cortex-a9-gic";
205 206
		reg = <0x50041000 0x1000
		       0x50040100 0x0100>;
207 208
		interrupt-controller;
		#interrupt-cells = <3>;
209 210
	};

211 212 213 214 215 216 217 218 219
	cache-controller {
		compatible = "arm,pl310-cache";
		reg = <0x50043000 0x1000>;
		arm,data-latency = <6 6 2>;
		arm,tag-latency = <5 5 2>;
		cache-unified;
		cache-level = <2>;
	};

220 221 222
	timer@60005000 {
		compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
		reg = <0x60005000 0x400>;
223 224 225 226 227 228
		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
229
		clocks = <&tegra_car TEGRA30_CLK_TIMER>;
230 231
	};

232 233 234 235 236 237
	tegra_car: clock {
		compatible = "nvidia,tegra30-car";
		reg = <0x60006000 0x1000>;
		#clock-cells = <1>;
	};

238
	apbdma: dma {
239 240
		compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
		reg = <0x6000a000 0x1400>;
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
273
		clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
274 275
	};

276 277 278
	ahb: ahb {
		compatible = "nvidia,tegra30-ahb";
		reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
279 280
	};

281
	gpio: gpio {
282
		compatible = "nvidia,tegra30-gpio";
283
		reg = <0x6000d000 0x1000>;
284 285 286 287 288 289 290 291
		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
292 293
		#gpio-cells = <2>;
		gpio-controller;
294 295
		#interrupt-cells = <2>;
		interrupt-controller;
296 297
	};

298 299
	pinmux: pinmux {
		compatible = "nvidia,tegra30-pinmux";
300 301
		reg = <0x70000868 0xd4    /* Pad control registers */
		       0x70003000 0x3e4>; /* Mux registers */
302 303
	};

304 305 306 307 308 309 310 311 312
	/*
	 * There are two serial driver i.e. 8250 based simple serial
	 * driver and APB DMA based serial driver for higher baudrate
	 * and performace. To enable the 8250 based driver, the compatible
	 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
	 * the APB DMA based serial driver, the comptible is
	 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
	 */
	uarta: serial@70006000 {
313 314 315
		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
		reg = <0x70006000 0x40>;
		reg-shift = <2>;
316
		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
317
		nvidia,dma-request-selector = <&apbdma 8>;
318
		clocks = <&tegra_car TEGRA30_CLK_UARTA>;
319
		status = "disabled";
320 321
	};

322
	uartb: serial@70006040 {
323 324 325
		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
		reg = <0x70006040 0x40>;
		reg-shift = <2>;
326
		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
327
		nvidia,dma-request-selector = <&apbdma 9>;
328
		clocks = <&tegra_car TEGRA30_CLK_UARTB>;
329
		status = "disabled";
330 331
	};

332
	uartc: serial@70006200 {
333 334 335
		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
		reg = <0x70006200 0x100>;
		reg-shift = <2>;
336
		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
337
		nvidia,dma-request-selector = <&apbdma 10>;
338
		clocks = <&tegra_car TEGRA30_CLK_UARTC>;
339
		status = "disabled";
340 341
	};

342
	uartd: serial@70006300 {
343 344 345
		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
		reg = <0x70006300 0x100>;
		reg-shift = <2>;
346
		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
347
		nvidia,dma-request-selector = <&apbdma 19>;
348
		clocks = <&tegra_car TEGRA30_CLK_UARTD>;
349
		status = "disabled";
350 351
	};

352
	uarte: serial@70006400 {
353 354 355
		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
		reg = <0x70006400 0x100>;
		reg-shift = <2>;
356
		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
357
		nvidia,dma-request-selector = <&apbdma 20>;
358
		clocks = <&tegra_car TEGRA30_CLK_UARTE>;
359
		status = "disabled";
360 361
	};

T
Thierry Reding 已提交
362
	pwm: pwm {
363 364 365
		compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
		reg = <0x7000a000 0x100>;
		#pwm-cells = <2>;
366
		clocks = <&tegra_car TEGRA30_CLK_PWM>;
367
		status = "disabled";
368 369
	};

370 371 372
	rtc {
		compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
		reg = <0x7000e000 0x100>;
373
		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
374
		clocks = <&tegra_car TEGRA30_CLK_RTC>;
375 376
	};

377 378 379
	i2c@7000c000 {
		compatible =  "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
		reg = <0x7000c000 0x100>;
380
		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
381 382
		#address-cells = <1>;
		#size-cells = <0>;
383 384
		clocks = <&tegra_car TEGRA30_CLK_I2C1>,
			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
385
		clock-names = "div-clk", "fast-clk";
386
		status = "disabled";
387 388
	};

389 390 391
	i2c@7000c400 {
		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
		reg = <0x7000c400 0x100>;
392
		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
393 394
		#address-cells = <1>;
		#size-cells = <0>;
395 396
		clocks = <&tegra_car TEGRA30_CLK_I2C2>,
			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
397
		clock-names = "div-clk", "fast-clk";
398
		status = "disabled";
399 400
	};

401 402 403
	i2c@7000c500 {
		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
		reg = <0x7000c500 0x100>;
404
		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
405 406
		#address-cells = <1>;
		#size-cells = <0>;
407 408
		clocks = <&tegra_car TEGRA30_CLK_I2C3>,
			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
409
		clock-names = "div-clk", "fast-clk";
410
		status = "disabled";
411 412
	};

413 414 415
	i2c@7000c700 {
		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
		reg = <0x7000c700 0x100>;
416
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
417 418
		#address-cells = <1>;
		#size-cells = <0>;
419 420
		clocks = <&tegra_car TEGRA30_CLK_I2C4>,
			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
421
		clock-names = "div-clk", "fast-clk";
422
		status = "disabled";
423 424
	};

425 426 427
	i2c@7000d000 {
		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
		reg = <0x7000d000 0x100>;
428
		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
429 430
		#address-cells = <1>;
		#size-cells = <0>;
431 432
		clocks = <&tegra_car TEGRA30_CLK_I2C5>,
			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
433
		clock-names = "div-clk", "fast-clk";
434
		status = "disabled";
435 436
	};

437 438 439
	spi@7000d400 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
		reg = <0x7000d400 0x200>;
440
		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
441 442 443
		nvidia,dma-request-selector = <&apbdma 15>;
		#address-cells = <1>;
		#size-cells = <0>;
444
		clocks = <&tegra_car TEGRA30_CLK_SBC1>;
445 446 447 448 449 450
		status = "disabled";
	};

	spi@7000d600 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
		reg = <0x7000d600 0x200>;
451
		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
452 453 454
		nvidia,dma-request-selector = <&apbdma 16>;
		#address-cells = <1>;
		#size-cells = <0>;
455
		clocks = <&tegra_car TEGRA30_CLK_SBC2>;
456 457 458 459 460
		status = "disabled";
	};

	spi@7000d800 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
461
		reg = <0x7000d800 0x200>;
462
		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
463 464 465
		nvidia,dma-request-selector = <&apbdma 17>;
		#address-cells = <1>;
		#size-cells = <0>;
466
		clocks = <&tegra_car TEGRA30_CLK_SBC3>;
467 468 469 470 471 472
		status = "disabled";
	};

	spi@7000da00 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
		reg = <0x7000da00 0x200>;
473
		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
474 475 476
		nvidia,dma-request-selector = <&apbdma 18>;
		#address-cells = <1>;
		#size-cells = <0>;
477
		clocks = <&tegra_car TEGRA30_CLK_SBC4>;
478 479 480 481 482 483
		status = "disabled";
	};

	spi@7000dc00 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
		reg = <0x7000dc00 0x200>;
484
		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
485 486 487
		nvidia,dma-request-selector = <&apbdma 27>;
		#address-cells = <1>;
		#size-cells = <0>;
488
		clocks = <&tegra_car TEGRA30_CLK_SBC5>;
489 490 491 492 493 494
		status = "disabled";
	};

	spi@7000de00 {
		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
		reg = <0x7000de00 0x200>;
495
		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
496 497 498
		nvidia,dma-request-selector = <&apbdma 28>;
		#address-cells = <1>;
		#size-cells = <0>;
499
		clocks = <&tegra_car TEGRA30_CLK_SBC6>;
500 501 502
		status = "disabled";
	};

503 504 505
	kbc {
		compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
		reg = <0x7000e200 0x100>;
506
		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
507
		clocks = <&tegra_car TEGRA30_CLK_KBC>;
508 509 510
		status = "disabled";
	};

511
	pmc {
512
		compatible = "nvidia,tegra30-pmc";
513
		reg = <0x7000e400 0x400>;
514
		clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
515
		clock-names = "pclk", "clk32k_in";
516 517
	};

518
	memory-controller {
519 520 521 522 523
		compatible = "nvidia,tegra30-mc";
		reg = <0x7000f000 0x010
		       0x7000f03c 0x1b4
		       0x7000f200 0x028
		       0x7000f284 0x17c>;
524
		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
525 526
	};

527
	iommu {
528 529 530 531 532 533 534
		compatible = "nvidia,tegra30-smmu";
		reg = <0x7000f010 0x02c
		       0x7000f1f0 0x010
		       0x7000f228 0x05c>;
		nvidia,#asids = <4>;		/* # of ASIDs */
		dma-window = <0 0x40000000>;	/* IOVA start & length */
		nvidia,ahb = <&ahb>;
535
	};
536 537 538

	ahub {
		compatible = "nvidia,tegra30-ahub";
539 540
		reg = <0x70080000 0x200
		       0x70080200 0x100>;
541
		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
542
		nvidia,dma-request-selector = <&apbdma 1>;
543 544 545 546 547 548 549 550 551 552 553
		clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
			 <&tegra_car TEGRA30_CLK_APBIF>,
			 <&tegra_car TEGRA30_CLK_I2S0>,
			 <&tegra_car TEGRA30_CLK_I2S1>,
			 <&tegra_car TEGRA30_CLK_I2S2>,
			 <&tegra_car TEGRA30_CLK_I2S3>,
			 <&tegra_car TEGRA30_CLK_I2S4>,
			 <&tegra_car TEGRA30_CLK_DAM0>,
			 <&tegra_car TEGRA30_CLK_DAM1>,
			 <&tegra_car TEGRA30_CLK_DAM2>,
			 <&tegra_car TEGRA30_CLK_SPDIF_IN>;
554 555 556
		clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
			      "spdif_in";
557 558 559 560 561 562 563 564
		ranges;
		#address-cells = <1>;
		#size-cells = <1>;

		tegra_i2s0: i2s@70080300 {
			compatible = "nvidia,tegra30-i2s";
			reg = <0x70080300 0x100>;
			nvidia,ahub-cif-ids = <4 4>;
565
			clocks = <&tegra_car TEGRA30_CLK_I2S0>;
566
			status = "disabled";
567 568 569 570 571 572
		};

		tegra_i2s1: i2s@70080400 {
			compatible = "nvidia,tegra30-i2s";
			reg = <0x70080400 0x100>;
			nvidia,ahub-cif-ids = <5 5>;
573
			clocks = <&tegra_car TEGRA30_CLK_I2S1>;
574
			status = "disabled";
575 576 577 578 579 580
		};

		tegra_i2s2: i2s@70080500 {
			compatible = "nvidia,tegra30-i2s";
			reg = <0x70080500 0x100>;
			nvidia,ahub-cif-ids = <6 6>;
581
			clocks = <&tegra_car TEGRA30_CLK_I2S2>;
582
			status = "disabled";
583 584 585 586 587 588
		};

		tegra_i2s3: i2s@70080600 {
			compatible = "nvidia,tegra30-i2s";
			reg = <0x70080600 0x100>;
			nvidia,ahub-cif-ids = <7 7>;
589
			clocks = <&tegra_car TEGRA30_CLK_I2S3>;
590
			status = "disabled";
591 592 593 594 595 596
		};

		tegra_i2s4: i2s@70080700 {
			compatible = "nvidia,tegra30-i2s";
			reg = <0x70080700 0x100>;
			nvidia,ahub-cif-ids = <8 8>;
597
			clocks = <&tegra_car TEGRA30_CLK_I2S4>;
598
			status = "disabled";
599 600
		};
	};
601

602 603 604
	sdhci@78000000 {
		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
		reg = <0x78000000 0x200>;
605
		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
606
		clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
607
		status = "disabled";
608
	};
609

610 611 612
	sdhci@78000200 {
		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
		reg = <0x78000200 0x200>;
613
		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
614
		clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
615
		status = "disabled";
616
	};
617

618 619 620
	sdhci@78000400 {
		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
		reg = <0x78000400 0x200>;
621
		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
622
		clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
623
		status = "disabled";
624 625 626 627 628
	};

	sdhci@78000600 {
		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
		reg = <0x78000600 0x200>;
629
		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
630
		clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
631
		status = "disabled";
632 633
	};

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
	usb@7d000000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d000000 0x4000>;
		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA30_CLK_USBD>;
		nvidia,needs-double-reset;
		nvidia,phy = <&phy1>;
		status = "disabled";
	};

	phy1: usb-phy@7d000000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA30_CLK_USBD>,
			 <&tegra_car TEGRA30_CLK_PLL_U>,
			 <&tegra_car TEGRA30_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <9>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <51>;
		nvidia.xcvr-setup-use-fuses;
		nvidia,xcvr-lsfslew = <1>;
		nvidia,xcvr-lsrslew = <1>;
		nvidia,xcvr-hsslew = <32>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		status = "disabled";
	};

	usb@7d004000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d004000 0x4000>;
		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "ulpi";
		clocks = <&tegra_car TEGRA30_CLK_USB2>;
		nvidia,phy = <&phy2>;
		status = "disabled";
	};

	phy2: usb-phy@7d004000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d004000 0x4000>;
		phy_type = "ulpi";
		clocks = <&tegra_car TEGRA30_CLK_USB2>,
			 <&tegra_car TEGRA30_CLK_PLL_U>,
			 <&tegra_car TEGRA30_CLK_CDEV2>;
		clock-names = "reg", "pll_u", "ulpi-link";
		status = "disabled";
	};

	usb@7d008000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d008000 0x4000>;
		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA30_CLK_USB3>;
		nvidia,phy = <&phy3>;
		status = "disabled";
	};

	phy3: usb-phy@7d008000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA30_CLK_USB3>,
			 <&tegra_car TEGRA30_CLK_PLL_U>,
			 <&tegra_car TEGRA30_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <51>;
		nvidia.xcvr-setup-use-fuses;
		nvidia,xcvr-lsfslew = <2>;
		nvidia,xcvr-lsrslew = <2>;
		nvidia,xcvr-hsslew = <32>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		status = "disabled";
	};

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <0>;
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <1>;
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <2>;
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a9";
			reg = <3>;
		};
	};

749 750
	pmu {
		compatible = "arm,cortex-a9-pmu";
751 752 753 754
		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
755
	};
756
};