blackfin.c 14.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * MUSB OTG controller driver for Blackfin Processors
 *
 * Copyright 2006-2008 Analog Devices Inc.
 *
 * Enter bugs at http://blackfin.uclinux.org/
 *
 * Licensed under the GPL-2 or later.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/sched.h>
#include <linux/init.h>
#include <linux/list.h>
#include <linux/gpio.h>
#include <linux/io.h>
18
#include <linux/err.h>
19 20
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
21
#include <linux/prefetch.h>
22 23 24 25

#include <asm/cacheflush.h>

#include "musb_core.h"
26
#include "musbhsdma.h"
27 28
#include "blackfin.h"

29 30 31 32
struct bfin_glue {
	struct device		*dev;
	struct platform_device	*musb;
};
33
#define glue_to_musb(g)		platform_get_drvdata(g->musb)
34

35 36 37 38 39
/*
 * Load an endpoint's FIFO
 */
void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
{
F
Felipe Balbi 已提交
40
	struct musb *musb = hw_ep->musb;
41 42
	void __iomem *fifo = hw_ep->fifo;
	void __iomem *epio = hw_ep->regs;
43
	u8 epnum = hw_ep->epnum;
44 45 46 47 48

	prefetch((u8 *)src);

	musb_writew(epio, MUSB_TXCOUNT, len);

49
	dev_dbg(musb->controller, "TX ep%d fifo %p count %d buf %p, epio %p\n",
50 51 52 53
			hw_ep->epnum, fifo, len, src, epio);

	dump_fifo_data(src, len);

54
	if (!ANOMALY_05000380 && epnum != 0) {
55 56 57 58
		u16 dma_reg;

		flush_dcache_range((unsigned long)src,
			(unsigned long)(src + len));
59 60

		/* Setup DMA address register */
61
		dma_reg = (u32)src;
62 63 64
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
		SSYNC();

65
		dma_reg = (u32)src >> 16;
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
		SSYNC();

		/* Setup DMA count register */
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
		SSYNC();

		/* Enable the DMA */
		dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
		SSYNC();

		/* Wait for compelete */
		while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
			cpu_relax();

		/* acknowledge dma interrupt */
		bfin_write_USB_DMA_INTERRUPT(1 << epnum);
		SSYNC();

		/* Reset DMA */
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
		SSYNC();
	} else {
		SSYNC();

		if (unlikely((unsigned long)src & 0x01))
94
			outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
95
		else
96
			outsw((unsigned long)fifo, src, (len + 1) >> 1);
97
	}
98 99 100 101 102 103
}
/*
 * Unload an endpoint's FIFO
 */
void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
{
F
Felipe Balbi 已提交
104
	struct musb *musb = hw_ep->musb;
105 106 107
	void __iomem *fifo = hw_ep->fifo;
	u8 epnum = hw_ep->epnum;

108
	if (ANOMALY_05000467 && epnum != 0) {
109
		u16 dma_reg;
110

111 112
		invalidate_dcache_range((unsigned long)dst,
			(unsigned long)(dst + len));
113 114

		/* Setup DMA address register */
115
		dma_reg = (u32)dst;
116 117 118
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
		SSYNC();

119
		dma_reg = (u32)dst >> 16;
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
		SSYNC();

		/* Setup DMA count register */
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
		SSYNC();

		/* Enable the DMA */
		dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
		SSYNC();

		/* Wait for compelete */
		while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
			cpu_relax();

		/* acknowledge dma interrupt */
		bfin_write_USB_DMA_INTERRUPT(1 << epnum);
		SSYNC();

		/* Reset DMA */
		bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
		SSYNC();
	} else {
		SSYNC();
		/* Read the last byte of packet with odd size from address fifo + 4
		 * to trigger 1 byte access to EP0 FIFO.
		 */
		if (len == 1)
			*dst = (u8)inw((unsigned long)fifo + 4);
		else {
			if (unlikely((unsigned long)dst & 0x01))
				insw_8((unsigned long)fifo, dst, len >> 1);
			else
				insw((unsigned long)fifo, dst, len >> 1);

			if (len & 0x01)
				*(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
		}
	}
161
	dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
162 163
			'R', hw_ep->epnum, fifo, len, dst);

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	dump_fifo_data(dst, len);
}

static irqreturn_t blackfin_interrupt(int irq, void *__hci)
{
	unsigned long	flags;
	irqreturn_t	retval = IRQ_NONE;
	struct musb	*musb = __hci;

	spin_lock_irqsave(&musb->lock, flags);

	musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
	musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
	musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);

	if (musb->int_usb || musb->int_tx || musb->int_rx) {
		musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
		musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
		musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
		retval = musb_interrupt(musb);
	}

186
	/* Start sampling ID pin, when plug is removed from MUSB */
187 188
	if ((musb->xceiv->state == OTG_STATE_B_IDLE
		|| musb->xceiv->state == OTG_STATE_A_WAIT_BCON) ||
189
		(musb->int_usb & MUSB_INTR_DISCONNECT && is_host_active(musb))) {
190 191 192 193
		mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
		musb->a_wait_bcon = TIMER_DELAY;
	}

194 195
	spin_unlock_irqrestore(&musb->lock, flags);

196
	return retval;
197 198 199 200 201 202 203
}

static void musb_conn_timer_handler(unsigned long _musb)
{
	struct musb *musb = (void *)_musb;
	unsigned long flags;
	u16 val;
204
	static u8 toggle;
205 206

	spin_lock_irqsave(&musb->lock, flags);
207
	switch (musb->xceiv->state) {
208 209 210 211
	case OTG_STATE_A_IDLE:
	case OTG_STATE_A_WAIT_BCON:
		/* Start a new session */
		val = musb_readw(musb->mregs, MUSB_DEVCTL);
212 213
		val &= ~MUSB_DEVCTL_SESSION;
		musb_writew(musb->mregs, MUSB_DEVCTL, val);
214 215
		val |= MUSB_DEVCTL_SESSION;
		musb_writew(musb->mregs, MUSB_DEVCTL, val);
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
		/* Check if musb is host or peripheral. */
		val = musb_readw(musb->mregs, MUSB_DEVCTL);

		if (!(val & MUSB_DEVCTL_BDEVICE)) {
			gpio_set_value(musb->config->gpio_vrsel, 1);
			musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
		} else {
			gpio_set_value(musb->config->gpio_vrsel, 0);
			/* Ignore VBUSERROR and SUSPEND IRQ */
			val = musb_readb(musb->mregs, MUSB_INTRUSBE);
			val &= ~MUSB_INTR_VBUSERROR;
			musb_writeb(musb->mregs, MUSB_INTRUSBE, val);

			val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
			musb_writeb(musb->mregs, MUSB_INTRUSB, val);
231
			musb->xceiv->state = OTG_STATE_B_IDLE;
232 233 234 235
		}
		mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
		break;
	case OTG_STATE_B_IDLE:
236 237
		/*
		 * Start a new session.  It seems that MUSB needs taking
238 239 240 241 242
		 * some time to recognize the type of the plug inserted?
		 */
		val = musb_readw(musb->mregs, MUSB_DEVCTL);
		val |= MUSB_DEVCTL_SESSION;
		musb_writew(musb->mregs, MUSB_DEVCTL, val);
243
		val = musb_readw(musb->mregs, MUSB_DEVCTL);
244

245 246
		if (!(val & MUSB_DEVCTL_BDEVICE)) {
			gpio_set_value(musb->config->gpio_vrsel, 1);
247
			musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
248 249 250 251 252 253 254 255 256 257 258
		} else {
			gpio_set_value(musb->config->gpio_vrsel, 0);

			/* Ignore VBUSERROR and SUSPEND IRQ */
			val = musb_readb(musb->mregs, MUSB_INTRUSBE);
			val &= ~MUSB_INTR_VBUSERROR;
			musb_writeb(musb->mregs, MUSB_INTRUSBE, val);

			val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
			musb_writeb(musb->mregs, MUSB_INTRUSB, val);

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
			/* Toggle the Soft Conn bit, so that we can response to
			 * the inserting of either A-plug or B-plug.
			 */
			if (toggle) {
				val = musb_readb(musb->mregs, MUSB_POWER);
				val &= ~MUSB_POWER_SOFTCONN;
				musb_writeb(musb->mregs, MUSB_POWER, val);
				toggle = 0;
			} else {
				val = musb_readb(musb->mregs, MUSB_POWER);
				val |= MUSB_POWER_SOFTCONN;
				musb_writeb(musb->mregs, MUSB_POWER, val);
				toggle = 1;
			}
			/* The delay time is set to 1/4 second by default,
			 * shortening it, if accelerating A-plug detection
			 * is needed in OTG mode.
			 */
			mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY / 4);
278 279 280
		}
		break;
	default:
281
		dev_dbg(musb->controller, "%s state not handled\n",
282
			otg_state_string(musb->xceiv->state));
283 284 285 286
		break;
	}
	spin_unlock_irqrestore(&musb->lock, flags);

287 288
	dev_dbg(musb->controller, "state is %s\n",
		otg_state_string(musb->xceiv->state));
289 290
}

291
static void bfin_musb_enable(struct musb *musb)
292
{
293
	/* REVISIT is this really correct ? */
294 295
}

296
static void bfin_musb_disable(struct musb *musb)
297 298 299
{
}

300
static void bfin_musb_set_vbus(struct musb *musb, int is_on)
301
{
302 303 304 305
	int value = musb->config->gpio_vrsel_active;
	if (!is_on)
		value = !value;
	gpio_set_value(musb->config->gpio_vrsel, value);
306

307
	dev_dbg(musb->controller, "VBUS %s, devctl %02x "
308
		/* otg %3x conf %08x prcm %08x */ "\n",
309
		otg_state_string(musb->xceiv->state),
310 311 312
		musb_readb(musb->mregs, MUSB_DEVCTL));
}

313
static int bfin_musb_set_power(struct usb_phy *x, unsigned mA)
314 315 316 317
{
	return 0;
}

318
static int bfin_musb_vbus_status(struct musb *musb)
319 320 321 322
{
	return 0;
}

323
static int bfin_musb_set_mode(struct musb *musb, u8 musb_mode)
324
{
325
	return -EIO;
326 327
}

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
static int bfin_musb_adjust_channel_params(struct dma_channel *channel,
				u16 packet_sz, u8 *mode,
				dma_addr_t *dma_addr, u32 *len)
{
	struct musb_dma_channel *musb_channel = channel->private_data;

	/*
	 * Anomaly 05000450 might cause data corruption when using DMA
	 * MODE 1 transmits with short packet.  So to work around this,
	 * we truncate all MODE 1 transfers down to a multiple of the
	 * max packet size, and then do the last short packet transfer
	 * (if there is any) using MODE 0.
	 */
	if (ANOMALY_05000450) {
		if (musb_channel->transmit && *mode == 1)
			*len = *len - (*len % packet_sz);
	}

	return 0;
}

349
static void bfin_musb_reg_init(struct musb *musb)
350
{
351 352 353 354
	if (ANOMALY_05000346) {
		bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
		SSYNC();
	}
355

356 357 358 359
	if (ANOMALY_05000347) {
		bfin_write_USB_APHY_CNTRL(0x0);
		SSYNC();
	}
360 361

	/* Configure PLL oscillator register */
362 363
	bfin_write_USB_PLLOSC_CTRL(0x3080 |
			((480/musb->config->clkin) << 1));
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
	SSYNC();

	bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
	SSYNC();

	bfin_write_USB_EP_NI0_RXMAXP(64);
	SSYNC();

	bfin_write_USB_EP_NI0_TXMAXP(64);
	SSYNC();

	/* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
	bfin_write_USB_GLOBINTR(0x7);
	SSYNC();

	bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
				EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
				EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
				EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
				EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
	SSYNC();
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
}

static int bfin_musb_init(struct musb *musb)
{

	/*
	 * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
	 * and OTG HOST modes, while rev 1.1 and greater require PE7 to
	 * be low for DEVICE mode and high for HOST mode. We set it high
	 * here because we are in host mode
	 */

	if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
		printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d\n",
			musb->config->gpio_vrsel);
		return -ENODEV;
	}
	gpio_direction_output(musb->config->gpio_vrsel, 0);

	usb_nop_xceiv_register();
405
	musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
406
	if (IS_ERR_OR_NULL(musb->xceiv)) {
407 408 409 410 411
		gpio_free(musb->config->gpio_vrsel);
		return -ENODEV;
	}

	bfin_musb_reg_init(musb);
412

413 414 415 416
	setup_timer(&musb_conn_timer, musb_conn_timer_handler,
			(unsigned long) musb);

	musb->xceiv->set_power = bfin_musb_set_power;
417 418

	musb->isr = blackfin_interrupt;
419
	musb->double_buffer_not_ok = true;
420 421 422 423

	return 0;
}

424
static int bfin_musb_exit(struct musb *musb)
425 426 427
{
	gpio_free(musb->config->gpio_vrsel);

428
	usb_put_phy(musb->xceiv);
429
	usb_nop_xceiv_unregister();
430 431
	return 0;
}
432

433
static const struct musb_platform_ops bfin_ops = {
434 435 436 437 438 439 440 441 442 443
	.init		= bfin_musb_init,
	.exit		= bfin_musb_exit,

	.enable		= bfin_musb_enable,
	.disable	= bfin_musb_disable,

	.set_mode	= bfin_musb_set_mode,

	.vbus_status	= bfin_musb_vbus_status,
	.set_vbus	= bfin_musb_set_vbus,
444 445

	.adjust_channel_params = bfin_musb_adjust_channel_params,
446
};
447 448 449

static u64 bfin_dmamask = DMA_BIT_MASK(32);

450
static int __devinit bfin_probe(struct platform_device *pdev)
451 452 453
{
	struct musb_hdrc_platform_data	*pdata = pdev->dev.platform_data;
	struct platform_device		*musb;
454
	struct bfin_glue		*glue;
455 456 457

	int				ret = -ENOMEM;

458 459 460 461 462 463
	glue = kzalloc(sizeof(*glue), GFP_KERNEL);
	if (!glue) {
		dev_err(&pdev->dev, "failed to allocate glue context\n");
		goto err0;
	}

464 465 466
	musb = platform_device_alloc("musb-hdrc", -1);
	if (!musb) {
		dev_err(&pdev->dev, "failed to allocate musb device\n");
467
		goto err1;
468 469 470 471 472 473
	}

	musb->dev.parent		= &pdev->dev;
	musb->dev.dma_mask		= &bfin_dmamask;
	musb->dev.coherent_dma_mask	= bfin_dmamask;

474 475 476
	glue->dev			= &pdev->dev;
	glue->musb			= musb;

477 478
	pdata->platform_ops		= &bfin_ops;

479
	platform_set_drvdata(pdev, glue);
480 481 482 483 484

	ret = platform_device_add_resources(musb, pdev->resource,
			pdev->num_resources);
	if (ret) {
		dev_err(&pdev->dev, "failed to add resources\n");
485
		goto err2;
486 487 488 489 490
	}

	ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
	if (ret) {
		dev_err(&pdev->dev, "failed to add platform_data\n");
491
		goto err2;
492 493 494 495 496
	}

	ret = platform_device_add(musb);
	if (ret) {
		dev_err(&pdev->dev, "failed to register musb device\n");
497
		goto err2;
498 499 500 501
	}

	return 0;

502
err2:
503 504
	platform_device_put(musb);

505 506 507
err1:
	kfree(glue);

508 509 510 511
err0:
	return ret;
}

512
static int __devexit bfin_remove(struct platform_device *pdev)
513
{
514
	struct bfin_glue		*glue = platform_get_drvdata(pdev);
515

516 517 518
	platform_device_del(glue->musb);
	platform_device_put(glue->musb);
	kfree(glue);
519 520 521 522

	return 0;
}

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
#ifdef CONFIG_PM
static int bfin_suspend(struct device *dev)
{
	struct bfin_glue	*glue = dev_get_drvdata(dev);
	struct musb		*musb = glue_to_musb(glue);

	if (is_host_active(musb))
		/*
		 * During hibernate gpio_vrsel will change from high to low
		 * low which will generate wakeup event resume the system
		 * immediately.  Set it to 0 before hibernate to avoid this
		 * wakeup event.
		 */
		gpio_set_value(musb->config->gpio_vrsel, 0);

	return 0;
}

static int bfin_resume(struct device *dev)
{
	struct bfin_glue	*glue = dev_get_drvdata(dev);
	struct musb		*musb = glue_to_musb(glue);

	bfin_musb_reg_init(musb);

	return 0;
}

static struct dev_pm_ops bfin_pm_ops = {
	.suspend	= bfin_suspend,
	.resume		= bfin_resume,
};

556
#define DEV_PM_OPS	&bfin_pm_ops
557 558 559 560
#else
#define DEV_PM_OPS	NULL
#endif

561
static struct platform_driver bfin_driver = {
562
	.probe		= bfin_probe,
563 564
	.remove		= __exit_p(bfin_remove),
	.driver		= {
565
		.name	= "musb-blackfin",
566
		.pm	= DEV_PM_OPS,
567 568 569 570 571 572 573 574 575
	},
};

MODULE_DESCRIPTION("Blackfin MUSB Glue Layer");
MODULE_AUTHOR("Bryan Wy <cooloney@kernel.org>");
MODULE_LICENSE("GPL v2");

static int __init bfin_init(void)
{
576
	return platform_driver_register(&bfin_driver);
577
}
578
module_init(bfin_init);
579 580 581 582 583 584

static void __exit bfin_exit(void)
{
	platform_driver_unregister(&bfin_driver);
}
module_exit(bfin_exit);