xilinx_ethlite.c 6.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/*
 * QEMU model of the Xilinx Ethernet Lite MAC.
 *
 * Copyright (c) 2009 Edgar E. Iglesias.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

#include "sysbus.h"
#include "hw.h"
#include "net.h"

#define D(x)
#define R_TX_BUF0     0
#define R_TX_LEN0     (0x07f4 / 4)
#define R_TX_GIE0     (0x07f8 / 4)
#define R_TX_CTRL0    (0x07fc / 4)
#define R_TX_BUF1     (0x0800 / 4)
#define R_TX_LEN1     (0x0ff4 / 4)
#define R_TX_CTRL1    (0x0ffc / 4)

#define R_RX_BUF0     (0x1000 / 4)
#define R_RX_CTRL0    (0x17fc / 4)
#define R_RX_BUF1     (0x1800 / 4)
#define R_RX_CTRL1    (0x1ffc / 4)
#define R_MAX         (0x2000 / 4)

#define GIE_GIE    0x80000000

#define CTRL_I     0x8
#define CTRL_P     0x2
#define CTRL_S     0x1

struct xlx_ethlite
{
    SysBusDevice busdev;
    qemu_irq irq;
54
    NICState *nic;
55
    NICConf conf;
56

G
Gerd Hoffmann 已提交
57 58
    uint32_t c_tx_pingpong;
    uint32_t c_rx_pingpong;
59 60 61 62 63 64 65 66 67 68 69 70 71 72
    unsigned int txbuf;
    unsigned int rxbuf;

    uint32_t regs[R_MAX];
};

static inline void eth_pulse_irq(struct xlx_ethlite *s)
{
    /* Only the first gie reg is active.  */
    if (s->regs[R_TX_GIE0] & GIE_GIE) {
        qemu_irq_pulse(s->irq);
    }
}

A
Anthony Liguori 已提交
73
static uint32_t eth_readl (void *opaque, target_phys_addr_t addr)
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
{
    struct xlx_ethlite *s = opaque;
    uint32_t r = 0;

    addr >>= 2;

    switch (addr)
    {
        case R_TX_GIE0:
        case R_TX_LEN0:
        case R_TX_LEN1:
        case R_TX_CTRL1:
        case R_TX_CTRL0:
        case R_RX_CTRL1:
        case R_RX_CTRL0:
            r = s->regs[addr];
            D(qemu_log("%s %x=%x\n", __func__, addr * 4, r));
            break;

        default:
94
            r = tswap32(s->regs[addr]);
95 96 97 98 99 100
            break;
    }
    return r;
}

static void
A
Anthony Liguori 已提交
101
eth_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
102 103 104 105 106 107 108 109 110 111 112 113 114 115
{
    struct xlx_ethlite *s = opaque;
    unsigned int base = 0;

    addr >>= 2;
    switch (addr) 
    {
        case R_TX_CTRL0:
        case R_TX_CTRL1:
            if (addr == R_TX_CTRL1)
                base = 0x800 / 4;

            D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value));
            if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
116
                qemu_send_packet(&s->nic->nc,
117 118 119 120 121 122
                                 (void *) &s->regs[base],
                                 s->regs[base + R_TX_LEN0]);
                D(qemu_log("eth_tx %d\n", s->regs[base + R_TX_LEN0]));
                if (s->regs[base + R_TX_CTRL0] & CTRL_I)
                    eth_pulse_irq(s);
            } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
123
                memcpy(&s->conf.macaddr.a[0], &s->regs[base], 6);
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
                if (s->regs[base + R_TX_CTRL0] & CTRL_I)
                    eth_pulse_irq(s);
            }

            /* We are fast and get ready pretty much immediately so
               we actually never flip the S nor P bits to one.  */
            s->regs[addr] = value & ~(CTRL_P | CTRL_S);
            break;

        /* Keep these native.  */
        case R_TX_LEN0:
        case R_TX_LEN1:
        case R_TX_GIE0:
        case R_RX_CTRL0:
        case R_RX_CTRL1:
            D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value));
            s->regs[addr] = value;
            break;

        default:
144
            s->regs[addr] = tswap32(value);
145 146 147 148
            break;
    }
}

149
static CPUReadMemoryFunc * const eth_read[] = {
150 151 152
    NULL, NULL, &eth_readl,
};

153
static CPUWriteMemoryFunc * const eth_write[] = {
154 155 156
    NULL, NULL, &eth_writel,
};

157
static int eth_can_rx(VLANClientState *nc)
158
{
159
    struct xlx_ethlite *s = DO_UPCAST(NICState, nc, nc)->opaque;
160 161 162 163 164
    int r;
    r = !(s->regs[R_RX_CTRL0] & CTRL_S);
    return r;
}

165
static ssize_t eth_rx(VLANClientState *nc, const uint8_t *buf, size_t size)
166
{
167
    struct xlx_ethlite *s = DO_UPCAST(NICState, nc, nc)->opaque;
168 169 170
    unsigned int rxbase = s->rxbuf * (0x800 / 4);

    /* DA filter.  */
171
    if (!(buf[0] & 0x80) && memcmp(&s->conf.macaddr.a[0], buf, 6))
172
        return size;
173 174 175

    if (s->regs[rxbase + R_RX_CTRL0] & CTRL_S) {
        D(qemu_log("ethlite lost packet %x\n", s->regs[R_RX_CTRL0]));
176
        return -1;
177 178 179 180 181 182 183 184 185 186 187
    }

    D(qemu_log("%s %d rxbase=%x\n", __func__, size, rxbase));
    memcpy(&s->regs[rxbase + R_RX_BUF0], buf, size);

    s->regs[rxbase + R_RX_CTRL0] |= CTRL_S;
    if (s->regs[rxbase + R_RX_CTRL0] & CTRL_I)
        eth_pulse_irq(s);

    /* If c_rx_pingpong was set flip buffers.  */
    s->rxbuf ^= s->c_rx_pingpong;
188
    return size;
189 190
}

191
static void eth_cleanup(VLANClientState *nc)
192
{
193
    struct xlx_ethlite *s = DO_UPCAST(NICState, nc, nc)->opaque;
194

195
    s->nic = NULL;
196 197
}

198 199 200 201 202 203 204 205
static NetClientInfo net_xilinx_ethlite_info = {
    .type = NET_CLIENT_TYPE_NIC,
    .size = sizeof(NICState),
    .can_receive = eth_can_rx,
    .receive = eth_rx,
    .cleanup = eth_cleanup,
};

206
static int xilinx_ethlite_init(SysBusDevice *dev)
207 208 209 210 211 212 213
{
    struct xlx_ethlite *s = FROM_SYSBUS(typeof (*s), dev);
    int regs;

    sysbus_init_irq(dev, &s->irq);
    s->rxbuf = 0;

214
    regs = cpu_register_io_memory(eth_read, eth_write, s, DEVICE_NATIVE_ENDIAN);
215 216
    sysbus_init_mmio(dev, R_MAX * 4, regs);

217
    qemu_macaddr_default_if_unset(&s->conf.macaddr);
218 219 220
    s->nic = qemu_new_nic(&net_xilinx_ethlite_info, &s->conf,
                          dev->qdev.info->name, dev->qdev.id, s);
    qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
221
    return 0;
222 223
}

G
Gerd Hoffmann 已提交
224 225 226 227 228
static SysBusDeviceInfo xilinx_ethlite_info = {
    .init = xilinx_ethlite_init,
    .qdev.name  = "xilinx,ethlite",
    .qdev.size  = sizeof(struct xlx_ethlite),
    .qdev.props = (Property[]) {
229 230
        DEFINE_PROP_UINT32("txpingpong", struct xlx_ethlite, c_tx_pingpong, 1),
        DEFINE_PROP_UINT32("rxpingpong", struct xlx_ethlite, c_rx_pingpong, 1),
231
        DEFINE_NIC_PROPERTIES(struct xlx_ethlite, conf),
232
        DEFINE_PROP_END_OF_LIST(),
G
Gerd Hoffmann 已提交
233 234 235
    }
};

236 237
static void xilinx_ethlite_register(void)
{
G
Gerd Hoffmann 已提交
238
    sysbus_register_withprop(&xilinx_ethlite_info);
239 240 241
}

device_init(xilinx_ethlite_register)