pci.c 42.3 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * QEMU PCI bus manager
 *
 * Copyright (c) 2004 Fabrice Bellard
 * 
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
#include "vl.h"

//#define DEBUG_PCI

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
#define PCI_VENDOR_ID		0x00	/* 16 bits */
#define PCI_DEVICE_ID		0x02	/* 16 bits */
#define PCI_COMMAND		0x04	/* 16 bits */
#define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
#define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
#define PCI_CLASS_DEVICE        0x0a    /* Device class */
#define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
#define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
#define PCI_MIN_GNT		0x3e	/* 8 bits */
#define PCI_MAX_LAT		0x3f	/* 8 bits */

/* just used for simpler irq handling. */
#define PCI_DEVICES_MAX 64
#define PCI_IRQ_WORDS   ((PCI_DEVICES_MAX + 31) / 32)

43 44 45 46 47 48 49 50
struct PCIBus {
    int bus_num;
    int devfn_min;
    void (*set_irq)(PCIDevice *pci_dev, int irq_num, int level);
    uint32_t config_reg; /* XXX: suppress */
    openpic_t *openpic; /* XXX: suppress */
    PCIDevice *devices[256];
};
B
bellard 已提交
51 52

target_phys_addr_t pci_mem_base;
53 54
static int pci_irq_index;
static uint32_t pci_irq_levels[4][PCI_IRQ_WORDS];
55 56 57 58 59 60 61 62 63
static PCIBus *first_bus;

static PCIBus *pci_register_bus(void)
{
    PCIBus *bus;
    bus = qemu_mallocz(sizeof(PCIBus));
    first_bus = bus;
    return bus;
}
B
bellard 已提交
64

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
void generic_pci_save(QEMUFile* f, void *opaque)
{
    PCIDevice* s=(PCIDevice*)opaque;

    qemu_put_buffer(f, s->config, 256);
}

int generic_pci_load(QEMUFile* f, void *opaque, int version_id)
{
    PCIDevice* s=(PCIDevice*)opaque;

    if (version_id != 1)
        return -EINVAL;

    qemu_get_buffer(f, s->config, 256);
    return 0;
}

B
bellard 已提交
83
/* -1 for devfn means auto assign */
84 85
PCIDevice *pci_register_device(PCIBus *bus, const char *name, 
                               int instance_size, int devfn,
B
bellard 已提交
86 87 88
                               PCIConfigReadFunc *config_read, 
                               PCIConfigWriteFunc *config_write)
{
89
    PCIDevice *pci_dev;
B
bellard 已提交
90

91 92 93
    if (pci_irq_index >= PCI_DEVICES_MAX)
        return NULL;
    
B
bellard 已提交
94
    if (devfn < 0) {
95 96
        for(devfn = bus->devfn_min ; devfn < 256; devfn += 8) {
            if (!bus->devices[devfn])
B
bellard 已提交
97 98 99 100 101 102 103 104
                goto found;
        }
        return NULL;
    found: ;
    }
    pci_dev = qemu_mallocz(instance_size);
    if (!pci_dev)
        return NULL;
105
    pci_dev->bus = bus;
B
bellard 已提交
106 107
    pci_dev->devfn = devfn;
    pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
108 109 110 111 112

    if (!config_read)
        config_read = pci_default_read_config;
    if (!config_write)
        config_write = pci_default_write_config;
B
bellard 已提交
113 114
    pci_dev->config_read = config_read;
    pci_dev->config_write = config_write;
115
    pci_dev->irq_index = pci_irq_index++;
116
    bus->devices[devfn] = pci_dev;
B
bellard 已提交
117 118 119 120 121 122 123 124 125
    return pci_dev;
}

void pci_register_io_region(PCIDevice *pci_dev, int region_num, 
                            uint32_t size, int type, 
                            PCIMapIORegionFunc *map_func)
{
    PCIIORegion *r;

126
    if ((unsigned int)region_num >= PCI_NUM_REGIONS)
B
bellard 已提交
127 128 129 130 131 132 133 134
        return;
    r = &pci_dev->io_regions[region_num];
    r->addr = -1;
    r->size = size;
    r->type = type;
    r->map_func = map_func;
}

135
static void pci_addr_writel(void* opaque, uint32_t addr, uint32_t val)
B
bellard 已提交
136
{
137
    PCIBus *s = opaque;
B
bellard 已提交
138 139 140
    s->config_reg = val;
}

141
static uint32_t pci_addr_readl(void* opaque, uint32_t addr)
B
bellard 已提交
142
{
143
    PCIBus *s = opaque;
B
bellard 已提交
144 145 146
    return s->config_reg;
}

147 148 149 150
static void pci_update_mappings(PCIDevice *d)
{
    PCIIORegion *r;
    int cmd, i;
151
    uint32_t last_addr, new_addr, config_ofs;
152 153
    
    cmd = le16_to_cpu(*(uint16_t *)(d->config + PCI_COMMAND));
154
    for(i = 0; i < PCI_NUM_REGIONS; i++) {
155
        r = &d->io_regions[i];
156 157 158 159 160
        if (i == PCI_ROM_SLOT) {
            config_ofs = 0x30;
        } else {
            config_ofs = 0x10 + i * 4;
        }
161 162 163 164
        if (r->size != 0) {
            if (r->type & PCI_ADDRESS_SPACE_IO) {
                if (cmd & PCI_COMMAND_IO) {
                    new_addr = le32_to_cpu(*(uint32_t *)(d->config + 
165
                                                         config_ofs));
166 167 168 169 170 171 172 173 174 175 176 177 178
                    new_addr = new_addr & ~(r->size - 1);
                    last_addr = new_addr + r->size - 1;
                    /* NOTE: we have only 64K ioports on PC */
                    if (last_addr <= new_addr || new_addr == 0 ||
                        last_addr >= 0x10000) {
                        new_addr = -1;
                    }
                } else {
                    new_addr = -1;
                }
            } else {
                if (cmd & PCI_COMMAND_MEMORY) {
                    new_addr = le32_to_cpu(*(uint32_t *)(d->config + 
179 180 181 182
                                                         config_ofs));
                    /* the ROM slot has a specific enable bit */
                    if (i == PCI_ROM_SLOT && !(new_addr & 1))
                        goto no_mem_map;
183 184 185 186 187 188 189 190 191 192 193
                    new_addr = new_addr & ~(r->size - 1);
                    last_addr = new_addr + r->size - 1;
                    /* NOTE: we do not support wrapping */
                    /* XXX: as we cannot support really dynamic
                       mappings, we handle specific values as invalid
                       mappings. */
                    if (last_addr <= new_addr || new_addr == 0 ||
                        last_addr == -1) {
                        new_addr = -1;
                    }
                } else {
194
                no_mem_map:
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
                    new_addr = -1;
                }
            }
            /* now do the real mapping */
            if (new_addr != r->addr) {
                if (r->addr != -1) {
                    if (r->type & PCI_ADDRESS_SPACE_IO) {
                        int class;
                        /* NOTE: specific hack for IDE in PC case:
                           only one byte must be mapped. */
                        class = d->config[0x0a] | (d->config[0x0b] << 8);
                        if (class == 0x0101 && r->size == 4) {
                            isa_unassign_ioport(r->addr + 2, 1);
                        } else {
                            isa_unassign_ioport(r->addr, r->size);
                        }
                    } else {
                        cpu_register_physical_memory(r->addr + pci_mem_base, 
                                                     r->size, 
                                                     IO_MEM_UNASSIGNED);
                    }
                }
                r->addr = new_addr;
                if (r->addr != -1) {
                    r->map_func(d, i, r->addr, r->size, r->type);
                }
            }
        }
    }
}

uint32_t pci_default_read_config(PCIDevice *d, 
                                 uint32_t address, int len)
B
bellard 已提交
228
{
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
    uint32_t val;
    switch(len) {
    case 1:
        val = d->config[address];
        break;
    case 2:
        val = le16_to_cpu(*(uint16_t *)(d->config + address));
        break;
    default:
    case 4:
        val = le32_to_cpu(*(uint32_t *)(d->config + address));
        break;
    }
    return val;
}

void pci_default_write_config(PCIDevice *d, 
                              uint32_t address, uint32_t val, int len)
{
    int can_write, i;
B
bellard 已提交
249
    uint32_t end, addr;
250

251 252
    if (len == 4 && ((address >= 0x10 && address < 0x10 + 4 * 6) || 
                     (address >= 0x30 && address < 0x34))) {
253 254 255
        PCIIORegion *r;
        int reg;

256 257 258 259 260
        if ( address >= 0x30 ) {
            reg = PCI_ROM_SLOT;
        }else{
            reg = (address - 0x10) >> 2;
        }
261 262 263 264
        r = &d->io_regions[reg];
        if (r->size == 0)
            goto default_config;
        /* compute the stored value */
265 266 267 268 269 270 271 272
        if (reg == PCI_ROM_SLOT) {
            /* keep ROM enable bit */
            val &= (~(r->size - 1)) | 1;
        } else {
            val &= ~(r->size - 1);
            val |= r->type;
        }
        *(uint32_t *)(d->config + address) = cpu_to_le32(val);
273
        pci_update_mappings(d);
B
bellard 已提交
274
        return;
275 276 277
    }
 default_config:
    /* not efficient, but simple */
B
bellard 已提交
278
    addr = address;
279 280
    for(i = 0; i < len; i++) {
        /* default read/write accesses */
281
        switch(d->config[0x0e]) {
282
        case 0x00:
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
        case 0x80:
            switch(addr) {
            case 0x00:
            case 0x01:
            case 0x02:
            case 0x03:
            case 0x08:
            case 0x09:
            case 0x0a:
            case 0x0b:
            case 0x0e:
            case 0x10 ... 0x27: /* base */
            case 0x30 ... 0x33: /* rom */
            case 0x3d:
                can_write = 0;
                break;
            default:
                can_write = 1;
                break;
            }
303 304
            break;
        default:
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
        case 0x01:
            switch(addr) {
            case 0x00:
            case 0x01:
            case 0x02:
            case 0x03:
            case 0x08:
            case 0x09:
            case 0x0a:
            case 0x0b:
            case 0x0e:
            case 0x38 ... 0x3b: /* rom */
            case 0x3d:
                can_write = 0;
                break;
            default:
                can_write = 1;
                break;
            }
324 325 326
            break;
        }
        if (can_write) {
B
bellard 已提交
327
            d->config[addr] = val;
328
        }
B
bellard 已提交
329
        addr++;
330 331 332 333 334 335 336
        val >>= 8;
    }

    end = address + len;
    if (end > PCI_COMMAND && address < (PCI_COMMAND + 2)) {
        /* if the command register is modified, we must modify the mappings */
        pci_update_mappings(d);
B
bellard 已提交
337 338 339 340 341 342
    }
}

static void pci_data_write(void *opaque, uint32_t addr, 
                           uint32_t val, int len)
{
343 344 345
    PCIBus *s = opaque;
    PCIDevice *pci_dev;
    int config_addr, bus_num;
B
bellard 已提交
346 347 348 349 350 351 352 353 354 355 356
    
#if defined(DEBUG_PCI) && 0
    printf("pci_data_write: addr=%08x val=%08x len=%d\n",
           s->config_reg, val, len);
#endif
    if (!(s->config_reg & (1 << 31))) {
        return;
    }
    if ((s->config_reg & 0x3) != 0) {
        return;
    }
357 358
    bus_num = (s->config_reg >> 16) & 0xff;
    if (bus_num != 0)
B
bellard 已提交
359
        return;
360
    pci_dev = s->devices[(s->config_reg >> 8) & 0xff];
B
bellard 已提交
361 362 363 364 365 366 367
    if (!pci_dev)
        return;
    config_addr = (s->config_reg & 0xfc) | (addr & 3);
#if defined(DEBUG_PCI)
    printf("pci_config_write: %s: addr=%02x val=%08x len=%d\n",
           pci_dev->name, config_addr, val, len);
#endif
368
    pci_dev->config_write(pci_dev, config_addr, val, len);
B
bellard 已提交
369 370 371 372 373
}

static uint32_t pci_data_read(void *opaque, uint32_t addr, 
                              int len)
{
374 375 376
    PCIBus *s = opaque;
    PCIDevice *pci_dev;
    int config_addr, bus_num;
B
bellard 已提交
377 378 379 380 381 382
    uint32_t val;

    if (!(s->config_reg & (1 << 31)))
        goto fail;
    if ((s->config_reg & 0x3) != 0)
        goto fail;
383 384
    bus_num = (s->config_reg >> 16) & 0xff;
    if (bus_num != 0)
B
bellard 已提交
385
        goto fail;
386
    pci_dev = s->devices[(s->config_reg >> 8) & 0xff];
B
bellard 已提交
387 388
    if (!pci_dev) {
    fail:
389 390 391 392 393 394 395 396 397 398 399 400
        switch(len) {
        case 1:
            val = 0xff;
            break;
        case 2:
            val = 0xffff;
            break;
        default:
        case 4:
            val = 0xffffffff;
            break;
        }
B
bellard 已提交
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
        goto the_end;
    }
    config_addr = (s->config_reg & 0xfc) | (addr & 3);
    val = pci_dev->config_read(pci_dev, config_addr, len);
#if defined(DEBUG_PCI)
    printf("pci_config_read: %s: addr=%02x val=%08x len=%d\n",
           pci_dev->name, config_addr, val, len);
#endif
 the_end:
#if defined(DEBUG_PCI) && 0
    printf("pci_data_read: addr=%08x val=%08x len=%d\n",
           s->config_reg, val, len);
#endif
    return val;
}

static void pci_data_writeb(void* opaque, uint32_t addr, uint32_t val)
{
    pci_data_write(opaque, addr, val, 1);
}

static void pci_data_writew(void* opaque, uint32_t addr, uint32_t val)
{
    pci_data_write(opaque, addr, val, 2);
}

static void pci_data_writel(void* opaque, uint32_t addr, uint32_t val)
{
    pci_data_write(opaque, addr, val, 4);
}

static uint32_t pci_data_readb(void* opaque, uint32_t addr)
{
    return pci_data_read(opaque, addr, 1);
}

static uint32_t pci_data_readw(void* opaque, uint32_t addr)
{
    return pci_data_read(opaque, addr, 2);
}

static uint32_t pci_data_readl(void* opaque, uint32_t addr)
{
    return pci_data_read(opaque, addr, 4);
}

/* i440FX PCI bridge */

449 450 451
static void piix3_set_irq(PCIDevice *pci_dev, int irq_num, int level);

PCIBus *i440fx_init(void)
B
bellard 已提交
452
{
453
    PCIBus *s;
B
bellard 已提交
454 455
    PCIDevice *d;

456 457 458
    s = pci_register_bus();
    s->set_irq = piix3_set_irq;

459 460
    register_ioport_write(0xcf8, 4, 4, pci_addr_writel, s);
    register_ioport_read(0xcf8, 4, 4, pci_addr_readl, s);
B
bellard 已提交
461 462 463 464 465 466 467 468

    register_ioport_write(0xcfc, 4, 1, pci_data_writeb, s);
    register_ioport_write(0xcfc, 4, 2, pci_data_writew, s);
    register_ioport_write(0xcfc, 4, 4, pci_data_writel, s);
    register_ioport_read(0xcfc, 4, 1, pci_data_readb, s);
    register_ioport_read(0xcfc, 4, 2, pci_data_readw, s);
    register_ioport_read(0xcfc, 4, 4, pci_data_readl, s);

469
    d = pci_register_device(s, "i440FX", sizeof(PCIDevice), 0, 
470
                            NULL, NULL);
B
bellard 已提交
471 472 473 474 475 476

    d->config[0x00] = 0x86; // vendor_id
    d->config[0x01] = 0x80;
    d->config[0x02] = 0x37; // device_id
    d->config[0x03] = 0x12;
    d->config[0x08] = 0x02; // revision
B
bellard 已提交
477
    d->config[0x0a] = 0x00; // class_sub = host2pci
B
bellard 已提交
478
    d->config[0x0b] = 0x06; // class_base = PCI_bridge
B
bellard 已提交
479
    d->config[0x0e] = 0x00; // header_type
480
    return s;
B
bellard 已提交
481 482
}

483 484 485 486 487 488 489 490
/* PIIX3 PCI to ISA bridge */

typedef struct PIIX3State {
    PCIDevice dev;
} PIIX3State;

PIIX3State *piix3_state;

491 492 493 494 495 496
/* return the global irq number corresponding to a given device irq
   pin. We could also use the bus number to have a more precise
   mapping. */
static inline int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
{
    int slot_addend;
B
bellard 已提交
497
    slot_addend = (pci_dev->devfn >> 3) - 1;
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
    return (irq_num + slot_addend) & 3;
}

static void piix3_set_irq(PCIDevice *pci_dev, int irq_num, int level)
{
    int irq_index, shift, pic_irq, pic_level;
    uint32_t *p;

    irq_num = pci_slot_get_pirq(pci_dev, irq_num);
    irq_index = pci_dev->irq_index;
    p = &pci_irq_levels[irq_num][irq_index >> 5];
    shift = (irq_index & 0x1f);
    *p = (*p & ~(1 << shift)) | (level << shift);

    /* now we change the pic irq level according to the piix irq mappings */
    pic_irq = piix3_state->dev.config[0x60 + irq_num];
    if (pic_irq < 16) {
        /* the pic level is the logical OR of all the PCI irqs mapped
           to it */
        pic_level = 0;
#if (PCI_IRQ_WORDS == 2)
        pic_level = ((pci_irq_levels[irq_num][0] | 
                      pci_irq_levels[irq_num][1]) != 0);
#else
        {
            int i;
            pic_level = 0;
            for(i = 0; i < PCI_IRQ_WORDS; i++) {
                if (pci_irq_levels[irq_num][i]) {
                    pic_level = 1;
                    break;
                }
            }
        }
#endif
        pic_set_irq(pic_irq, pic_level);
    }
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static void piix3_reset(PIIX3State *d)
{
    uint8_t *pci_conf = d->dev.config;

    pci_conf[0x04] = 0x07; // master, memory and I/O
    pci_conf[0x05] = 0x00;
    pci_conf[0x06] = 0x00;
    pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
    pci_conf[0x4c] = 0x4d;
    pci_conf[0x4e] = 0x03;
    pci_conf[0x4f] = 0x00;
    pci_conf[0x60] = 0x80;
    pci_conf[0x69] = 0x02;
    pci_conf[0x70] = 0x80;
    pci_conf[0x76] = 0x0c;
    pci_conf[0x77] = 0x0c;
    pci_conf[0x78] = 0x02;
    pci_conf[0x79] = 0x00;
    pci_conf[0x80] = 0x00;
    pci_conf[0x82] = 0x00;
    pci_conf[0xa0] = 0x08;
    pci_conf[0xa0] = 0x08;
    pci_conf[0xa2] = 0x00;
    pci_conf[0xa3] = 0x00;
    pci_conf[0xa4] = 0x00;
    pci_conf[0xa5] = 0x00;
    pci_conf[0xa6] = 0x00;
    pci_conf[0xa7] = 0x00;
    pci_conf[0xa8] = 0x0f;
    pci_conf[0xaa] = 0x00;
    pci_conf[0xab] = 0x00;
    pci_conf[0xac] = 0x00;
    pci_conf[0xae] = 0x00;
}

572
void piix3_init(PCIBus *bus)
573 574 575 576
{
    PIIX3State *d;
    uint8_t *pci_conf;

577 578
    d = (PIIX3State *)pci_register_device(bus, "PIIX3", sizeof(PIIX3State),
                                          -1, NULL, NULL);
579 580
    register_savevm("PIIX3", 0, 1, generic_pci_save, generic_pci_load, d);

581 582 583 584 585 586 587 588 589 590 591 592 593 594
    piix3_state = d;
    pci_conf = d->dev.config;

    pci_conf[0x00] = 0x86; // Intel
    pci_conf[0x01] = 0x80;
    pci_conf[0x02] = 0x00; // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
    pci_conf[0x03] = 0x70;
    pci_conf[0x0a] = 0x01; // class_sub = PCI_ISA
    pci_conf[0x0b] = 0x06; // class_base = PCI_bridge
    pci_conf[0x0e] = 0x80; // header_type = PCI_multifunction, generic

    piix3_reset(d);
}

B
bellard 已提交
595 596
/* PREP pci init */

597
static inline void set_config(PCIBus *s, target_phys_addr_t addr)
B
bellard 已提交
598 599 600 601 602 603 604 605 606 607 608
{
    int devfn, i;

    for(i = 0; i < 11; i++) {
        if ((addr & (1 << (11 + i))) != 0)
            break;
    }
    devfn = ((addr >> 8) & 7) | (i << 3);
    s->config_reg = 0x80000000 | (addr & 0xfc) | (devfn << 8);
}

609
static void PPC_PCIIO_writeb (void *opaque, target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
610
{
611
    PCIBus *s = opaque;
B
bellard 已提交
612 613 614 615
    set_config(s, addr);
    pci_data_write(s, addr, val, 1);
}

616
static void PPC_PCIIO_writew (void *opaque, target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
617
{
618
    PCIBus *s = opaque;
B
bellard 已提交
619 620 621 622 623 624 625
    set_config(s, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    pci_data_write(s, addr, val, 2);
}

626
static void PPC_PCIIO_writel (void *opaque, target_phys_addr_t addr, uint32_t val)
B
bellard 已提交
627
{
628
    PCIBus *s = opaque;
B
bellard 已提交
629 630 631 632 633 634 635
    set_config(s, addr);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    pci_data_write(s, addr, val, 4);
}

636
static uint32_t PPC_PCIIO_readb (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
637
{
638
    PCIBus *s = opaque;
B
bellard 已提交
639 640 641 642 643 644
    uint32_t val;
    set_config(s, addr);
    val = pci_data_read(s, addr, 1);
    return val;
}

645
static uint32_t PPC_PCIIO_readw (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
646
{
647
    PCIBus *s = opaque;
B
bellard 已提交
648 649 650 651 652 653 654 655 656
    uint32_t val;
    set_config(s, addr);
    val = pci_data_read(s, addr, 2);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    return val;
}

657
static uint32_t PPC_PCIIO_readl (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
658
{
659
    PCIBus *s = opaque;
B
bellard 已提交
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
    uint32_t val;
    set_config(s, addr);
    val = pci_data_read(s, addr, 4);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    return val;
}

static CPUWriteMemoryFunc *PPC_PCIIO_write[] = {
    &PPC_PCIIO_writeb,
    &PPC_PCIIO_writew,
    &PPC_PCIIO_writel,
};

static CPUReadMemoryFunc *PPC_PCIIO_read[] = {
    &PPC_PCIIO_readb,
    &PPC_PCIIO_readw,
    &PPC_PCIIO_readl,
};

681 682 683 684 685 686 687 688
static void prep_set_irq(PCIDevice *d, int irq_num, int level)
{
    /* XXX: we do not simulate the hardware - we rely on the BIOS to
       set correctly for irq line field */
    pic_set_irq(d->config[PCI_INTERRUPT_LINE], level);
}

PCIBus *pci_prep_init(void)
B
bellard 已提交
689
{
690
    PCIBus *s;
B
bellard 已提交
691 692 693
    PCIDevice *d;
    int PPC_io_memory;

694 695 696
    s = pci_register_bus();
    s->set_irq = prep_set_irq;

B
bellard 已提交
697 698 699 700 701 702 703 704 705 706
    register_ioport_write(0xcf8, 4, 4, pci_addr_writel, s);
    register_ioport_read(0xcf8, 4, 4, pci_addr_readl, s);

    register_ioport_write(0xcfc, 4, 1, pci_data_writeb, s);
    register_ioport_write(0xcfc, 4, 2, pci_data_writew, s);
    register_ioport_write(0xcfc, 4, 4, pci_data_writel, s);
    register_ioport_read(0xcfc, 4, 1, pci_data_readb, s);
    register_ioport_read(0xcfc, 4, 2, pci_data_readw, s);
    register_ioport_read(0xcfc, 4, 4, pci_data_readl, s);

707 708
    PPC_io_memory = cpu_register_io_memory(0, PPC_PCIIO_read, 
                                           PPC_PCIIO_write, s);
B
bellard 已提交
709 710
    cpu_register_physical_memory(0x80800000, 0x00400000, PPC_io_memory);

711
    d = pci_register_device(s, "PREP PCI Bridge", sizeof(PCIDevice), 0,
B
bellard 已提交
712 713 714 715 716 717 718 719 720 721 722
                            NULL, NULL);

    /* XXX: put correct IDs */
    d->config[0x00] = 0x11; // vendor_id
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x26; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x02; // revision
    d->config[0x0a] = 0x04; // class_sub = pci2pci
    d->config[0x0b] = 0x06; // class_base = PCI_bridge
    d->config[0x0e] = 0x01; // header_type
723
    return s;
B
bellard 已提交
724 725 726 727 728
}


/* pmac pci init */

729
#if 0
B
bellard 已提交
730 731 732
/* Grackle PCI host */
static void pci_grackle_config_writel (void *opaque, target_phys_addr_t addr,
                                       uint32_t val)
B
bellard 已提交
733
{
734
    PCIBus *s = opaque;
B
bellard 已提交
735 736 737 738 739 740
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    s->config_reg = val;
}

B
bellard 已提交
741
static uint32_t pci_grackle_config_readl (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
742
{
743
    PCIBus *s = opaque;
B
bellard 已提交
744 745 746 747 748 749 750 751 752
    uint32_t val;

    val = s->config_reg;
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    return val;
}

B
bellard 已提交
753 754 755 756
static CPUWriteMemoryFunc *pci_grackle_config_write[] = {
    &pci_grackle_config_writel,
    &pci_grackle_config_writel,
    &pci_grackle_config_writel,
B
bellard 已提交
757 758
};

B
bellard 已提交
759 760 761 762
static CPUReadMemoryFunc *pci_grackle_config_read[] = {
    &pci_grackle_config_readl,
    &pci_grackle_config_readl,
    &pci_grackle_config_readl,
B
bellard 已提交
763 764
};

B
bellard 已提交
765 766
static void pci_grackle_writeb (void *opaque, target_phys_addr_t addr,
                                uint32_t val)
B
bellard 已提交
767
{
768
    PCIBus *s = opaque;
B
bellard 已提交
769 770 771
    pci_data_write(s, addr, val, 1);
}

B
bellard 已提交
772 773
static void pci_grackle_writew (void *opaque, target_phys_addr_t addr,
                                uint32_t val)
B
bellard 已提交
774
{
775
    PCIBus *s = opaque;
B
bellard 已提交
776 777 778 779 780 781
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    pci_data_write(s, addr, val, 2);
}

B
bellard 已提交
782 783
static void pci_grackle_writel (void *opaque, target_phys_addr_t addr,
                                uint32_t val)
B
bellard 已提交
784
{
785
    PCIBus *s = opaque;
B
bellard 已提交
786 787 788 789 790 791
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    pci_data_write(s, addr, val, 4);
}

B
bellard 已提交
792
static uint32_t pci_grackle_readb (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
793
{
794
    PCIBus *s = opaque;
B
bellard 已提交
795 796 797 798 799
    uint32_t val;
    val = pci_data_read(s, addr, 1);
    return val;
}

B
bellard 已提交
800
static uint32_t pci_grackle_readw (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
801
{
802
    PCIBus *s = opaque;
B
bellard 已提交
803 804 805 806 807 808 809 810
    uint32_t val;
    val = pci_data_read(s, addr, 2);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    return val;
}

B
bellard 已提交
811 812
static uint32_t pci_grackle_readl (void *opaque, target_phys_addr_t addr)
{
813
    PCIBus *s = opaque;
B
bellard 已提交
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
    uint32_t val;

    val = pci_data_read(s, addr, 4);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    return val;
}

static CPUWriteMemoryFunc *pci_grackle_write[] = {
    &pci_grackle_writeb,
    &pci_grackle_writew,
    &pci_grackle_writel,
};

static CPUReadMemoryFunc *pci_grackle_read[] = {
    &pci_grackle_readb,
    &pci_grackle_readw,
    &pci_grackle_readl,
};
834
#endif
B
bellard 已提交
835 836 837 838 839

/* Uninorth PCI host (for all Mac99 and newer machines */
static void pci_unin_main_config_writel (void *opaque, target_phys_addr_t addr,
                                         uint32_t val)
{
840
    PCIBus *s = opaque;
B
bellard 已提交
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
    int i;

#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif

    for (i = 11; i < 32; i++) {
        if ((val & (1 << i)) != 0)
            break;
    }
#if 0
    s->config_reg = 0x80000000 | (1 << 16) | (val & 0x7FC) | (i << 11);
#else
    s->config_reg = 0x80000000 | (0 << 16) | (val & 0x7FC) | (i << 11);
#endif
}

static uint32_t pci_unin_main_config_readl (void *opaque,
                                            target_phys_addr_t addr)
{
861
    PCIBus *s = opaque;
B
bellard 已提交
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
    uint32_t val;
    int devfn;

    devfn = (s->config_reg >> 8) & 0xFF;
    val = (1 << (devfn >> 3)) | ((devfn & 0x07) << 8) | (s->config_reg & 0xFC);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif

    return val;
}

static CPUWriteMemoryFunc *pci_unin_main_config_write[] = {
    &pci_unin_main_config_writel,
    &pci_unin_main_config_writel,
    &pci_unin_main_config_writel,
};

static CPUReadMemoryFunc *pci_unin_main_config_read[] = {
    &pci_unin_main_config_readl,
    &pci_unin_main_config_readl,
    &pci_unin_main_config_readl,
};

static void pci_unin_main_writeb (void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
889
    PCIBus *s = opaque;
B
bellard 已提交
890 891 892 893 894 895
    pci_data_write(s, addr & 7, val, 1);
}

static void pci_unin_main_writew (void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
896
    PCIBus *s = opaque;
B
bellard 已提交
897 898 899 900 901 902 903 904 905
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    pci_data_write(s, addr & 7, val, 2);
}

static void pci_unin_main_writel (void *opaque, target_phys_addr_t addr,
                                uint32_t val)
{
906
    PCIBus *s = opaque;
B
bellard 已提交
907 908 909 910 911 912 913 914
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    pci_data_write(s, addr & 7, val, 4);
}

static uint32_t pci_unin_main_readb (void *opaque, target_phys_addr_t addr)
{
915
    PCIBus *s = opaque;
B
bellard 已提交
916 917 918 919 920 921 922 923 924
    uint32_t val;

    val = pci_data_read(s, addr & 7, 1);

    return val;
}

static uint32_t pci_unin_main_readw (void *opaque, target_phys_addr_t addr)
{
925
    PCIBus *s = opaque;
B
bellard 已提交
926 927 928 929 930 931 932 933 934 935 936
    uint32_t val;

    val = pci_data_read(s, addr & 7, 2);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif

    return val;
}

static uint32_t pci_unin_main_readl (void *opaque, target_phys_addr_t addr)
B
bellard 已提交
937
{
938
    PCIBus *s = opaque;
B
bellard 已提交
939 940 941 942 943 944
    uint32_t val;

    val = pci_data_read(s, addr, 4);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
B
bellard 已提交
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960

    return val;
}

static CPUWriteMemoryFunc *pci_unin_main_write[] = {
    &pci_unin_main_writeb,
    &pci_unin_main_writew,
    &pci_unin_main_writel,
};

static CPUReadMemoryFunc *pci_unin_main_read[] = {
    &pci_unin_main_readb,
    &pci_unin_main_readw,
    &pci_unin_main_readl,
};

961 962
#if 0

B
bellard 已提交
963 964 965
static void pci_unin_config_writel (void *opaque, target_phys_addr_t addr,
                                    uint32_t val)
{
966
    PCIBus *s = opaque;
B
bellard 已提交
967 968 969 970 971 972 973 974 975 976

#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    s->config_reg = 0x80000000 | (val & ~0x00000001);
}

static uint32_t pci_unin_config_readl (void *opaque,
                                       target_phys_addr_t addr)
{
977
    PCIBus *s = opaque;
B
bellard 已提交
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
    uint32_t val;

    val = (s->config_reg | 0x00000001) & ~0x80000000;
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif

    return val;
}

static CPUWriteMemoryFunc *pci_unin_config_write[] = {
    &pci_unin_config_writel,
    &pci_unin_config_writel,
    &pci_unin_config_writel,
};

static CPUReadMemoryFunc *pci_unin_config_read[] = {
    &pci_unin_config_readl,
    &pci_unin_config_readl,
    &pci_unin_config_readl,
};

static void pci_unin_writeb (void *opaque, target_phys_addr_t addr,
                             uint32_t val)
{
1003
    PCIBus *s = opaque;
B
bellard 已提交
1004 1005 1006 1007 1008 1009
    pci_data_write(s, addr & 3, val, 1);
}

static void pci_unin_writew (void *opaque, target_phys_addr_t addr,
                             uint32_t val)
{
1010
    PCIBus *s = opaque;
B
bellard 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif
    pci_data_write(s, addr & 3, val, 2);
}

static void pci_unin_writel (void *opaque, target_phys_addr_t addr,
                             uint32_t val)
{
1020
    PCIBus *s = opaque;
B
bellard 已提交
1021 1022 1023 1024 1025 1026 1027 1028
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    pci_data_write(s, addr & 3, val, 4);
}

static uint32_t pci_unin_readb (void *opaque, target_phys_addr_t addr)
{
1029
    PCIBus *s = opaque;
B
bellard 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038
    uint32_t val;

    val = pci_data_read(s, addr & 3, 1);

    return val;
}

static uint32_t pci_unin_readw (void *opaque, target_phys_addr_t addr)
{
1039
    PCIBus *s = opaque;
B
bellard 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
    uint32_t val;

    val = pci_data_read(s, addr & 3, 2);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap16(val);
#endif

    return val;
}

static uint32_t pci_unin_readl (void *opaque, target_phys_addr_t addr)
{
1052
    PCIBus *s = opaque;
B
bellard 已提交
1053 1054 1055 1056 1057 1058 1059
    uint32_t val;

    val = pci_data_read(s, addr & 3, 4);
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif

B
bellard 已提交
1060 1061 1062
    return val;
}

B
bellard 已提交
1063 1064 1065 1066
static CPUWriteMemoryFunc *pci_unin_write[] = {
    &pci_unin_writeb,
    &pci_unin_writew,
    &pci_unin_writel,
B
bellard 已提交
1067 1068
};

B
bellard 已提交
1069 1070 1071 1072
static CPUReadMemoryFunc *pci_unin_read[] = {
    &pci_unin_readb,
    &pci_unin_readw,
    &pci_unin_readl,
B
bellard 已提交
1073
};
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
#endif

static void pmac_set_irq(PCIDevice *d, int irq_num, int level)
{
    openpic_t *openpic;
    /* XXX: we do not simulate the hardware - we rely on the BIOS to
       set correctly for irq line field */
    openpic = d->bus->openpic;
#ifdef TARGET_PPC
    if (openpic)
        openpic_set_irq(openpic, d->config[PCI_INTERRUPT_LINE], level);
#endif
}

void pci_pmac_set_openpic(PCIBus *bus, openpic_t *openpic)
{
    bus->openpic = openpic;
}
B
bellard 已提交
1092

1093
PCIBus *pci_pmac_init(void)
B
bellard 已提交
1094
{
1095
    PCIBus *s;
B
bellard 已提交
1096 1097 1098
    PCIDevice *d;
    int pci_mem_config, pci_mem_data;

B
bellard 已提交
1099 1100
    /* Use values found on a real PowerMac */
    /* Uninorth main bus */
1101 1102 1103
    s = pci_register_bus();
    s->set_irq = pmac_set_irq;

B
bellard 已提交
1104 1105 1106 1107 1108 1109
    pci_mem_config = cpu_register_io_memory(0, pci_unin_main_config_read, 
                                            pci_unin_main_config_write, s);
    pci_mem_data = cpu_register_io_memory(0, pci_unin_main_read,
                                          pci_unin_main_write, s);
    cpu_register_physical_memory(0xf2800000, 0x1000, pci_mem_config);
    cpu_register_physical_memory(0xf2c00000, 0x1000, pci_mem_data);
1110 1111 1112
    s->devfn_min = 11 << 3;
    d = pci_register_device(s, "Uni-north main", sizeof(PCIDevice), 
                            11 << 3, NULL, NULL);
B
bellard 已提交
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
    d->config[0x00] = 0x6b; // vendor_id : Apple
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x1F; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x00; // revision
    d->config[0x0A] = 0x00; // class_sub = pci host
    d->config[0x0B] = 0x06; // class_base = PCI_bridge
    d->config[0x0C] = 0x08; // cache_line_size
    d->config[0x0D] = 0x10; // latency_timer
    d->config[0x0E] = 0x00; // header_type
    d->config[0x34] = 0x00; // capabilities_pointer

#if 0 // XXX: not activated as PPC BIOS doesn't handle mutiple buses properly
    /* pci-to-pci bridge */
    d = pci_register_device("Uni-north bridge", sizeof(PCIDevice), 0, 13 << 3,
                            NULL, NULL);
    d->config[0x00] = 0x11; // vendor_id : TI
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x26; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x05; // revision
    d->config[0x0A] = 0x04; // class_sub = pci2pci
    d->config[0x0B] = 0x06; // class_base = PCI_bridge
    d->config[0x0C] = 0x08; // cache_line_size
    d->config[0x0D] = 0x20; // latency_timer
    d->config[0x0E] = 0x01; // header_type

    d->config[0x18] = 0x01; // primary_bus
    d->config[0x19] = 0x02; // secondary_bus
    d->config[0x1A] = 0x02; // subordinate_bus
    d->config[0x1B] = 0x20; // secondary_latency_timer
    d->config[0x1C] = 0x11; // io_base
    d->config[0x1D] = 0x01; // io_limit
    d->config[0x20] = 0x00; // memory_base
    d->config[0x21] = 0x80;
    d->config[0x22] = 0x00; // memory_limit
    d->config[0x23] = 0x80;
    d->config[0x24] = 0x01; // prefetchable_memory_base
    d->config[0x25] = 0x80;
    d->config[0x26] = 0xF1; // prefectchable_memory_limit
    d->config[0x27] = 0x7F;
    // d->config[0x34] = 0xdc // capabilities_pointer
#endif
#if 0 // XXX: not needed for now
    /* Uninorth AGP bus */
    s = &pci_bridge[1];
    pci_mem_config = cpu_register_io_memory(0, pci_unin_config_read, 
                                            pci_unin_config_write, s);
    pci_mem_data = cpu_register_io_memory(0, pci_unin_read,
                                          pci_unin_write, s);
    cpu_register_physical_memory(0xf0800000, 0x1000, pci_mem_config);
    cpu_register_physical_memory(0xf0c00000, 0x1000, pci_mem_data);

    d = pci_register_device("Uni-north AGP", sizeof(PCIDevice), 0, 11 << 3,
                            NULL, NULL);
    d->config[0x00] = 0x6b; // vendor_id : Apple
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x20; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x00; // revision
    d->config[0x0A] = 0x00; // class_sub = pci host
    d->config[0x0B] = 0x06; // class_base = PCI_bridge
    d->config[0x0C] = 0x08; // cache_line_size
    d->config[0x0D] = 0x10; // latency_timer
    d->config[0x0E] = 0x00; // header_type
    //    d->config[0x34] = 0x80; // capabilities_pointer
#endif
B
bellard 已提交
1180

B
bellard 已提交
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
#if 0 // XXX: not needed for now
    /* Uninorth internal bus */
    s = &pci_bridge[2];
    pci_mem_config = cpu_register_io_memory(0, pci_unin_config_read, 
                                            pci_unin_config_write, s);
    pci_mem_data = cpu_register_io_memory(0, pci_unin_read,
                                          pci_unin_write, s);
    cpu_register_physical_memory(0xf4800000, 0x1000, pci_mem_config);
    cpu_register_physical_memory(0xf4c00000, 0x1000, pci_mem_data);

    d = pci_register_device("Uni-north internal", sizeof(PCIDevice),
                            3, 11 << 3, NULL, NULL);
    d->config[0x00] = 0x6b; // vendor_id : Apple
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x1E; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x00; // revision
    d->config[0x0A] = 0x00; // class_sub = pci host
    d->config[0x0B] = 0x06; // class_base = PCI_bridge
    d->config[0x0C] = 0x08; // cache_line_size
    d->config[0x0D] = 0x10; // latency_timer
    d->config[0x0E] = 0x00; // header_type
    d->config[0x34] = 0x00; // capabilities_pointer
#endif

#if 0 // Grackle ?
B
bellard 已提交
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
    /* same values as PearPC - check this */
    d->config[0x00] = 0x11; // vendor_id
    d->config[0x01] = 0x10;
    d->config[0x02] = 0x26; // device_id
    d->config[0x03] = 0x00;
    d->config[0x08] = 0x02; // revision
    d->config[0x0a] = 0x04; // class_sub = pci2pci
    d->config[0x0b] = 0x06; // class_base = PCI_bridge
    d->config[0x0e] = 0x01; // header_type

    d->config[0x18] = 0x0;  // primary_bus
    d->config[0x19] = 0x1;  // secondary_bus
    d->config[0x1a] = 0x1;  // subordinate_bus
    d->config[0x1c] = 0x10; // io_base
    d->config[0x1d] = 0x20; // io_limit
    
    d->config[0x20] = 0x80; // memory_base
    d->config[0x21] = 0x80;
    d->config[0x22] = 0x90; // memory_limit
    d->config[0x23] = 0x80;
    
    d->config[0x24] = 0x00; // prefetchable_memory_base
    d->config[0x25] = 0x84;
    d->config[0x26] = 0x00; // prefetchable_memory_limit
    d->config[0x27] = 0x85;
B
bellard 已提交
1232
#endif
1233
    return s;
B
bellard 已提交
1234 1235
}

1236 1237 1238 1239
/***********************************************************/
/* generic PCI irq support */

/* 0 <= irq_num <= 3. level must be 0 or 1 */
B
bellard 已提交
1240 1241
void pci_set_irq(PCIDevice *pci_dev, int irq_num, int level)
{
1242 1243
    PCIBus *bus = pci_dev->bus;
    bus->set_irq(pci_dev, irq_num, level);
B
bellard 已提交
1244
}
1245 1246 1247 1248 1249 1250 1251 1252 1253

/***********************************************************/
/* monitor info on PCI */

static void pci_info_device(PCIDevice *d)
{
    int i, class;
    PCIIORegion *r;

B
bellard 已提交
1254
    term_printf("  Bus %2d, device %3d, function %d:\n",
1255
           d->bus->bus_num, d->devfn >> 3, d->devfn & 7);
1256
    class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE)));
B
bellard 已提交
1257
    term_printf("    ");
1258 1259
    switch(class) {
    case 0x0101:
B
bellard 已提交
1260
        term_printf("IDE controller");
1261 1262
        break;
    case 0x0200:
B
bellard 已提交
1263
        term_printf("Ethernet controller");
1264 1265
        break;
    case 0x0300:
B
bellard 已提交
1266
        term_printf("VGA controller");
1267 1268
        break;
    default:
B
bellard 已提交
1269
        term_printf("Class %04x", class);
1270 1271
        break;
    }
B
bellard 已提交
1272
    term_printf(": PCI device %04x:%04x\n",
1273 1274 1275 1276
           le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))),
           le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID))));

    if (d->config[PCI_INTERRUPT_PIN] != 0) {
B
bellard 已提交
1277
        term_printf("      IRQ %d.\n", d->config[PCI_INTERRUPT_LINE]);
1278
    }
1279
    for(i = 0;i < PCI_NUM_REGIONS; i++) {
1280 1281
        r = &d->io_regions[i];
        if (r->size != 0) {
B
bellard 已提交
1282
            term_printf("      BAR%d: ", i);
1283
            if (r->type & PCI_ADDRESS_SPACE_IO) {
B
bellard 已提交
1284
                term_printf("I/O at 0x%04x [0x%04x].\n", 
1285 1286
                       r->addr, r->addr + r->size - 1);
            } else {
B
bellard 已提交
1287
                term_printf("32 bit memory at 0x%08x [0x%08x].\n", 
1288 1289 1290 1291 1292 1293 1294 1295
                       r->addr, r->addr + r->size - 1);
            }
        }
    }
}

void pci_info(void)
{
1296 1297 1298
    PCIBus *bus = first_bus;
    PCIDevice *d;
    int devfn;
1299
    
1300 1301 1302 1303 1304
    if (bus) {
        for(devfn = 0; devfn < 256; devfn++) {
            d = bus->devices[devfn];
            if (d)
                pci_info_device(d);
1305 1306 1307 1308 1309 1310 1311
        }
    }
}

/***********************************************************/
/* XXX: the following should be moved to the PC BIOS */

1312
static __attribute__((unused)) uint32_t isa_inb(uint32_t addr)
1313 1314 1315 1316 1317 1318 1319 1320 1321
{
    return cpu_inb(cpu_single_env, addr);
}

static void isa_outb(uint32_t val, uint32_t addr)
{
    cpu_outb(cpu_single_env, addr, val);
}

1322
static __attribute__((unused)) uint32_t isa_inw(uint32_t addr)
1323 1324 1325 1326
{
    return cpu_inw(cpu_single_env, addr);
}

1327
static __attribute__((unused)) void isa_outw(uint32_t val, uint32_t addr)
1328 1329 1330 1331
{
    cpu_outw(cpu_single_env, addr, val);
}

1332
static __attribute__((unused)) uint32_t isa_inl(uint32_t addr)
1333 1334 1335 1336
{
    return cpu_inl(cpu_single_env, addr);
}

1337
static __attribute__((unused)) void isa_outl(uint32_t val, uint32_t addr)
1338 1339 1340 1341 1342 1343
{
    cpu_outl(cpu_single_env, addr, val);
}

static void pci_config_writel(PCIDevice *d, uint32_t addr, uint32_t val)
{
1344 1345
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1346 1347 1348 1349 1350 1351
        (d->devfn << 8) | addr;
    pci_data_write(s, 0, val, 4);
}

static void pci_config_writew(PCIDevice *d, uint32_t addr, uint32_t val)
{
1352 1353
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1354 1355 1356 1357 1358 1359
        (d->devfn << 8) | (addr & ~3);
    pci_data_write(s, addr & 3, val, 2);
}

static void pci_config_writeb(PCIDevice *d, uint32_t addr, uint32_t val)
{
1360 1361
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1362 1363 1364 1365
        (d->devfn << 8) | (addr & ~3);
    pci_data_write(s, addr & 3, val, 1);
}

1366
static __attribute__((unused)) uint32_t pci_config_readl(PCIDevice *d, uint32_t addr)
1367
{
1368 1369
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1370 1371 1372 1373 1374 1375
        (d->devfn << 8) | addr;
    return pci_data_read(s, 0, 4);
}

static uint32_t pci_config_readw(PCIDevice *d, uint32_t addr)
{
1376 1377
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1378 1379 1380 1381 1382 1383
        (d->devfn << 8) | (addr & ~3);
    return pci_data_read(s, addr & 3, 2);
}

static uint32_t pci_config_readb(PCIDevice *d, uint32_t addr)
{
1384 1385
    PCIBus *s = d->bus;
    s->config_reg = 0x80000000 | (s->bus_num << 16) | 
1386 1387 1388
        (d->devfn << 8) | (addr & ~3);
    return pci_data_read(s, addr & 3, 1);
}
B
bellard 已提交
1389 1390 1391

static uint32_t pci_bios_io_addr;
static uint32_t pci_bios_mem_addr;
1392 1393
/* host irqs corresponding to PCI irqs A-D */
static uint8_t pci_irqs[4] = { 11, 9, 11, 9 };
B
bellard 已提交
1394 1395 1396 1397

static void pci_set_io_region_addr(PCIDevice *d, int region_num, uint32_t addr)
{
    PCIIORegion *r;
1398
    uint16_t cmd;
1399 1400 1401 1402 1403 1404 1405
    uint32_t ofs;

    if ( region_num == PCI_ROM_SLOT ) {
        ofs = 0x30;
    }else{
        ofs = 0x10 + region_num * 4;
    }
B
bellard 已提交
1406

1407
    pci_config_writel(d, ofs, addr);
B
bellard 已提交
1408 1409 1410
    r = &d->io_regions[region_num];

    /* enable memory mappings */
1411
    cmd = pci_config_readw(d, PCI_COMMAND);
1412 1413 1414
    if ( region_num == PCI_ROM_SLOT )
        cmd |= 2;
    else if (r->type & PCI_ADDRESS_SPACE_IO)
1415
        cmd |= 1;
B
bellard 已提交
1416
    else
1417 1418
        cmd |= 2;
    pci_config_writew(d, PCI_COMMAND, cmd);
B
bellard 已提交
1419 1420 1421 1422 1423 1424 1425
}

static void pci_bios_init_device(PCIDevice *d)
{
    int class;
    PCIIORegion *r;
    uint32_t *paddr;
1426
    int i, pin, pic_irq, vendor_id, device_id;
B
bellard 已提交
1427

1428
    class = pci_config_readw(d, PCI_CLASS_DEVICE);
1429 1430
    vendor_id = pci_config_readw(d, PCI_VENDOR_ID);
    device_id = pci_config_readw(d, PCI_DEVICE_ID);
B
bellard 已提交
1431 1432
    switch(class) {
    case 0x0101:
1433 1434 1435
        if (vendor_id == 0x8086 && device_id == 0x7010) {
            /* PIIX3 IDE */
            pci_config_writew(d, 0x40, 0x8000); // enable IDE0
B
bellard 已提交
1436
            pci_config_writew(d, 0x42, 0x8000); // enable IDE1
B
bellard 已提交
1437
            goto default_map;
1438 1439 1440 1441 1442 1443 1444
        } else {
            /* IDE: we map it as in ISA mode */
            pci_set_io_region_addr(d, 0, 0x1f0);
            pci_set_io_region_addr(d, 1, 0x3f4);
            pci_set_io_region_addr(d, 2, 0x170);
            pci_set_io_region_addr(d, 3, 0x374);
        }
B
bellard 已提交
1445
        break;
1446
    case 0x0300:
B
bellard 已提交
1447 1448
        if (vendor_id != 0x1234)
            goto default_map;
1449 1450 1451
        /* VGA: map frame buffer to default Bochs VBE address */
        pci_set_io_region_addr(d, 0, 0xE0000000);
        break;
B
bellard 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
    case 0x0800:
        /* PIC */
        vendor_id = pci_config_readw(d, PCI_VENDOR_ID);
        device_id = pci_config_readw(d, PCI_DEVICE_ID);
        if (vendor_id == 0x1014) {
            /* IBM */
            if (device_id == 0x0046 || device_id == 0xFFFF) {
                /* MPIC & MPIC2 */
                pci_set_io_region_addr(d, 0, 0x80800000 + 0x00040000);
            }
        }
        break;
1464
    case 0xff00:
B
bellard 已提交
1465 1466
        if (vendor_id == 0x0106b &&
            (device_id == 0x0017 || device_id == 0x0022)) {
1467 1468 1469 1470
            /* macio bridge */
            pci_set_io_region_addr(d, 0, 0x80800000);
        }
        break;
B
bellard 已提交
1471
    default:
B
bellard 已提交
1472
    default_map:
B
bellard 已提交
1473
        /* default memory mappings */
1474
        for(i = 0; i < PCI_NUM_REGIONS; i++) {
B
bellard 已提交
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
            r = &d->io_regions[i];
            if (r->size) {
                if (r->type & PCI_ADDRESS_SPACE_IO)
                    paddr = &pci_bios_io_addr;
                else
                    paddr = &pci_bios_mem_addr;
                *paddr = (*paddr + r->size - 1) & ~(r->size - 1);
                pci_set_io_region_addr(d, i, *paddr);
                *paddr += r->size;
            }
        }
        break;
    }
1488 1489 1490 1491 1492 1493 1494 1495

    /* map the interrupt */
    pin = pci_config_readb(d, PCI_INTERRUPT_PIN);
    if (pin != 0) {
        pin = pci_slot_get_pirq(d, pin - 1);
        pic_irq = pci_irqs[pin];
        pci_config_writeb(d, PCI_INTERRUPT_LINE, pic_irq);
    }
B
bellard 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504
}

/*
 * This function initializes the PCI devices as a normal PCI BIOS
 * would do. It is provided just in case the BIOS has no support for
 * PCI.
 */
void pci_bios_init(void)
{
1505 1506 1507
    PCIBus *bus;
    PCIDevice *d;
    int devfn, i, irq;
1508
    uint8_t elcr[2];
B
bellard 已提交
1509 1510 1511 1512

    pci_bios_io_addr = 0xc000;
    pci_bios_mem_addr = 0xf0000000;

1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
    /* activate IRQ mappings */
    elcr[0] = 0x00;
    elcr[1] = 0x00;
    for(i = 0; i < 4; i++) {
        irq = pci_irqs[i];
        /* set to trigger level */
        elcr[irq >> 3] |= (1 << (irq & 7));
        /* activate irq remapping in PIIX */
        pci_config_writeb((PCIDevice *)piix3_state, 0x60 + i, irq);
    }
    isa_outb(elcr[0], 0x4d0);
    isa_outb(elcr[1], 0x4d1);

1526 1527 1528 1529 1530 1531
    bus = first_bus;
    if (bus) {
        for(devfn = 0; devfn < 256; devfn++) {
            d = bus->devices[devfn];
            if (d)
                pci_bios_init_device(d);
B
bellard 已提交
1532 1533 1534
        }
    }
}