cirrus_vga.c 89.7 KB
Newer Older
1
/*
B
bellard 已提交
2
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3
 *
4
 * Copyright (c) 2004 Fabrice Bellard
B
bellard 已提交
5
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
B
bellard 已提交
25 26 27 28
/*
 * Reference: Finn Thogersons' VGADOC4b
 *   available at http://home.worldonline.dk/~finth/
 */
P
pbrook 已提交
29 30 31 32
#include "hw.h"
#include "pc.h"
#include "pci.h"
#include "console.h"
33
#include "vga_int.h"
34
#include "loader.h"
35
#include "exec-memory.h"
36

37 38
/*
 * TODO:
39
 *    - destination write mask support not complete (bits 5..7)
40 41 42 43
 *    - optimize linear mappings
 *    - optimize bitblt functions
 */

44
//#define DEBUG_CIRRUS
45
//#define DEBUG_BITBLT
46

47 48 49 50 51 52 53 54 55 56 57 58 59
/***************************************
 *
 *  definitions
 *
 ***************************************/

// ID
#define CIRRUS_ID_CLGD5422  (0x23<<2)
#define CIRRUS_ID_CLGD5426  (0x24<<2)
#define CIRRUS_ID_CLGD5424  (0x25<<2)
#define CIRRUS_ID_CLGD5428  (0x26<<2)
#define CIRRUS_ID_CLGD5430  (0x28<<2)
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
60
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
#define CIRRUS_ID_CLGD5446  (0x2E<<2)

// sequencer 0x07
#define CIRRUS_SR7_BPP_VGA            0x00
#define CIRRUS_SR7_BPP_SVGA           0x01
#define CIRRUS_SR7_BPP_MASK           0x0e
#define CIRRUS_SR7_BPP_8              0x00
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
#define CIRRUS_SR7_BPP_24             0x04
#define CIRRUS_SR7_BPP_16             0x06
#define CIRRUS_SR7_BPP_32             0x08
#define CIRRUS_SR7_ISAADDR_MASK       0xe0

// sequencer 0x0f
#define CIRRUS_MEMSIZE_512k        0x08
#define CIRRUS_MEMSIZE_1M          0x10
#define CIRRUS_MEMSIZE_2M          0x18
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80	// bank switching is enabled.

// sequencer 0x12
#define CIRRUS_CURSOR_SHOW         0x01
#define CIRRUS_CURSOR_HIDDENPEL    0x02
#define CIRRUS_CURSOR_LARGE        0x04	// 64x64 if set, 32x32 if clear

// sequencer 0x17
#define CIRRUS_BUSTYPE_VLBFAST   0x10
#define CIRRUS_BUSTYPE_PCI       0x20
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
#define CIRRUS_BUSTYPE_ISA       0x38
#define CIRRUS_MMIO_ENABLE       0x04
#define CIRRUS_MMIO_USE_PCIADDR  0x40	// 0xb8000 if cleared.
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80

// control 0x0b
#define CIRRUS_BANKING_DUAL             0x01
#define CIRRUS_BANKING_GRANULARITY_16K  0x20	// set:16k, clear:4k

// control 0x30
#define CIRRUS_BLTMODE_BACKWARDS        0x01
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30

// control 0x31
#define CIRRUS_BLT_BUSY                 0x01
#define CIRRUS_BLT_START                0x02
#define CIRRUS_BLT_RESET                0x04
#define CIRRUS_BLT_FIFOUSED             0x10
116
#define CIRRUS_BLT_AUTOSTART            0x80
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135

// control 0x32
#define CIRRUS_ROP_0                    0x00
#define CIRRUS_ROP_SRC_AND_DST          0x05
#define CIRRUS_ROP_NOP                  0x06
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
#define CIRRUS_ROP_NOTDST               0x0b
#define CIRRUS_ROP_SRC                  0x0d
#define CIRRUS_ROP_1                    0x0e
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
#define CIRRUS_ROP_SRC_XOR_DST          0x59
#define CIRRUS_ROP_SRC_OR_DST           0x6d
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
#define CIRRUS_ROP_NOTSRC               0xd0
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda

136 137 138
#define CIRRUS_ROP_NOP_INDEX 2
#define CIRRUS_ROP_SRC_INDEX 5

139
// control 0x33
140
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
B
bellard 已提交
141
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
142
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
143

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
// memory-mapped IO
#define CIRRUS_MMIO_BLTBGCOLOR        0x00	// dword
#define CIRRUS_MMIO_BLTFGCOLOR        0x04	// dword
#define CIRRUS_MMIO_BLTWIDTH          0x08	// word
#define CIRRUS_MMIO_BLTHEIGHT         0x0a	// word
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c	// word
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e	// word
#define CIRRUS_MMIO_BLTDESTADDR       0x10	// dword
#define CIRRUS_MMIO_BLTSRCADDR        0x14	// dword
#define CIRRUS_MMIO_BLTWRITEMASK      0x17	// byte
#define CIRRUS_MMIO_BLTMODE           0x18	// byte
#define CIRRUS_MMIO_BLTROP            0x1a	// byte
#define CIRRUS_MMIO_BLTMODEEXT        0x1b	// byte
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c	// word?
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20	// word?
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24	// word
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26	// word
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28	// word
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a	// word
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f	// byte
#define CIRRUS_MMIO_BRESENHAM_K1      0x30	// word
#define CIRRUS_MMIO_BRESENHAM_K3      0x32	// word
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34	// word
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36	// word
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38	// byte
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39	// byte
#define CIRRUS_MMIO_BLTSTATUS         0x40	// byte

175
#define CIRRUS_PNPMMIO_SIZE         0x1000
176

177 178
#define ABS(a) ((signed)(a) > 0 ? a : -a)

179 180 181
#define BLTUNSAFE(s) \
    ( \
        ( /* check dst is within bounds */ \
182
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
183
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
184
                    (s)->vga.vram_size \
185 186
        ) || \
        ( /* check src is within bounds */ \
187
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
188
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
189
                    (s)->vga.vram_size \
190 191 192
        ) \
    )

193 194 195
struct CirrusVGAState;
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
                                     uint8_t * dst, const uint8_t * src,
196 197
				     int dstpitch, int srcpitch,
				     int bltwidth, int bltheight);
198 199
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
                              uint8_t *dst, int dst_pitch, int width, int height);
200 201

typedef struct CirrusVGAState {
202
    VGACommonState vga;
203

204 205 206 207 208 209 210 211
    MemoryRegion cirrus_linear_io;
    MemoryRegion cirrus_linear_bitblt_io;
    MemoryRegion cirrus_mmio_io;
    MemoryRegion pci_bar;
    bool linear_vram;  /* vga.vram mapped over cirrus_linear_io */
    MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
    MemoryRegion low_mem;           /* always mapped, overridden by: */
    MemoryRegion *cirrus_bank[2];   /*   aliases at 0xa0000-0xb0000  */
212
    uint32_t cirrus_addr_mask;
213
    uint32_t linear_mmio_mask;
214 215 216 217 218 219 220
    uint8_t cirrus_shadow_gr0;
    uint8_t cirrus_shadow_gr1;
    uint8_t cirrus_hidden_dac_lockindex;
    uint8_t cirrus_hidden_dac_data;
    uint32_t cirrus_bank_base[2];
    uint32_t cirrus_bank_limit[2];
    uint8_t cirrus_hidden_palette[48];
221 222
    uint32_t hw_cursor_x;
    uint32_t hw_cursor_y;
223 224 225 226 227
    int cirrus_blt_pixelwidth;
    int cirrus_blt_width;
    int cirrus_blt_height;
    int cirrus_blt_dstpitch;
    int cirrus_blt_srcpitch;
228 229
    uint32_t cirrus_blt_fgcol;
    uint32_t cirrus_blt_bgcol;
230 231 232
    uint32_t cirrus_blt_dstaddr;
    uint32_t cirrus_blt_srcaddr;
    uint8_t cirrus_blt_mode;
233
    uint8_t cirrus_blt_modeext;
234
    cirrus_bitblt_rop_t cirrus_rop;
235
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
236 237 238 239
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
    uint8_t *cirrus_srcptr;
    uint8_t *cirrus_srcptr_end;
    uint32_t cirrus_srccounter;
240 241 242 243 244 245
    /* hwcursor display state */
    int last_hw_cursor_size;
    int last_hw_cursor_x;
    int last_hw_cursor_y;
    int last_hw_cursor_y_start;
    int last_hw_cursor_y_end;
246
    int real_vram_size; /* XXX: suppress that */
B
blueswir1 已提交
247 248
    int device_id;
    int bustype;
249 250 251 252 253 254 255
} CirrusVGAState;

typedef struct PCICirrusVGAState {
    PCIDevice dev;
    CirrusVGAState cirrus_vga;
} PCICirrusVGAState;

256
static uint8_t rop_to_index[256];
257

258 259 260 261 262 263 264
/***************************************
 *
 *  prototypes.
 *
 ***************************************/


B
bellard 已提交
265 266
static void cirrus_bitblt_reset(CirrusVGAState *s);
static void cirrus_update_memory_access(CirrusVGAState *s);
267 268 269 270 271 272 273

/***************************************
 *
 *  raster operations
 *
 ***************************************/

274 275 276 277 278
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
                                  uint8_t *dst,const uint8_t *src,
                                  int dstpitch,int srcpitch,
                                  int bltwidth,int bltheight)
{
279 280
}

281 282 283
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
                                   uint8_t *dst,
                                   int dstpitch, int bltwidth,int bltheight)
284
{
285
}
286

287
#define ROP_NAME 0
B
Blue Swirl 已提交
288
#define ROP_FN(d, s) 0
289
#include "cirrus_vga_rop.h"
290

291
#define ROP_NAME src_and_dst
B
Blue Swirl 已提交
292
#define ROP_FN(d, s) (s) & (d)
293
#include "cirrus_vga_rop.h"
294

295
#define ROP_NAME src_and_notdst
B
Blue Swirl 已提交
296
#define ROP_FN(d, s) (s) & (~(d))
297
#include "cirrus_vga_rop.h"
298

299
#define ROP_NAME notdst
B
Blue Swirl 已提交
300
#define ROP_FN(d, s) ~(d)
301
#include "cirrus_vga_rop.h"
302

303
#define ROP_NAME src
B
Blue Swirl 已提交
304
#define ROP_FN(d, s) s
305
#include "cirrus_vga_rop.h"
306

307
#define ROP_NAME 1
B
Blue Swirl 已提交
308
#define ROP_FN(d, s) ~0
309 310 311
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_and_dst
B
Blue Swirl 已提交
312
#define ROP_FN(d, s) (~(s)) & (d)
313 314 315
#include "cirrus_vga_rop.h"

#define ROP_NAME src_xor_dst
B
Blue Swirl 已提交
316
#define ROP_FN(d, s) (s) ^ (d)
317 318 319
#include "cirrus_vga_rop.h"

#define ROP_NAME src_or_dst
B
Blue Swirl 已提交
320
#define ROP_FN(d, s) (s) | (d)
321 322 323
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_or_notdst
B
Blue Swirl 已提交
324
#define ROP_FN(d, s) (~(s)) | (~(d))
325 326 327
#include "cirrus_vga_rop.h"

#define ROP_NAME src_notxor_dst
B
Blue Swirl 已提交
328
#define ROP_FN(d, s) ~((s) ^ (d))
329
#include "cirrus_vga_rop.h"
330

331
#define ROP_NAME src_or_notdst
B
Blue Swirl 已提交
332
#define ROP_FN(d, s) (s) | (~(d))
333 334 335
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc
B
Blue Swirl 已提交
336
#define ROP_FN(d, s) (~(s))
337 338 339
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_or_dst
B
Blue Swirl 已提交
340
#define ROP_FN(d, s) (~(s)) | (d)
341 342 343
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_and_notdst
B
Blue Swirl 已提交
344
#define ROP_FN(d, s) (~(s)) & (~(d))
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
#include "cirrus_vga_rop.h"

static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
    cirrus_bitblt_rop_fwd_0,
    cirrus_bitblt_rop_fwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_fwd_src_and_notdst,
    cirrus_bitblt_rop_fwd_notdst,
    cirrus_bitblt_rop_fwd_src,
    cirrus_bitblt_rop_fwd_1,
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
    cirrus_bitblt_rop_fwd_src_xor_dst,
    cirrus_bitblt_rop_fwd_src_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
    cirrus_bitblt_rop_fwd_src_notxor_dst,
    cirrus_bitblt_rop_fwd_src_or_notdst,
    cirrus_bitblt_rop_fwd_notsrc,
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
};

static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
    cirrus_bitblt_rop_bkwd_0,
    cirrus_bitblt_rop_bkwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_bkwd_src_and_notdst,
    cirrus_bitblt_rop_bkwd_notdst,
    cirrus_bitblt_rop_bkwd_src,
    cirrus_bitblt_rop_bkwd_1,
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
    cirrus_bitblt_rop_bkwd_src_xor_dst,
    cirrus_bitblt_rop_bkwd_src_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
    cirrus_bitblt_rop_bkwd_src_or_notdst,
    cirrus_bitblt_rop_bkwd_notsrc,
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
};
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431

#define TRANSP_ROP(name) {\
    name ## _8,\
    name ## _16,\
        }
#define TRANSP_NOP(func) {\
    func,\
    func,\
        }

static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
};

432 433 434 435 436 437 438 439 440 441 442 443 444 445
#define ROP2(name) {\
    name ## _8,\
    name ## _16,\
    name ## _24,\
    name ## _32,\
        }

#define ROP_NOP2(func) {\
    func,\
    func,\
    func,\
    func,\
        }

B
bellard 已提交
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
    ROP2(cirrus_patternfill_0),
    ROP2(cirrus_patternfill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_patternfill_src_and_notdst),
    ROP2(cirrus_patternfill_notdst),
    ROP2(cirrus_patternfill_src),
    ROP2(cirrus_patternfill_1),
    ROP2(cirrus_patternfill_notsrc_and_dst),
    ROP2(cirrus_patternfill_src_xor_dst),
    ROP2(cirrus_patternfill_src_or_dst),
    ROP2(cirrus_patternfill_notsrc_or_notdst),
    ROP2(cirrus_patternfill_src_notxor_dst),
    ROP2(cirrus_patternfill_src_or_notdst),
    ROP2(cirrus_patternfill_notsrc),
    ROP2(cirrus_patternfill_notsrc_or_dst),
    ROP2(cirrus_patternfill_notsrc_and_notdst),
};

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
    ROP2(cirrus_colorexpand_transp_0),
    ROP2(cirrus_colorexpand_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_transp_notdst),
    ROP2(cirrus_colorexpand_transp_src),
    ROP2(cirrus_colorexpand_transp_1),
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_transp_notsrc),
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
    ROP2(cirrus_colorexpand_0),
    ROP2(cirrus_colorexpand_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_src_and_notdst),
    ROP2(cirrus_colorexpand_notdst),
    ROP2(cirrus_colorexpand_src),
    ROP2(cirrus_colorexpand_1),
    ROP2(cirrus_colorexpand_notsrc_and_dst),
    ROP2(cirrus_colorexpand_src_xor_dst),
    ROP2(cirrus_colorexpand_src_or_dst),
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_src_notxor_dst),
    ROP2(cirrus_colorexpand_src_or_notdst),
    ROP2(cirrus_colorexpand_notsrc),
    ROP2(cirrus_colorexpand_notsrc_or_dst),
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
};

B
bellard 已提交
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
    ROP2(cirrus_colorexpand_pattern_transp_0),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src),
    ROP2(cirrus_colorexpand_pattern_transp_1),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
    ROP2(cirrus_colorexpand_pattern_0),
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_notdst),
    ROP2(cirrus_colorexpand_pattern_src),
    ROP2(cirrus_colorexpand_pattern_1),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_notsrc),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
};

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
static const cirrus_fill_t cirrus_fill[16][4] = {
    ROP2(cirrus_fill_0),
    ROP2(cirrus_fill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_fill_nop),
    ROP2(cirrus_fill_src_and_notdst),
    ROP2(cirrus_fill_notdst),
    ROP2(cirrus_fill_src),
    ROP2(cirrus_fill_1),
    ROP2(cirrus_fill_notsrc_and_dst),
    ROP2(cirrus_fill_src_xor_dst),
    ROP2(cirrus_fill_src_or_dst),
    ROP2(cirrus_fill_notsrc_or_notdst),
    ROP2(cirrus_fill_src_notxor_dst),
    ROP2(cirrus_fill_src_or_notdst),
    ROP2(cirrus_fill_notsrc),
    ROP2(cirrus_fill_notsrc_or_dst),
    ROP2(cirrus_fill_notsrc_and_notdst),
};

static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
561
{
562 563 564 565 566 567
    unsigned int color;
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
        break;
    case 2:
568
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
569 570 571
        s->cirrus_blt_fgcol = le16_to_cpu(color);
        break;
    case 3:
572
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
573
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
574 575 576
        break;
    default:
    case 4:
577 578
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
579 580
        s->cirrus_blt_fgcol = le32_to_cpu(color);
        break;
581 582 583
    }
}

584
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
585
{
586
    unsigned int color;
587 588
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
589 590
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
        break;
591
    case 2:
592
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
593 594
        s->cirrus_blt_bgcol = le16_to_cpu(color);
        break;
595
    case 3:
596
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
597
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
598
        break;
599
    default:
600
    case 4:
601 602
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
603 604
        s->cirrus_blt_bgcol = le32_to_cpu(color);
        break;
605 606 607 608 609 610 611 612 613 614 615 616 617
    }
}

static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
				     int off_pitch, int bytesperline,
				     int lines)
{
    int y;
    int off_cur;
    int off_cur_end;

    for (y = 0; y < lines; y++) {
	off_cur = off_begin;
618
	off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
619 620
	off_cur &= TARGET_PAGE_MASK;
	while (off_cur < off_cur_end) {
621
	    memory_region_set_dirty(&s->vga.vram, off_cur);
622 623 624 625 626 627 628 629 630 631 632
	    off_cur += TARGET_PAGE_SIZE;
	}
	off_begin += off_pitch;
    }
}

static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
					    const uint8_t * src)
{
    uint8_t *dst;

633
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
634 635 636 637

    if (BLTUNSAFE(s))
        return 0;

B
bellard 已提交
638
    (*s->cirrus_rop) (s, dst, src,
639
                      s->cirrus_blt_dstpitch, 0,
B
bellard 已提交
640
                      s->cirrus_blt_width, s->cirrus_blt_height);
641
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
B
bellard 已提交
642 643
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
                             s->cirrus_blt_height);
644 645 646
    return 1;
}

647 648
/* fill */

649
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
650
{
651
    cirrus_fill_t rop_func;
652

653 654
    if (BLTUNSAFE(s))
        return 0;
655
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
656
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
657 658
             s->cirrus_blt_dstpitch,
             s->cirrus_blt_width, s->cirrus_blt_height);
659 660 661 662 663 664 665
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
			     s->cirrus_blt_dstpitch, s->cirrus_blt_width,
			     s->cirrus_blt_height);
    cirrus_bitblt_reset(s);
    return 1;
}

666 667 668 669 670 671 672 673 674
/***************************************
 *
 *  bitblt (video-to-video)
 *
 ***************************************/

static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
{
    return cirrus_bitblt_common_patterncopy(s,
675
					    s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
676
                                            s->cirrus_addr_mask));
677 678
}

B
bellard 已提交
679
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
680
{
A
Aurelien Jarno 已提交
681 682 683
    int sx = 0, sy = 0;
    int dx = 0, dy = 0;
    int depth = 0;
B
bellard 已提交
684 685
    int notify = 0;

686 687 688
    /* make sure to only copy if it's a plain copy ROP */
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
B
bellard 已提交
689

690 691 692 693 694 695 696 697 698 699
        int width, height;

        depth = s->vga.get_bpp(&s->vga) / 8;
        s->vga.get_resolution(&s->vga, &width, &height);

        /* extra x, y */
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
        sy = (src / ABS(s->cirrus_blt_srcpitch));
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
B
bellard 已提交
700

701 702
        /* normalize width */
        w /= depth;
B
bellard 已提交
703

704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
        /* if we're doing a backward copy, we have to adjust
           our x/y to be the upper left corner (instead of the lower
           right corner) */
        if (s->cirrus_blt_dstpitch < 0) {
            sx -= (s->cirrus_blt_width / depth) - 1;
            dx -= (s->cirrus_blt_width / depth) - 1;
            sy -= s->cirrus_blt_height - 1;
            dy -= s->cirrus_blt_height - 1;
        }

        /* are we in the visible portion of memory? */
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
            (sx + w) <= width && (sy + h) <= height &&
            (dx + w) <= width && (dy + h) <= height) {
            notify = 1;
        }
    }
B
bellard 已提交
721 722 723 724 725 726

    /* we have to flush all pending changes so that the copy
       is generated at the appropriate moment in time */
    if (notify)
	vga_hw_update();

727
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
728
		      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
729
		      s->vga.vram_ptr +
730
		      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
731 732
		      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
		      s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
733 734

    if (notify)
735
	qemu_console_copy(s->vga.ds,
736 737 738
			  sx, sy, dx, dy,
			  s->cirrus_blt_width / depth,
			  s->cirrus_blt_height);
B
bellard 已提交
739 740

    /* we don't have to notify the display that this portion has
741
       changed since qemu_console_copy implies this */
B
bellard 已提交
742

743 744 745
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
				s->cirrus_blt_dstpitch, s->cirrus_blt_width,
				s->cirrus_blt_height);
B
bellard 已提交
746 747 748 749
}

static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
{
750 751 752
    if (BLTUNSAFE(s))
        return 0;

753 754
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
            s->cirrus_blt_srcaddr - s->vga.start_addr,
755
            s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
756

757 758 759 760 761 762 763 764 765 766 767 768
    return 1;
}

/***************************************
 *
 *  bitblt (cpu-to-video)
 *
 ***************************************/

static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
{
    int copy_count;
769
    uint8_t *end_ptr;
770

771
    if (s->cirrus_srccounter > 0) {
772 773 774 775 776 777 778 779
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
        the_end:
            s->cirrus_srccounter = 0;
            cirrus_bitblt_reset(s);
        } else {
            /* at least one scan line */
            do {
780
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
781 782
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
                                         s->cirrus_blt_width, 1);
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
                if (s->cirrus_srccounter <= 0)
                    goto the_end;
                /* more bytes than needed can be transfered because of
                   word alignment, so we keep them for the next line */
                /* XXX: keep alignment to speed up transfer */
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
                copy_count = s->cirrus_srcptr_end - end_ptr;
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
        }
799 800 801 802 803 804 805 806 807 808 809
    }
}

/***************************************
 *
 *  bitblt wrapper
 *
 ***************************************/

static void cirrus_bitblt_reset(CirrusVGAState * s)
{
810 811
    int need_update;

812
    s->vga.gr[0x31] &=
813
	~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
814 815
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
816 817 818
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
    s->cirrus_srccounter = 0;
819 820
    if (!need_update)
        return;
B
bellard 已提交
821
    cirrus_update_memory_access(s);
822 823 824 825
}

static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
{
826 827
    int w;

828 829 830 831 832 833
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
834
	    s->cirrus_blt_srcpitch = 8;
835
	} else {
B
bellard 已提交
836
            /* XXX: check for 24 bpp */
837
	    s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
838
	}
839
	s->cirrus_srccounter = s->cirrus_blt_srcpitch;
840 841
    } else {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
842
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
843
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
844 845 846
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
            else
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
847
	} else {
B
bellard 已提交
848 849
            /* always align input size to 32 bits */
	    s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
850
	}
851
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
852
    }
853 854
    s->cirrus_srcptr = s->cirrus_bltbuf;
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
B
bellard 已提交
855
    cirrus_update_memory_access(s);
856 857 858 859 860 861
    return 1;
}

static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
{
    /* XXX */
862
#ifdef DEBUG_BITBLT
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
#endif
    return 0;
}

static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
{
    int ret;

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	ret = cirrus_bitblt_videotovideo_patterncopy(s);
    } else {
	ret = cirrus_bitblt_videotovideo_copy(s);
    }
    if (ret)
	cirrus_bitblt_reset(s);
    return ret;
}

static void cirrus_bitblt_start(CirrusVGAState * s)
{
    uint8_t blt_rop;

886
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
887

888 889 890 891
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
892
    s->cirrus_blt_dstaddr =
893
	(s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
894
    s->cirrus_blt_srcaddr =
895 896 897 898
	(s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
    s->cirrus_blt_mode = s->vga.gr[0x30];
    s->cirrus_blt_modeext = s->vga.gr[0x33];
    blt_rop = s->vga.gr[0x32];
899

900
#ifdef DEBUG_BITBLT
B
bellard 已提交
901
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
902
           blt_rop,
903
           s->cirrus_blt_mode,
904
           s->cirrus_blt_modeext,
905 906 907 908 909
           s->cirrus_blt_width,
           s->cirrus_blt_height,
           s->cirrus_blt_dstpitch,
           s->cirrus_blt_srcpitch,
           s->cirrus_blt_dstaddr,
910
           s->cirrus_blt_srcaddr,
911
           s->vga.gr[0x2f]);
912 913
#endif

914 915 916 917 918 919 920 921 922 923 924 925 926 927
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
    case CIRRUS_BLTMODE_PIXELWIDTH8:
	s->cirrus_blt_pixelwidth = 1;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH16:
	s->cirrus_blt_pixelwidth = 2;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH24:
	s->cirrus_blt_pixelwidth = 3;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH32:
	s->cirrus_blt_pixelwidth = 4;
	break;
    default:
928
#ifdef DEBUG_BITBLT
929 930 931 932 933 934 935 936 937 938
	printf("cirrus: bitblt - pixel width is unknown\n");
#endif
	goto bitblt_ignore;
    }
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;

    if ((s->
	 cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
			    CIRRUS_BLTMODE_MEMSYSDEST))
	== (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
939
#ifdef DEBUG_BITBLT
940 941 942 943 944
	printf("cirrus: bitblt - memory-to-memory copy is requested\n");
#endif
	goto bitblt_ignore;
    }

945
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
946
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
947
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
948 949
                               CIRRUS_BLTMODE_PATTERNCOPY |
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
950
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
951 952
        cirrus_bitblt_fgcol(s);
        cirrus_bitblt_solidfill(s, blt_rop);
953
    } else {
954 955
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
956 957 958
            CIRRUS_BLTMODE_COLOREXPAND) {

            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
B
bellard 已提交
959
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
B
bellard 已提交
960
                    cirrus_bitblt_bgcol(s);
B
bellard 已提交
961
                else
B
bellard 已提交
962
                    cirrus_bitblt_fgcol(s);
B
bellard 已提交
963
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
964 965 966 967 968
            } else {
                cirrus_bitblt_fgcol(s);
                cirrus_bitblt_bgcol(s);
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
B
bellard 已提交
969
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
B
bellard 已提交
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
                        cirrus_bitblt_bgcol(s);
                    else
                        cirrus_bitblt_fgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                } else {
                    cirrus_bitblt_fgcol(s);
                    cirrus_bitblt_bgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                }
            } else {
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
985
        } else {
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
		if (s->cirrus_blt_pixelwidth > 2) {
		    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
		    goto bitblt_ignore;
		}
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		} else {
		    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		}
	    } else {
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
		} else {
		    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
		}
	    }
	}
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
        // setup bitblt engine.
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
            if (!cirrus_bitblt_cputovideo(s))
                goto bitblt_ignore;
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
            if (!cirrus_bitblt_videotocpu(s))
                goto bitblt_ignore;
        } else {
            if (!cirrus_bitblt_videotovideo(s))
                goto bitblt_ignore;
        }
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
    }
    return;
  bitblt_ignore:;
    cirrus_bitblt_reset(s);
}

static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
{
    unsigned old_value;

1029 1030
    old_value = s->vga.gr[0x31];
    s->vga.gr[0x31] = reg_value;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047

    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
	((reg_value & CIRRUS_BLT_RESET) == 0)) {
	cirrus_bitblt_reset(s);
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
	       ((reg_value & CIRRUS_BLT_START) != 0)) {
	cirrus_bitblt_start(s);
    }
}


/***************************************
 *
 *  basic parameters
 *
 ***************************************/

1048
static void cirrus_get_offsets(VGACommonState *s1,
1049 1050 1051
                               uint32_t *pline_offset,
                               uint32_t *pstart_addr,
                               uint32_t *pline_compare)
1052
{
1053
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1054
    uint32_t start_addr, line_offset, line_compare;
1055

1056 1057
    line_offset = s->vga.cr[0x13]
	| ((s->vga.cr[0x1b] & 0x10) << 4);
1058 1059 1060
    line_offset <<= 3;
    *pline_offset = line_offset;

1061 1062 1063 1064 1065
    start_addr = (s->vga.cr[0x0c] << 8)
	| s->vga.cr[0x0d]
	| ((s->vga.cr[0x1b] & 0x01) << 16)
	| ((s->vga.cr[0x1b] & 0x0c) << 15)
	| ((s->vga.cr[0x1d] & 0x80) << 12);
1066
    *pstart_addr = start_addr;
1067

1068 1069 1070
    line_compare = s->vga.cr[0x18] |
        ((s->vga.cr[0x07] & 0x10) << 4) |
        ((s->vga.cr[0x09] & 0x40) << 3);
1071
    *pline_compare = line_compare;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
}

static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
{
    uint32_t ret = 16;

    switch (s->cirrus_hidden_dac_data & 0xf) {
    case 0:
	ret = 15;
	break;			/* Sierra HiColor */
    case 1:
	ret = 16;
	break;			/* XGA HiColor */
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: invalid DAC value %x in 16bpp\n",
	       (s->cirrus_hidden_dac_data & 0xf));
#endif
	ret = 15;		/* XXX */
	break;
    }
    return ret;
}

1096
static int cirrus_get_bpp(VGACommonState *s1)
1097
{
1098
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1099 1100
    uint32_t ret = 8;

1101
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1102
	/* Cirrus SVGA */
1103
	switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	case CIRRUS_SR7_BPP_8:
	    ret = 8;
	    break;
	case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_24:
	    ret = 24;
	    break;
	case CIRRUS_SR7_BPP_16:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_32:
	    ret = 32;
	    break;
	default:
#ifdef DEBUG_CIRRUS
1121
	    printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1122 1123 1124 1125 1126 1127
#endif
	    ret = 8;
	    break;
	}
    } else {
	/* VGA */
B
bellard 已提交
1128
	ret = 0;
1129 1130 1131 1132 1133
    }

    return ret;
}

1134
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1135 1136
{
    int width, height;
1137

1138
    width = (s->cr[0x01] + 1) * 8;
1139 1140
    height = s->cr[0x12] |
        ((s->cr[0x07] & 0x02) << 7) |
1141 1142 1143 1144 1145 1146 1147 1148 1149
        ((s->cr[0x07] & 0x40) << 3);
    height = (height + 1);
    /* interlace support */
    if (s->cr[0x1a] & 0x01)
        height = height * 2;
    *pwidth = width;
    *pheight = height;
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
/***************************************
 *
 * bank memory
 *
 ***************************************/

static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
{
    unsigned offset;
    unsigned limit;

1161 1162
    if ((s->vga.gr[0x0b] & 0x01) != 0)	/* dual bank */
	offset = s->vga.gr[0x09 + bank_index];
1163
    else			/* single bank */
1164
	offset = s->vga.gr[0x09];
1165

1166
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1167 1168 1169 1170
	offset <<= 14;
    else
	offset <<= 12;

1171
    if (s->real_vram_size <= offset)
1172 1173
	limit = 0;
    else
1174
	limit = s->real_vram_size - offset;
1175

1176
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	if (limit > 0x8000) {
	    offset += 0x8000;
	    limit -= 0x8000;
	} else {
	    limit = 0;
	}
    }

    if (limit > 0) {
	s->cirrus_bank_base[bank_index] = offset;
	s->cirrus_bank_limit[bank_index] = limit;
    } else {
	s->cirrus_bank_base[bank_index] = 0;
	s->cirrus_bank_limit[bank_index] = 0;
    }
}

/***************************************
 *
 *  I/O access between 0x3c4-0x3c5
 *
 ***************************************/

1200
static int cirrus_vga_read_sr(CirrusVGAState * s)
1201
{
1202
    switch (s->vga.sr_index) {
1203 1204 1205 1206 1207
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1208
	return s->vga.sr[s->vga.sr_index];
1209
    case 0x06:			// Unlock Cirrus extensions
1210
	return s->vga.sr[s->vga.sr_index];
1211 1212 1213 1214 1215 1216 1217 1218
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1219
	return s->vga.sr[0x10];
1220 1221 1222 1223 1224 1225 1226
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
1227
    case 0xf1:			// Graphics Cursor Y
1228
	return s->vga.sr[0x11];
B
bellard 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
    case 0x05:			// ???
    case 0x07:			// Extended Sequencer Mode
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x17:			// Configuration Readback and Extended Control
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signal Generator Result
    case 0x1a:			// Signal Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
#ifdef DEBUG_CIRRUS
1254
	printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1255
#endif
1256
	return s->vga.sr[s->vga.sr_index];
1257 1258
    default:
#ifdef DEBUG_CIRRUS
1259
	printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1260
#endif
1261
	return 0xff;
1262 1263 1264 1265
	break;
    }
}

1266
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1267
{
1268
    switch (s->vga.sr_index) {
1269 1270 1271 1272 1273
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1274 1275 1276 1277
	s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
	if (s->vga.sr_index == 1)
            s->vga.update_retrace_info(&s->vga);
        break;
1278
    case 0x06:			// Unlock Cirrus extensions
1279 1280 1281
	val &= 0x17;
	if (val == 0x12) {
	    s->vga.sr[s->vga.sr_index] = 0x12;
1282
	} else {
1283
	    s->vga.sr[s->vga.sr_index] = 0x0f;
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	}
	break;
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1294 1295
	s->vga.sr[0x10] = val;
	s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1296 1297 1298 1299 1300 1301 1302 1303 1304
	break;
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
    case 0xf1:			// Graphics Cursor Y
1305 1306
	s->vga.sr[0x11] = val;
	s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1307 1308
	break;
    case 0x07:			// Extended Sequencer Mode
A
aliguori 已提交
1309
    cirrus_update_memory_access(s);
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signature Generator Result
    case 0x1a:			// Signature Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
1331
	s->vga.sr[s->vga.sr_index] = val;
1332 1333
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1334
	       s->vga.sr_index, val);
1335 1336
#endif
	break;
B
bellard 已提交
1337
    case 0x17:			// Configuration Readback and Extended Control
1338 1339
	s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
                                   | (val & 0xc7);
B
bellard 已提交
1340 1341
        cirrus_update_memory_access(s);
        break;
1342 1343
    default:
#ifdef DEBUG_CIRRUS
1344 1345
	printf("cirrus: outport sr_index %02x, sr_value %02x\n",
               s->vga.sr_index, val);
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access at 0x3c6
 *
 ***************************************/

1357
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1358
{
1359
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1360 1361
        s->cirrus_hidden_dac_lockindex = 0;
        return s->cirrus_hidden_dac_data;
1362
    }
1363
    return 0xff;
1364 1365 1366 1367 1368 1369
}

static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
{
    if (s->cirrus_hidden_dac_lockindex == 4) {
	s->cirrus_hidden_dac_data = reg_value;
1370
#if defined(DEBUG_CIRRUS)
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
#endif
    }
    s->cirrus_hidden_dac_lockindex = 0;
}

/***************************************
 *
 *  I/O access at 0x3c9
 *
 ***************************************/

1383
static int cirrus_vga_read_palette(CirrusVGAState * s)
1384
{
1385 1386 1387 1388 1389 1390 1391 1392
    int val;

    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
                                       s->vga.dac_sub_index];
    } else {
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
    }
1393 1394 1395
    if (++s->vga.dac_sub_index == 3) {
	s->vga.dac_sub_index = 0;
	s->vga.dac_read_index++;
1396
    }
1397
    return val;
1398 1399
}

1400
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1401
{
1402 1403
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
    if (++s->vga.dac_sub_index == 3) {
1404 1405 1406 1407 1408 1409
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
                   s->vga.dac_cache, 3);
        } else {
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
        }
1410
        /* XXX update cursor */
1411 1412
	s->vga.dac_sub_index = 0;
	s->vga.dac_write_index++;
1413 1414 1415 1416 1417 1418 1419 1420 1421
    }
}

/***************************************
 *
 *  I/O access between 0x3ce-0x3cf
 *
 ***************************************/

1422
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1423 1424
{
    switch (reg_index) {
B
bellard 已提交
1425
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1426
        return s->cirrus_shadow_gr0;
B
bellard 已提交
1427
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1428
        return s->cirrus_shadow_gr1;
1429 1430 1431 1432 1433 1434
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1435
        return s->vga.gr[s->vga.gr_index];
1436 1437 1438 1439 1440 1441
    case 0x05:			// Standard VGA, Cirrus extended mode
    default:
	break;
    }

    if (reg_index < 0x3a) {
1442
	return s->vga.gr[reg_index];
1443 1444 1445 1446
    } else {
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport gr_index %02x\n", reg_index);
#endif
1447
	return 0xff;
1448 1449 1450
    }
}

1451 1452
static void
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1453
{
1454 1455 1456
#if defined(DEBUG_BITBLT) && 0
    printf("gr%02x: %02x\n", reg_index, reg_value);
#endif
1457 1458
    switch (reg_index) {
    case 0x00:			// Standard VGA, BGCOLOR 0x000000ff
1459
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1460
	s->cirrus_shadow_gr0 = reg_value;
1461
	break;
1462
    case 0x01:			// Standard VGA, FGCOLOR 0x000000ff
1463
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1464
	s->cirrus_shadow_gr1 = reg_value;
1465
	break;
1466 1467 1468 1469 1470 1471
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1472 1473
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
        break;
1474
    case 0x05:			// Standard VGA, Cirrus extended mode
1475
	s->vga.gr[reg_index] = reg_value & 0x7f;
B
bellard 已提交
1476
        cirrus_update_memory_access(s);
1477 1478 1479
	break;
    case 0x09:			// bank offset #0
    case 0x0A:			// bank offset #1
1480
	s->vga.gr[reg_index] = reg_value;
B
bellard 已提交
1481 1482
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
A
aliguori 已提交
1483
        cirrus_update_memory_access(s);
B
bellard 已提交
1484
        break;
1485
    case 0x0B:
1486
	s->vga.gr[reg_index] = reg_value;
1487 1488
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
B
bellard 已提交
1489
        cirrus_update_memory_access(s);
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	break;
    case 0x10:			// BGCOLOR 0x0000ff00
    case 0x11:			// FGCOLOR 0x0000ff00
    case 0x12:			// BGCOLOR 0x00ff0000
    case 0x13:			// FGCOLOR 0x00ff0000
    case 0x14:			// BGCOLOR 0xff000000
    case 0x15:			// FGCOLOR 0xff000000
    case 0x20:			// BLT WIDTH 0x0000ff
    case 0x22:			// BLT HEIGHT 0x0000ff
    case 0x24:			// BLT DEST PITCH 0x0000ff
    case 0x26:			// BLT SRC PITCH 0x0000ff
    case 0x28:			// BLT DEST ADDR 0x0000ff
    case 0x29:			// BLT DEST ADDR 0x00ff00
    case 0x2c:			// BLT SRC ADDR 0x0000ff
    case 0x2d:			// BLT SRC ADDR 0x00ff00
1505
    case 0x2f:                  // BLT WRITEMASK
1506 1507
    case 0x30:			// BLT MODE
    case 0x32:			// RASTER OP
1508
    case 0x33:			// BLT MODEEXT
1509 1510 1511 1512
    case 0x34:			// BLT TRANSPARENT COLOR 0x00ff
    case 0x35:			// BLT TRANSPARENT COLOR 0xff00
    case 0x38:			// BLT TRANSPARENT COLOR MASK 0x00ff
    case 0x39:			// BLT TRANSPARENT COLOR MASK 0xff00
1513
	s->vga.gr[reg_index] = reg_value;
1514 1515 1516 1517 1518
	break;
    case 0x21:			// BLT WIDTH 0x001f00
    case 0x23:			// BLT HEIGHT 0x001f00
    case 0x25:			// BLT DEST PITCH 0x001f00
    case 0x27:			// BLT SRC PITCH 0x001f00
1519
	s->vga.gr[reg_index] = reg_value & 0x1f;
1520 1521
	break;
    case 0x2a:			// BLT DEST ADDR 0x3f0000
1522
	s->vga.gr[reg_index] = reg_value & 0x3f;
1523
        /* if auto start mode, starts bit blt now */
1524
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1525 1526 1527
            cirrus_bitblt_start(s);
        }
	break;
1528
    case 0x2e:			// BLT SRC ADDR 0x3f0000
1529
	s->vga.gr[reg_index] = reg_value & 0x3f;
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	break;
    case 0x31:			// BLT STATUS/START
	cirrus_write_bitblt(s, reg_value);
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
	       reg_value);
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access between 0x3d4-0x3d5
 *
 ***************************************/

1549
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
{
    switch (reg_index) {
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1577
	return s->vga.cr[s->vga.cr_index];
1578
    case 0x24:			// Attribute Controller Toggle Readback (R)
1579
        return (s->vga.ar_flip_flop << 7);
1580 1581 1582 1583 1584 1585 1586 1587
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
    case 0x1d:			// Overlay Extended Control
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x25:			// Part Status
    case 0x27:			// Part ID (R)
1588
	return s->vga.cr[s->vga.cr_index];
1589
    case 0x26:			// Attribute Controller Index Readback (R)
1590
	return s->vga.ar_index & 0x3f;
1591 1592 1593 1594 1595
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport cr_index %02x\n", reg_index);
#endif
1596
	return 0xff;
1597 1598 1599
    }
}

1600
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1601
{
1602
    switch (s->vga.cr_index) {
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
	/* handle CR0-7 protection */
	if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
	    /* can always write bit 4 of CR7 */
	    if (s->vga.cr_index == 7)
		s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
	    return;
	}
	s->vga.cr[s->vga.cr_index] = reg_value;
	switch(s->vga.cr_index) {
	case 0x00:
	case 0x04:
	case 0x05:
	case 0x06:
	case 0x07:
	case 0x11:
	case 0x17:
	    s->vga.update_retrace_info(&s->vga);
	    break;
	}
        break;
1648 1649 1650 1651
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
1652
    case 0x1d:			// Overlay Extended Control
1653
	s->vga.cr[s->vga.cr_index] = reg_value;
1654 1655
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1656
	       s->vga.cr_index, reg_value);
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
#endif
	break;
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x24:			// Attribute Controller Toggle Readback (R)
    case 0x26:			// Attribute Controller Index Readback (R)
    case 0x27:			// Part ID (R)
	break;
    case 0x25:			// Part Status
    default:
#ifdef DEBUG_CIRRUS
1667 1668
	printf("cirrus: outport cr_index %02x, cr_value %02x\n",
               s->vga.cr_index, reg_value);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
#endif
	break;
    }
}

/***************************************
 *
 *  memory-mapped I/O (bitblt)
 *
 ***************************************/

static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
{
    int value = 0xff;

    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1686
	value = cirrus_vga_read_gr(s, 0x00);
1687 1688
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1689
	value = cirrus_vga_read_gr(s, 0x10);
1690 1691
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1692
	value = cirrus_vga_read_gr(s, 0x12);
1693 1694
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1695
	value = cirrus_vga_read_gr(s, 0x14);
1696 1697
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1698
	value = cirrus_vga_read_gr(s, 0x01);
1699 1700
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1701
	value = cirrus_vga_read_gr(s, 0x11);
1702 1703
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1704
	value = cirrus_vga_read_gr(s, 0x13);
1705 1706
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1707
	value = cirrus_vga_read_gr(s, 0x15);
1708 1709
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1710
	value = cirrus_vga_read_gr(s, 0x20);
1711 1712
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1713
	value = cirrus_vga_read_gr(s, 0x21);
1714 1715
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1716
	value = cirrus_vga_read_gr(s, 0x22);
1717 1718
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1719
	value = cirrus_vga_read_gr(s, 0x23);
1720 1721
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1722
	value = cirrus_vga_read_gr(s, 0x24);
1723 1724
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1725
	value = cirrus_vga_read_gr(s, 0x25);
1726 1727
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1728
	value = cirrus_vga_read_gr(s, 0x26);
1729 1730
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1731
	value = cirrus_vga_read_gr(s, 0x27);
1732 1733
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1734
	value = cirrus_vga_read_gr(s, 0x28);
1735 1736
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1737
	value = cirrus_vga_read_gr(s, 0x29);
1738 1739
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1740
	value = cirrus_vga_read_gr(s, 0x2a);
1741 1742
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1743
	value = cirrus_vga_read_gr(s, 0x2c);
1744 1745
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1746
	value = cirrus_vga_read_gr(s, 0x2d);
1747 1748
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1749
	value = cirrus_vga_read_gr(s, 0x2e);
1750 1751
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1752
	value = cirrus_vga_read_gr(s, 0x2f);
1753 1754
	break;
    case CIRRUS_MMIO_BLTMODE:
1755
	value = cirrus_vga_read_gr(s, 0x30);
1756 1757
	break;
    case CIRRUS_MMIO_BLTROP:
1758
	value = cirrus_vga_read_gr(s, 0x32);
1759
	break;
1760
    case CIRRUS_MMIO_BLTMODEEXT:
1761
	value = cirrus_vga_read_gr(s, 0x33);
1762
	break;
1763
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1764
	value = cirrus_vga_read_gr(s, 0x34);
1765 1766
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1767
	value = cirrus_vga_read_gr(s, 0x35);
1768 1769
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1770
	value = cirrus_vga_read_gr(s, 0x38);
1771 1772
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1773
	value = cirrus_vga_read_gr(s, 0x39);
1774 1775
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1776
	value = cirrus_vga_read_gr(s, 0x31);
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio read - address 0x%04x\n", address);
#endif
	break;
    }

    return (uint8_t) value;
}

static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
				  uint8_t value)
{
    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1793
	cirrus_vga_write_gr(s, 0x00, value);
1794 1795
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1796
	cirrus_vga_write_gr(s, 0x10, value);
1797 1798
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1799
	cirrus_vga_write_gr(s, 0x12, value);
1800 1801
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1802
	cirrus_vga_write_gr(s, 0x14, value);
1803 1804
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1805
	cirrus_vga_write_gr(s, 0x01, value);
1806 1807
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1808
	cirrus_vga_write_gr(s, 0x11, value);
1809 1810
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1811
	cirrus_vga_write_gr(s, 0x13, value);
1812 1813
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1814
	cirrus_vga_write_gr(s, 0x15, value);
1815 1816
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1817
	cirrus_vga_write_gr(s, 0x20, value);
1818 1819
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1820
	cirrus_vga_write_gr(s, 0x21, value);
1821 1822
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1823
	cirrus_vga_write_gr(s, 0x22, value);
1824 1825
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1826
	cirrus_vga_write_gr(s, 0x23, value);
1827 1828
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1829
	cirrus_vga_write_gr(s, 0x24, value);
1830 1831
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1832
	cirrus_vga_write_gr(s, 0x25, value);
1833 1834
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1835
	cirrus_vga_write_gr(s, 0x26, value);
1836 1837
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1838
	cirrus_vga_write_gr(s, 0x27, value);
1839 1840
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1841
	cirrus_vga_write_gr(s, 0x28, value);
1842 1843
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1844
	cirrus_vga_write_gr(s, 0x29, value);
1845 1846
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1847
	cirrus_vga_write_gr(s, 0x2a, value);
1848 1849 1850 1851 1852
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
	/* ignored */
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1853
	cirrus_vga_write_gr(s, 0x2c, value);
1854 1855
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1856
	cirrus_vga_write_gr(s, 0x2d, value);
1857 1858
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1859
	cirrus_vga_write_gr(s, 0x2e, value);
1860 1861
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1862
	cirrus_vga_write_gr(s, 0x2f, value);
1863 1864
	break;
    case CIRRUS_MMIO_BLTMODE:
1865
	cirrus_vga_write_gr(s, 0x30, value);
1866 1867
	break;
    case CIRRUS_MMIO_BLTROP:
1868
	cirrus_vga_write_gr(s, 0x32, value);
1869
	break;
1870
    case CIRRUS_MMIO_BLTMODEEXT:
1871
	cirrus_vga_write_gr(s, 0x33, value);
1872
	break;
1873
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1874
	cirrus_vga_write_gr(s, 0x34, value);
1875 1876
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1877
	cirrus_vga_write_gr(s, 0x35, value);
1878 1879
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1880
	cirrus_vga_write_gr(s, 0x38, value);
1881 1882
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1883
	cirrus_vga_write_gr(s, 0x39, value);
1884 1885
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1886
	cirrus_vga_write_gr(s, 0x31, value);
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
	       address, value);
#endif
	break;
    }
}

/***************************************
 *
 *  write mode 4/5
 *
 * assume TARGET_PAGE_SIZE >= 16
 *
 ***************************************/

static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
					     unsigned mode,
					     unsigned offset,
					     uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1914
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1915 1916
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1917
	    *dst = s->cirrus_shadow_gr1;
1918
	} else if (mode == 5) {
B
bellard 已提交
1919
	    *dst = s->cirrus_shadow_gr0;
1920 1921
	}
	val <<= 1;
B
bellard 已提交
1922
	dst++;
1923
    }
1924 1925
    memory_region_set_dirty(&s->vga.vram, offset);
    memory_region_set_dirty(&s->vga.vram, offset + 7);
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
}

static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
					      unsigned mode,
					      unsigned offset,
					      uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1937
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1938 1939
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1940
	    *dst = s->cirrus_shadow_gr1;
1941
	    *(dst + 1) = s->vga.gr[0x11];
1942
	} else if (mode == 5) {
B
bellard 已提交
1943
	    *dst = s->cirrus_shadow_gr0;
1944
	    *(dst + 1) = s->vga.gr[0x10];
1945 1946
	}
	val <<= 1;
B
bellard 已提交
1947
	dst += 2;
1948
    }
1949 1950
    memory_region_set_dirty(&s->vga.vram, offset);
    memory_region_set_dirty(&s->vga.vram, offset + 15);
1951 1952 1953 1954 1955 1956 1957 1958
}

/***************************************
 *
 *  memory access between 0xa0000-0xbffff
 *
 ***************************************/

1959 1960 1961
static uint64_t cirrus_vga_mem_read(void *opaque,
                                    target_phys_addr_t addr,
                                    uint32_t size)
1962 1963 1964 1965 1966 1967
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    uint32_t val;

1968
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1969
        return vga_mem_readb(&s->vga, addr);
1970 1971 1972 1973 1974 1975 1976 1977 1978
    }

    if (addr < 0x10000) {
	/* XXX handle bitblt */
	/* video memory */
	bank_index = addr >> 15;
	bank_offset = addr & 0x7fff;
	if (bank_offset < s->cirrus_bank_limit[bank_index]) {
	    bank_offset += s->cirrus_bank_base[bank_index];
1979
	    if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1980
		bank_offset <<= 4;
1981
	    } else if (s->vga.gr[0x0B] & 0x02) {
1982 1983 1984
		bank_offset <<= 3;
	    }
	    bank_offset &= s->cirrus_addr_mask;
1985
	    val = *(s->vga.vram_ptr + bank_offset);
1986 1987 1988 1989 1990
	} else
	    val = 0xff;
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
	val = 0xff;
1991
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1992 1993 1994 1995 1996
	    val = cirrus_mmio_blt_read(s, addr & 0xff);
	}
    } else {
	val = 0xff;
#ifdef DEBUG_CIRRUS
1997
	printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1998 1999 2000 2001 2002
#endif
    }
    return val;
}

2003 2004 2005 2006
static void cirrus_vga_mem_write(void *opaque,
                                 target_phys_addr_t addr,
                                 uint64_t mem_value,
                                 uint32_t size)
2007 2008 2009 2010 2011 2012
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    unsigned mode;

2013
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2014
        vga_mem_writeb(&s->vga, addr, mem_value);
2015 2016 2017 2018 2019 2020 2021
        return;
    }

    if (addr < 0x10000) {
	if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	    /* bitblt */
	    *s->cirrus_srcptr++ = (uint8_t) mem_value;
2022
	    if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2023 2024 2025 2026 2027 2028 2029 2030
		cirrus_bitblt_cputovideo_next(s);
	    }
	} else {
	    /* video memory */
	    bank_index = addr >> 15;
	    bank_offset = addr & 0x7fff;
	    if (bank_offset < s->cirrus_bank_limit[bank_index]) {
		bank_offset += s->cirrus_bank_base[bank_index];
2031
		if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2032
		    bank_offset <<= 4;
2033
		} else if (s->vga.gr[0x0B] & 0x02) {
2034 2035 2036
		    bank_offset <<= 3;
		}
		bank_offset &= s->cirrus_addr_mask;
2037 2038 2039
		mode = s->vga.gr[0x05] & 0x7;
		if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
		    *(s->vga.vram_ptr + bank_offset) = mem_value;
2040
		    memory_region_set_dirty(&s->vga.vram, bank_offset);
2041
		} else {
2042
		    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
			cirrus_mem_writeb_mode4and5_8bpp(s, mode,
							 bank_offset,
							 mem_value);
		    } else {
			cirrus_mem_writeb_mode4and5_16bpp(s, mode,
							  bank_offset,
							  mem_value);
		    }
		}
	    }
	}
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
2056
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2057 2058 2059 2060
	    cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
	}
    } else {
#ifdef DEBUG_CIRRUS
2061 2062
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
               mem_value);
2063 2064 2065 2066
#endif
    }
}

2067 2068 2069 2070
static const MemoryRegionOps cirrus_vga_mem_ops = {
    .read = cirrus_vga_mem_read,
    .write = cirrus_vga_mem_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2071 2072 2073 2074
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2075 2076
};

2077 2078 2079 2080 2081 2082 2083 2084 2085
/***************************************
 *
 *  hardware cursor
 *
 ***************************************/

static inline void invalidate_cursor1(CirrusVGAState *s)
{
    if (s->last_hw_cursor_size) {
2086
        vga_invalidate_scanlines(&s->vga,
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
    }
}

static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
{
    const uint8_t *src;
    uint32_t content;
    int y, y_min, y_max;

2098 2099 2100
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
        y_min = 64;
        y_max = -1;
        for(y = 0; y < 64; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)src)[1] |
                ((uint32_t *)src)[2] |
                ((uint32_t *)src)[3];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 16;
        }
    } else {
2117
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
        y_min = 32;
        y_max = -1;
        for(y = 0; y < 32; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)(src + 128))[0];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 4;
        }
    }
    if (y_min > y_max) {
        s->last_hw_cursor_y_start = 0;
        s->last_hw_cursor_y_end = 0;
    } else {
        s->last_hw_cursor_y_start = y_min;
        s->last_hw_cursor_y_end = y_max + 1;
    }
}

/* NOTE: we do not currently handle the cursor bitmap change, so we
   update the cursor only if it moves. */
2143
static void cirrus_cursor_invalidate(VGACommonState *s1)
2144
{
2145
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2146 2147
    int size;

2148
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2149 2150
        size = 0;
    } else {
2151
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
            size = 64;
        else
            size = 32;
    }
    /* invalidate last cursor and new cursor if any change */
    if (s->last_hw_cursor_size != size ||
        s->last_hw_cursor_x != s->hw_cursor_x ||
        s->last_hw_cursor_y != s->hw_cursor_y) {

        invalidate_cursor1(s);
2162

2163 2164 2165 2166 2167 2168 2169 2170 2171
        s->last_hw_cursor_size = size;
        s->last_hw_cursor_x = s->hw_cursor_x;
        s->last_hw_cursor_y = s->hw_cursor_y;
        /* compute the real cursor min and max y */
        cirrus_cursor_compute_yrange(s);
        invalidate_cursor1(s);
    }
}

2172
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2173
{
2174
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2175 2176 2177 2178
    int w, h, bpp, x1, x2, poffset;
    unsigned int color0, color1;
    const uint8_t *palette, *src;
    uint32_t content;
2179

2180
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2181 2182
        return;
    /* fast test to see if the cursor intersects with the scan line */
2183
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2184 2185 2186 2187 2188 2189 2190
        h = 64;
    } else {
        h = 32;
    }
    if (scr_y < s->hw_cursor_y ||
        scr_y >= (s->hw_cursor_y + h))
        return;
2191

2192 2193 2194
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2195 2196 2197 2198 2199 2200 2201
        src += (scr_y - s->hw_cursor_y) * 16;
        poffset = 8;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)src)[1] |
            ((uint32_t *)src)[2] |
            ((uint32_t *)src)[3];
    } else {
2202
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
        src += (scr_y - s->hw_cursor_y) * 4;
        poffset = 128;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)(src + 128))[0];
    }
    /* if nothing to draw, no need to continue */
    if (!content)
        return;
    w = h;

    x1 = s->hw_cursor_x;
2214
    if (x1 >= s->vga.last_scr_width)
2215 2216
        return;
    x2 = s->hw_cursor_x + w;
2217 2218
    if (x2 > s->vga.last_scr_width)
        x2 = s->vga.last_scr_width;
2219 2220
    w = x2 - x1;
    palette = s->cirrus_hidden_palette;
2221 2222 2223 2224 2225 2226 2227
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
                                 c6_to_8(palette[0x0 * 3 + 1]),
                                 c6_to_8(palette[0x0 * 3 + 2]));
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
                                 c6_to_8(palette[0xf * 3 + 1]),
                                 c6_to_8(palette[0xf * 3 + 2]));
    bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2228
    d1 += x1 * bpp;
2229
    switch(ds_get_bits_per_pixel(s->vga.ds)) {
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
    default:
        break;
    case 8:
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
        break;
    case 15:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
        break;
    case 16:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
        break;
    case 32:
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
        break;
    }
}

2247 2248 2249 2250 2251 2252
/***************************************
 *
 *  LFB memory access
 *
 ***************************************/

A
Anthony Liguori 已提交
2253
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2254
{
2255
    CirrusVGAState *s = opaque;
2256 2257 2258 2259
    uint32_t ret;

    addr &= s->cirrus_addr_mask;

2260
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2261
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2262 2263 2264 2265 2266 2267 2268
	/* memory-mapped I/O */
	ret = cirrus_mmio_blt_read(s, addr & 0xff);
    } else if (0) {
	/* XXX handle bitblt */
	ret = 0xff;
    } else {
	/* video memory */
2269
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2270
	    addr <<= 4;
2271
	} else if (s->vga.gr[0x0B] & 0x02) {
2272 2273 2274
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;
2275
	ret = *(s->vga.vram_ptr + addr);
2276 2277 2278 2279 2280
    }

    return ret;
}

A
Anthony Liguori 已提交
2281
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2282 2283
{
    uint32_t v;
2284

2285 2286 2287 2288 2289
    v = cirrus_linear_readb(opaque, addr);
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
    return v;
}

A
Anthony Liguori 已提交
2290
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2291 2292
{
    uint32_t v;
2293

2294 2295 2296 2297 2298 2299 2300
    v = cirrus_linear_readb(opaque, addr);
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
    return v;
}

A
Anthony Liguori 已提交
2301
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2302 2303
				 uint32_t val)
{
2304
    CirrusVGAState *s = opaque;
2305 2306 2307
    unsigned mode;

    addr &= s->cirrus_addr_mask;
2308

2309
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2310
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2311 2312 2313 2314 2315
	/* memory-mapped I/O */
	cirrus_mmio_blt_write(s, addr & 0xff, val);
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
2316
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2317 2318 2319 2320
	    cirrus_bitblt_cputovideo_next(s);
	}
    } else {
	/* video memory */
2321
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2322
	    addr <<= 4;
2323
	} else if (s->vga.gr[0x0B] & 0x02) {
2324 2325 2326 2327
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;

2328 2329 2330
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
	    *(s->vga.vram_ptr + addr) = (uint8_t) val;
2331
	    memory_region_set_dirty(&s->vga.vram, addr);
2332
	} else {
2333
	    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2334 2335 2336 2337 2338 2339 2340 2341
		cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
	    } else {
		cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
	    }
	}
    }
}

A
Anthony Liguori 已提交
2342
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2343 2344 2345 2346 2347 2348
				 uint32_t val)
{
    cirrus_linear_writeb(opaque, addr, val & 0xff);
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
}

A
Anthony Liguori 已提交
2349
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2350 2351 2352 2353 2354 2355 2356 2357 2358
				 uint32_t val)
{
    cirrus_linear_writeb(opaque, addr, val & 0xff);
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
}


2359 2360 2361 2362
static uint64_t cirrus_linear_read(void *opaque, target_phys_addr_t addr,
                                   unsigned size)
{
    CirrusVGAState *s = opaque;
2363

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
    switch (size) {
    case 1: return cirrus_linear_readb(s, addr);
    case 2: return cirrus_linear_readw(s, addr);
    case 4: return cirrus_linear_readl(s, addr);
    default: abort();
    }
}

static void cirrus_linear_write(void *opaque, target_phys_addr_t addr,
                                uint64_t data, unsigned size)
{
    CirrusVGAState *s = opaque;

    switch (size) {
    case 1: return cirrus_linear_writeb(s, addr, data);
    case 2: return cirrus_linear_writew(s, addr, data);
    case 4: return cirrus_linear_writel(s, addr, data);
    default: abort();
    }
}
2384

2385 2386 2387 2388 2389 2390 2391
/***************************************
 *
 *  system to screen memory access
 *
 ***************************************/


2392 2393 2394
static uint64_t cirrus_linear_bitblt_read(void *opaque,
                                          target_phys_addr_t addr,
                                          unsigned size)
2395
{
2396
    CirrusVGAState *s = opaque;
2397 2398 2399
    uint32_t ret;

    /* XXX handle bitblt */
2400
    (void)s;
2401 2402 2403 2404
    ret = 0xff;
    return ret;
}

2405 2406 2407 2408
static void cirrus_linear_bitblt_write(void *opaque,
                                       target_phys_addr_t addr,
                                       uint64_t val,
                                       unsigned size)
2409
{
2410
    CirrusVGAState *s = opaque;
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420

    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
	    cirrus_bitblt_cputovideo_next(s);
	}
    }
}

2421 2422 2423 2424
static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
    .read = cirrus_linear_bitblt_read,
    .write = cirrus_linear_bitblt_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2425 2426 2427 2428
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2429 2430
};

2431
static void unmap_bank(CirrusVGAState *s, unsigned bank)
A
aliguori 已提交
2432
{
2433 2434 2435 2436 2437 2438
    if (s->cirrus_bank[bank]) {
        memory_region_del_subregion(&s->low_mem_container,
                                    s->cirrus_bank[bank]);
        memory_region_destroy(s->cirrus_bank[bank]);
        qemu_free(s->cirrus_bank[bank]);
        s->cirrus_bank[bank] = NULL;
A
aliguori 已提交
2439
    }
2440
}
A
aliguori 已提交
2441

2442 2443 2444 2445
static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
{
    MemoryRegion *mr;
    static const char *names[] = { "vga.bank0", "vga.bank1" };
A
aliguori 已提交
2446 2447

    if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
2448 2449 2450
        && !((s->vga.sr[0x07] & 0x01) == 0)
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
        && !(s->vga.gr[0x0B] & 0x02)) {
A
aliguori 已提交
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
        mr = qemu_malloc(sizeof(*mr));
        memory_region_init_alias(mr, names[bank], &s->vga.vram,
                                 s->cirrus_bank_base[bank], 0x8000);
        memory_region_add_subregion_overlap(
            &s->low_mem_container,
            0x8000 * bank,
            mr,
            1);
        unmap_bank(s, bank);
        s->cirrus_bank[bank] = mr;
    } else {
        unmap_bank(s, bank);
A
aliguori 已提交
2464
    }
2465
}
A
aliguori 已提交
2466

2467 2468 2469 2470 2471 2472 2473 2474
static void map_linear_vram(CirrusVGAState *s)
{
    if (!s->linear_vram) {
        s->linear_vram = true;
        memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
    }
    map_linear_vram_bank(s, 0);
    map_linear_vram_bank(s, 1);
A
aliguori 已提交
2475 2476 2477 2478
}

static void unmap_linear_vram(CirrusVGAState *s)
{
2479 2480 2481
    if (s->linear_vram) {
        s->linear_vram = false;
        memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2482
    }
2483 2484
    unmap_bank(s, 0);
    unmap_bank(s, 1);
A
aliguori 已提交
2485 2486
}

B
bellard 已提交
2487 2488 2489 2490 2491
/* Compute the memory access functions */
static void cirrus_update_memory_access(CirrusVGAState *s)
{
    unsigned mode;

2492
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
B
bellard 已提交
2493 2494 2495 2496
        goto generic_io;
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
        goto generic_io;
    } else {
2497
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
B
bellard 已提交
2498
            goto generic_io;
2499
	} else if (s->vga.gr[0x0B] & 0x02) {
B
bellard 已提交
2500 2501
            goto generic_io;
        }
2502

2503 2504
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
A
aliguori 已提交
2505
            map_linear_vram(s);
B
bellard 已提交
2506 2507
        } else {
        generic_io:
A
aliguori 已提交
2508
            unmap_linear_vram(s);
B
bellard 已提交
2509 2510 2511 2512 2513
        }
    }
}


2514 2515
/* I/O ports */

2516
static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2517
{
2518 2519
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2520 2521
    int val, index;

2522
    if (vga_ioport_invalid(s, addr)) {
2523 2524 2525 2526
	val = 0xff;
    } else {
	switch (addr) {
	case 0x3c0:
2527 2528
	    if (s->ar_flip_flop == 0) {
		val = s->ar_index;
2529 2530 2531 2532 2533
	    } else {
		val = 0;
	    }
	    break;
	case 0x3c1:
2534
	    index = s->ar_index & 0x1f;
2535
	    if (index < 21)
2536
		val = s->ar[index];
2537 2538 2539 2540
	    else
		val = 0;
	    break;
	case 0x3c2:
2541
	    val = s->st00;
2542 2543
	    break;
	case 0x3c4:
2544
	    val = s->sr_index;
2545 2546
	    break;
	case 0x3c5:
2547 2548
	    val = cirrus_vga_read_sr(c);
            break;
2549
#ifdef DEBUG_VGA_REG
2550
	    printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2551 2552 2553
#endif
	    break;
	case 0x3c6:
2554
	    val = cirrus_read_hidden_dac(c);
2555 2556
	    break;
	case 0x3c7:
2557
	    val = s->dac_state;
2558
	    break;
2559
	case 0x3c8:
2560 2561
	    val = s->dac_write_index;
	    c->cirrus_hidden_dac_lockindex = 0;
2562 2563
	    break;
        case 0x3c9:
2564 2565
            val = cirrus_vga_read_palette(c);
            break;
2566
	case 0x3ca:
2567
	    val = s->fcr;
2568 2569
	    break;
	case 0x3cc:
2570
	    val = s->msr;
2571 2572
	    break;
	case 0x3ce:
2573
	    val = s->gr_index;
2574 2575
	    break;
	case 0x3cf:
2576
	    val = cirrus_vga_read_gr(c, s->gr_index);
2577
#ifdef DEBUG_VGA_REG
2578
	    printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2579 2580 2581 2582
#endif
	    break;
	case 0x3b4:
	case 0x3d4:
2583
	    val = s->cr_index;
2584 2585 2586
	    break;
	case 0x3b5:
	case 0x3d5:
2587
            val = cirrus_vga_read_cr(c, s->cr_index);
2588
#ifdef DEBUG_VGA_REG
2589
	    printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2590 2591 2592 2593 2594
#endif
	    break;
	case 0x3ba:
	case 0x3da:
	    /* just toggle to fool polling */
2595 2596
	    val = s->st01 = s->retrace(s);
	    s->ar_flip_flop = 0;
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
	    break;
	default:
	    val = 0x00;
	    break;
	}
    }
#if defined(DEBUG_VGA)
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
#endif
    return val;
}

2609
static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2610
{
2611 2612
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2613 2614 2615
    int index;

    /* check port range access depending on color/monochrome mode */
2616
    if (vga_ioport_invalid(s, addr)) {
2617
	return;
2618
    }
2619 2620 2621 2622 2623 2624
#ifdef DEBUG_VGA
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
#endif

    switch (addr) {
    case 0x3c0:
2625
	if (s->ar_flip_flop == 0) {
2626
	    val &= 0x3f;
2627
	    s->ar_index = val;
2628
	} else {
2629
	    index = s->ar_index & 0x1f;
2630 2631
	    switch (index) {
	    case 0x00 ... 0x0f:
2632
		s->ar[index] = val & 0x3f;
2633 2634
		break;
	    case 0x10:
2635
		s->ar[index] = val & ~0x10;
2636 2637
		break;
	    case 0x11:
2638
		s->ar[index] = val;
2639 2640
		break;
	    case 0x12:
2641
		s->ar[index] = val & ~0xc0;
2642 2643
		break;
	    case 0x13:
2644
		s->ar[index] = val & ~0xf0;
2645 2646
		break;
	    case 0x14:
2647
		s->ar[index] = val & ~0xf0;
2648 2649 2650 2651 2652
		break;
	    default:
		break;
	    }
	}
2653
	s->ar_flip_flop ^= 1;
2654 2655
	break;
    case 0x3c2:
2656 2657
	s->msr = val & ~0x10;
	s->update_retrace_info(s);
2658 2659
	break;
    case 0x3c4:
2660
	s->sr_index = val;
2661 2662 2663
	break;
    case 0x3c5:
#ifdef DEBUG_VGA_REG
2664
	printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2665
#endif
2666 2667
	cirrus_vga_write_sr(c, val);
        break;
2668 2669
	break;
    case 0x3c6:
2670
	cirrus_write_hidden_dac(c, val);
2671 2672
	break;
    case 0x3c7:
2673 2674 2675
	s->dac_read_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 3;
2676 2677
	break;
    case 0x3c8:
2678 2679 2680
	s->dac_write_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 0;
2681 2682
	break;
    case 0x3c9:
2683 2684
        cirrus_vga_write_palette(c, val);
        break;
2685
    case 0x3ce:
2686
	s->gr_index = val;
2687 2688 2689
	break;
    case 0x3cf:
#ifdef DEBUG_VGA_REG
2690
	printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2691
#endif
2692
	cirrus_vga_write_gr(c, s->gr_index, val);
2693 2694 2695
	break;
    case 0x3b4:
    case 0x3d4:
2696
	s->cr_index = val;
2697 2698 2699 2700
	break;
    case 0x3b5:
    case 0x3d5:
#ifdef DEBUG_VGA_REG
2701
	printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2702
#endif
2703
	cirrus_vga_write_cr(c, val);
2704 2705 2706
	break;
    case 0x3ba:
    case 0x3da:
2707
	s->fcr = val & 0x10;
2708 2709 2710 2711
	break;
    }
}

2712 2713 2714 2715 2716 2717
/***************************************
 *
 *  memory-mapped I/O access
 *
 ***************************************/

2718 2719
static uint64_t cirrus_mmio_read(void *opaque, target_phys_addr_t addr,
                                 unsigned size)
2720
{
2721
    CirrusVGAState *s = opaque;
2722 2723 2724 2725

    if (addr >= 0x100) {
        return cirrus_mmio_blt_read(s, addr - 0x100);
    } else {
2726
        return cirrus_vga_ioport_read(s, addr + 0x3c0);
2727 2728 2729
    }
}

2730 2731
static void cirrus_mmio_write(void *opaque, target_phys_addr_t addr,
                              uint64_t val, unsigned size)
2732
{
2733
    CirrusVGAState *s = opaque;
2734 2735 2736 2737

    if (addr >= 0x100) {
	cirrus_mmio_blt_write(s, addr - 0x100, val);
    } else {
2738
        cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2739 2740 2741
    }
}

2742 2743 2744 2745
static const MemoryRegionOps cirrus_mmio_io_ops = {
    .read = cirrus_mmio_read,
    .write = cirrus_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2746 2747 2748 2749
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2750 2751
};

B
bellard 已提交
2752 2753
/* load/save state */

2754
static int cirrus_post_load(void *opaque, int version_id)
B
bellard 已提交
2755 2756 2757
{
    CirrusVGAState *s = opaque;

2758 2759
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
B
bellard 已提交
2760

A
aliguori 已提交
2761
    cirrus_update_memory_access(s);
B
bellard 已提交
2762
    /* force refresh */
2763
    s->vga.graphic_mode = -1;
B
bellard 已提交
2764 2765 2766 2767 2768
    cirrus_update_bank_ptr(s, 0);
    cirrus_update_bank_ptr(s, 1);
    return 0;
}

J
Juan Quintela 已提交
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
static const VMStateDescription vmstate_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .post_load = cirrus_post_load,
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
        /* XXX: we do not save the bitblt state - we assume we do not save
           the state when the blitter is active */
        VMSTATE_END_OF_LIST()
2806
    }
J
Juan Quintela 已提交
2807
};
2808

J
Juan Quintela 已提交
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
static const VMStateDescription vmstate_pci_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 2,
    .minimum_version_id_old = 2,
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
                       vmstate_cirrus_vga, CirrusVGAState),
        VMSTATE_END_OF_LIST()
    }
};
2821

2822 2823 2824 2825 2826 2827
/***************************************
 *
 *  initialize
 *
 ***************************************/

B
blueswir1 已提交
2828
static void cirrus_reset(void *opaque)
2829
{
B
blueswir1 已提交
2830
    CirrusVGAState *s = opaque;
2831

2832
    vga_common_reset(&s->vga);
2833
    unmap_linear_vram(s);
2834
    s->vga.sr[0x06] = 0x0f;
B
blueswir1 已提交
2835
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2836
        /* 4MB 64 bit memory config, always PCI */
2837 2838 2839 2840 2841
        s->vga.sr[0x1F] = 0x2d;		// MemClock
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
        s->vga.sr[0x0f] = 0x98;
        s->vga.sr[0x17] = 0x20;
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2842
    } else {
2843 2844 2845 2846
        s->vga.sr[0x1F] = 0x22;		// MemClock
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
        s->vga.sr[0x17] = s->bustype;
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2847
    }
2848
    s->vga.cr[0x27] = s->device_id;
2849

2850 2851
    /* Win2K seems to assume that the pattern buffer is at 0xff
       initially ! */
2852
    memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
2853

2854 2855
    s->cirrus_hidden_dac_lockindex = 5;
    s->cirrus_hidden_dac_data = 0;
B
blueswir1 已提交
2856 2857
}

2858 2859 2860 2861 2862 2863
static const MemoryRegionOps cirrus_linear_io_ops = {
    .read = cirrus_linear_read,
    .write = cirrus_linear_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

B
blueswir1 已提交
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
{
    int i;
    static int inited;

    if (!inited) {
        inited = 1;
        for(i = 0;i < 256; i++)
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
        rop_to_index[CIRRUS_ROP_0] = 0;
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
        rop_to_index[CIRRUS_ROP_NOP] = 2;
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
        rop_to_index[CIRRUS_ROP_SRC] = 5;
        rop_to_index[CIRRUS_ROP_1] = 6;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
        s->device_id = device_id;
        if (is_pci)
            s->bustype = CIRRUS_BUSTYPE_PCI;
        else
            s->bustype = CIRRUS_BUSTYPE_ISA;
    }

2896
    register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
B
blueswir1 已提交
2897

2898 2899 2900 2901
    register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
B
blueswir1 已提交
2902

2903
    register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
B
blueswir1 已提交
2904

2905 2906 2907 2908
    register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
B
blueswir1 已提交
2909

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
    memory_region_init(&s->low_mem_container,
                       "cirrus-lowmem-container",
                       0x20000);

    memory_region_init_io(&s->low_mem, &cirrus_vga_mem_ops, s,
                          "cirrus-low-memory", 0x20000);
    memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
    memory_region_add_subregion_overlap(get_system_memory(),
                                        isa_mem_base + 0x000a0000,
                                        &s->low_mem_container,
                                        1);
    memory_region_set_coalescing(&s->low_mem);
B
bellard 已提交
2922

2923
    /* I/O handler for LFB */
2924 2925
    memory_region_init_io(&s->cirrus_linear_io, &cirrus_linear_io_ops, s,
                          "cirrus-linear-io", VGA_RAM_SIZE);
2926 2927

    /* I/O handler for LFB */
2928 2929 2930 2931 2932
    memory_region_init_io(&s->cirrus_linear_bitblt_io,
                          &cirrus_linear_bitblt_io_ops,
                          s,
                          "cirrus-bitblt-mmio",
                          0x400000);
2933 2934

    /* I/O handler for memory-mapped I/O */
2935 2936
    memory_region_init_io(&s->cirrus_mmio_io, &cirrus_mmio_io_ops, s,
                          "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2937 2938 2939 2940

    s->real_vram_size =
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;

2941
    /* XXX: s->vga.vram_size must be a power of two */
2942 2943 2944
    s->cirrus_addr_mask = s->real_vram_size - 1;
    s->linear_mmio_mask = s->real_vram_size - 256;

2945 2946 2947 2948 2949
    s->vga.get_bpp = cirrus_get_bpp;
    s->vga.get_offsets = cirrus_get_offsets;
    s->vga.get_resolution = cirrus_get_resolution;
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2950

2951
    qemu_register_reset(cirrus_reset, s);
2952 2953 2954 2955 2956 2957 2958 2959
}

/***************************************
 *
 *  ISA bus support
 *
 ***************************************/

P
Paul Brook 已提交
2960
void isa_cirrus_vga_init(void)
2961 2962 2963 2964
{
    CirrusVGAState *s;

    s = qemu_mallocz(sizeof(CirrusVGAState));
2965

P
Paul Brook 已提交
2966
    vga_common_init(&s->vga, VGA_RAM_SIZE);
2967
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
2968 2969 2970
    s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
                                     s->vga.screen_dump, s->vga.text_update,
                                     &s->vga);
A
Alex Williamson 已提交
2971
    vmstate_register(NULL, 0, &vmstate_cirrus_vga, s);
2972
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2973 2974 2975 2976 2977 2978 2979 2980 2981
    /* XXX ISA-LFB support */
}

/***************************************
 *
 *  PCI bus support
 *
 ***************************************/

2982
static int pci_cirrus_vga_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
2983 2984 2985
{
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
     CirrusVGAState *s = &d->cirrus_vga;
2986 2987
     PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->qdev.info);
     int16_t device_id = info->device_id;
G
Gerd Hoffmann 已提交
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997

     /* setup VGA */
     vga_common_init(&s->vga, VGA_RAM_SIZE);
     cirrus_init_common(s, device_id, 1);
     s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
                                      s->vga.screen_dump, s->vga.text_update,
                                      &s->vga);

     /* setup PCI */

2998 2999 3000 3001 3002 3003 3004
    memory_region_init(&s->pci_bar, "cirrus-pci-bar0", 0x2000000);

    /* XXX: add byte swapping apertures */
    memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
    memory_region_add_subregion(&s->pci_bar, 0x1000000,
                                &s->cirrus_linear_bitblt_io);

G
Gerd Hoffmann 已提交
3005 3006 3007 3008
     /* setup memory space */
     /* memory #0 LFB */
     /* memory #1 memory-mapped I/O */
     /* XXX: s->vga.vram_size must be a power of two */
3009 3010
     pci_register_bar_region(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH,
                             &s->pci_bar);
G
Gerd Hoffmann 已提交
3011
     if (device_id == CIRRUS_ID_CLGD5446) {
3012
         pci_register_bar_region(&d->dev, 1, 0, &s->cirrus_mmio_io);
G
Gerd Hoffmann 已提交
3013
     }
3014
     return 0;
G
Gerd Hoffmann 已提交
3015 3016
}

P
Paul Brook 已提交
3017
void pci_cirrus_vga_init(PCIBus *bus)
3018
{
3019
    pci_create_simple(bus, -1, "cirrus-vga");
G
Gerd Hoffmann 已提交
3020
}
3021

G
Gerd Hoffmann 已提交
3022
static PCIDeviceInfo cirrus_vga_info = {
3023 3024
    .qdev.name    = "cirrus-vga",
    .qdev.desc    = "Cirrus CLGD 54xx VGA",
G
Gerd Hoffmann 已提交
3025
    .qdev.size    = sizeof(PCICirrusVGAState),
3026
    .qdev.vmsd    = &vmstate_pci_cirrus_vga,
G
Gerd Hoffmann 已提交
3027
    .no_hotplug   = 1,
G
Gerd Hoffmann 已提交
3028
    .init         = pci_cirrus_vga_initfn,
3029
    .romfile      = VGABIOS_CIRRUS_FILENAME,
3030 3031 3032
    .vendor_id    = PCI_VENDOR_ID_CIRRUS,
    .device_id    = CIRRUS_ID_CLGD5446,
    .class_id     = PCI_CLASS_DISPLAY_VGA,
G
Gerd Hoffmann 已提交
3033
};
3034

G
Gerd Hoffmann 已提交
3035 3036 3037
static void cirrus_vga_register(void)
{
    pci_qdev_register(&cirrus_vga_info);
3038
}
G
Gerd Hoffmann 已提交
3039
device_init(cirrus_vga_register);