sbi.c 3.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * QEMU Sparc SBI interrupt controller emulation
 *
 * Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
B
Blue Swirl 已提交
24 25

#include "sysbus.h"
26 27 28 29

//#define DEBUG_IRQ

#ifdef DEBUG_IRQ
30 31
#define DPRINTF(fmt, ...)                                       \
    do { printf("IRQ: " fmt , ## __VA_ARGS__); } while (0)
32
#else
33
#define DPRINTF(fmt, ...)
34 35 36 37 38 39 40
#endif

#define MAX_CPUS 16

#define SBI_NREGS 16

typedef struct SBIState {
B
Blue Swirl 已提交
41
    SysBusDevice busdev;
42 43
    uint32_t regs[SBI_NREGS];
    uint32_t intreg_pending[MAX_CPUS];
B
Blue Swirl 已提交
44
    qemu_irq cpu_irqs[MAX_CPUS];
45 46 47 48 49 50 51 52 53
    uint32_t pil_out[MAX_CPUS];
} SBIState;

#define SBI_SIZE (SBI_NREGS * 4)

static void sbi_set_irq(void *opaque, int irq, int level)
{
}

A
Anthony Liguori 已提交
54
static uint32_t sbi_mem_readl(void *opaque, target_phys_addr_t addr)
55 56 57 58
{
    SBIState *s = opaque;
    uint32_t saddr, ret;

B
blueswir1 已提交
59
    saddr = addr >> 2;
60 61 62 63 64 65 66 67 68 69
    switch (saddr) {
    default:
        ret = s->regs[saddr];
        break;
    }
    DPRINTF("read system reg 0x" TARGET_FMT_plx " = %x\n", addr, ret);

    return ret;
}

A
Anthony Liguori 已提交
70
static void sbi_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
71 72 73 74
{
    SBIState *s = opaque;
    uint32_t saddr;

B
blueswir1 已提交
75
    saddr = addr >> 2;
76 77 78 79 80 81 82 83
    DPRINTF("write system reg 0x" TARGET_FMT_plx " = %x\n", addr, val);
    switch (saddr) {
    default:
        s->regs[saddr] = val;
        break;
    }
}

84
static CPUReadMemoryFunc * const sbi_mem_read[3] = {
85 86
    NULL,
    NULL,
87 88 89
    sbi_mem_readl,
};

90
static CPUWriteMemoryFunc * const sbi_mem_write[3] = {
91 92
    NULL,
    NULL,
93 94 95
    sbi_mem_writel,
};

96 97 98 99 100 101 102 103
static const VMStateDescription vmstate_sbi = {
    .name ="sbi",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
        VMSTATE_UINT32_ARRAY(intreg_pending, SBIState, MAX_CPUS),
        VMSTATE_END_OF_LIST()
104
    }
105
};
106

107
static void sbi_reset(DeviceState *d)
108
{
109
    SBIState *s = container_of(d, SBIState, busdev.qdev);
110 111 112 113 114 115 116
    unsigned int i;

    for (i = 0; i < MAX_CPUS; i++) {
        s->intreg_pending[i] = 0;
    }
}

117
static int sbi_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
118 119 120 121 122 123 124 125
{
    SBIState *s = FROM_SYSBUS(SBIState, dev);
    int sbi_io_memory;
    unsigned int i;

    qdev_init_gpio_in(&dev->qdev, sbi_set_irq, 32 + MAX_CPUS);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_init_irq(dev, &s->cpu_irqs[i]);
126 127
    }

128
    sbi_io_memory = cpu_register_io_memory(sbi_mem_read, sbi_mem_write, s);
B
Blue Swirl 已提交
129
    sysbus_init_mmio(dev, SBI_SIZE, sbi_io_memory);
130

131 132
    sbi_reset(&s->busdev.qdev);

133
    return 0;
B
Blue Swirl 已提交
134 135 136 137 138 139
}

static SysBusDeviceInfo sbi_info = {
    .init = sbi_init1,
    .qdev.name  = "sbi",
    .qdev.size  = sizeof(SBIState),
140 141
    .qdev.vmsd  = &vmstate_sbi,
    .qdev.reset = sbi_reset,
B
Blue Swirl 已提交
142
};
143

B
Blue Swirl 已提交
144 145 146
static void sbi_register_devices(void)
{
    sysbus_register_withprop(&sbi_info);
147
}
B
Blue Swirl 已提交
148 149

device_init(sbi_register_devices)