serial.c 12.3 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*
 * QEMU 16450 UART emulation
 * 
 * Copyright (c) 2003-2004 Fabrice Bellard
 * 
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
#include "vl.h"

//#define DEBUG_SERIAL

#define UART_LCR_DLAB	0x80	/* Divisor latch access bit */

#define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
#define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
#define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
#define UART_IER_RDI	0x01	/* Enable receiver data interrupt */

#define UART_IIR_NO_INT	0x01	/* No interrupts pending */
#define UART_IIR_ID	0x06	/* Mask for the interrupt ID */

#define UART_IIR_MSI	0x00	/* Modem status interrupt */
#define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
#define UART_IIR_RDI	0x04	/* Receiver data interrupt */
#define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */

/*
 * These are the definitions for the Modem Control Register
 */
#define UART_MCR_LOOP	0x10	/* Enable loopback test mode */
#define UART_MCR_OUT2	0x08	/* Out2 complement */
#define UART_MCR_OUT1	0x04	/* Out1 complement */
#define UART_MCR_RTS	0x02	/* RTS complement */
#define UART_MCR_DTR	0x01	/* DTR complement */

/*
 * These are the definitions for the Modem Status Register
 */
#define UART_MSR_DCD	0x80	/* Data Carrier Detect */
#define UART_MSR_RI	0x40	/* Ring Indicator */
#define UART_MSR_DSR	0x20	/* Data Set Ready */
#define UART_MSR_CTS	0x10	/* Clear to Send */
#define UART_MSR_DDCD	0x08	/* Delta DCD */
#define UART_MSR_TERI	0x04	/* Trailing edge ring indicator */
#define UART_MSR_DDSR	0x02	/* Delta DSR */
#define UART_MSR_DCTS	0x01	/* Delta CTS */
#define UART_MSR_ANY_DELTA 0x0F	/* Any of the delta bits! */

#define UART_LSR_TEMT	0x40	/* Transmitter empty */
#define UART_LSR_THRE	0x20	/* Transmit-hold-register empty */
#define UART_LSR_BI	0x10	/* Break interrupt indicator */
#define UART_LSR_FE	0x08	/* Frame error indicator */
#define UART_LSR_PE	0x04	/* Parity error indicator */
#define UART_LSR_OE	0x02	/* Overrun error indicator */
#define UART_LSR_DR	0x01	/* Receiver data ready */

B
bellard 已提交
73
struct SerialState {
B
bellard 已提交
74
    uint16_t divider;
B
bellard 已提交
75 76 77 78 79 80
    uint8_t rbr; /* receive register */
    uint8_t ier;
    uint8_t iir; /* read only */
    uint8_t lcr;
    uint8_t mcr;
    uint8_t lsr; /* read only */
B
bellard 已提交
81
    uint8_t msr; /* read only */
B
bellard 已提交
82 83 84 85
    uint8_t scr;
    /* NOTE: this hidden state is necessary for tx irq generation as
       it can be reset while reading iir */
    int thr_ipending;
P
pbrook 已提交
86
    qemu_irq irq;
B
bellard 已提交
87
    CharDriverState *chr;
B
bellard 已提交
88
    int last_break_enable;
89 90
    target_ulong base;
    int it_shift;
B
bellard 已提交
91
};
B
bellard 已提交
92

B
bellard 已提交
93
static void serial_update_irq(SerialState *s)
B
bellard 已提交
94 95 96 97 98 99 100 101 102
{
    if ((s->lsr & UART_LSR_DR) && (s->ier & UART_IER_RDI)) {
        s->iir = UART_IIR_RDI;
    } else if (s->thr_ipending && (s->ier & UART_IER_THRI)) {
        s->iir = UART_IIR_THRI;
    } else {
        s->iir = UART_IIR_NO_INT;
    }
    if (s->iir != UART_IIR_NO_INT) {
P
pbrook 已提交
103
        qemu_irq_raise(s->irq);
B
bellard 已提交
104
    } else {
P
pbrook 已提交
105
        qemu_irq_lower(s->irq);
B
bellard 已提交
106 107 108
    }
}

B
bellard 已提交
109 110 111
static void serial_update_parameters(SerialState *s)
{
    int speed, parity, data_bits, stop_bits;
B
bellard 已提交
112
    QEMUSerialSetParams ssp;
B
bellard 已提交
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129

    if (s->lcr & 0x08) {
        if (s->lcr & 0x10)
            parity = 'E';
        else
            parity = 'O';
    } else {
            parity = 'N';
    }
    if (s->lcr & 0x04) 
        stop_bits = 2;
    else
        stop_bits = 1;
    data_bits = (s->lcr & 0x03) + 5;
    if (s->divider == 0)
        return;
    speed = 115200 / s->divider;
B
bellard 已提交
130 131 132 133 134 135
    ssp.speed = speed;
    ssp.parity = parity;
    ssp.data_bits = data_bits;
    ssp.stop_bits = stop_bits;
    qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
#if 0
B
bellard 已提交
136 137 138 139 140
    printf("speed=%d parity=%c data=%d stop=%d\n", 
           speed, parity, data_bits, stop_bits);
#endif
}

B
bellard 已提交
141
static void serial_ioport_write(void *opaque, uint32_t addr, uint32_t val)
B
bellard 已提交
142
{
B
bellard 已提交
143
    SerialState *s = opaque;
B
bellard 已提交
144 145 146 147 148 149 150 151 152 153 154
    unsigned char ch;
    
    addr &= 7;
#ifdef DEBUG_SERIAL
    printf("serial: write addr=0x%02x val=0x%02x\n", addr, val);
#endif
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0xff00) | val;
B
bellard 已提交
155
            serial_update_parameters(s);
B
bellard 已提交
156 157 158
        } else {
            s->thr_ipending = 0;
            s->lsr &= ~UART_LSR_THRE;
B
bellard 已提交
159
            serial_update_irq(s);
B
bellard 已提交
160 161
            ch = val;
            qemu_chr_write(s->chr, &ch, 1);
B
bellard 已提交
162 163 164
            s->thr_ipending = 1;
            s->lsr |= UART_LSR_THRE;
            s->lsr |= UART_LSR_TEMT;
B
bellard 已提交
165
            serial_update_irq(s);
B
bellard 已提交
166 167 168 169 170
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            s->divider = (s->divider & 0x00ff) | (val << 8);
B
bellard 已提交
171
            serial_update_parameters(s);
B
bellard 已提交
172
        } else {
B
bellard 已提交
173 174 175 176
            s->ier = val & 0x0f;
            if (s->lsr & UART_LSR_THRE) {
                s->thr_ipending = 1;
            }
B
bellard 已提交
177
            serial_update_irq(s);
B
bellard 已提交
178 179 180 181 182
        }
        break;
    case 2:
        break;
    case 3:
B
bellard 已提交
183 184 185 186 187 188 189
        {
            int break_enable;
            s->lcr = val;
            serial_update_parameters(s);
            break_enable = (val >> 6) & 1;
            if (break_enable != s->last_break_enable) {
                s->last_break_enable = break_enable;
B
bellard 已提交
190 191
                qemu_chr_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK, 
                               &break_enable);
B
bellard 已提交
192 193
            }
        }
B
bellard 已提交
194 195
        break;
    case 4:
B
bellard 已提交
196
        s->mcr = val & 0x1f;
B
bellard 已提交
197 198 199 200 201 202 203 204 205 206 207
        break;
    case 5:
        break;
    case 6:
        break;
    case 7:
        s->scr = val;
        break;
    }
}

B
bellard 已提交
208
static uint32_t serial_ioport_read(void *opaque, uint32_t addr)
B
bellard 已提交
209
{
B
bellard 已提交
210
    SerialState *s = opaque;
B
bellard 已提交
211 212 213 214 215 216 217 218 219 220 221
    uint32_t ret;

    addr &= 7;
    switch(addr) {
    default:
    case 0:
        if (s->lcr & UART_LCR_DLAB) {
            ret = s->divider & 0xff; 
        } else {
            ret = s->rbr;
            s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
B
bellard 已提交
222
            serial_update_irq(s);
B
bellard 已提交
223 224 225 226 227 228 229 230 231 232 233 234 235 236
        }
        break;
    case 1:
        if (s->lcr & UART_LCR_DLAB) {
            ret = (s->divider >> 8) & 0xff;
        } else {
            ret = s->ier;
        }
        break;
    case 2:
        ret = s->iir;
        /* reset THR pending bit */
        if ((ret & 0x7) == UART_IIR_THRI)
            s->thr_ipending = 0;
B
bellard 已提交
237
        serial_update_irq(s);
B
bellard 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
        break;
    case 3:
        ret = s->lcr;
        break;
    case 4:
        ret = s->mcr;
        break;
    case 5:
        ret = s->lsr;
        break;
    case 6:
        if (s->mcr & UART_MCR_LOOP) {
            /* in loopback, the modem output pins are connected to the
               inputs */
            ret = (s->mcr & 0x0c) << 4;
            ret |= (s->mcr & 0x02) << 3;
            ret |= (s->mcr & 0x01) << 5;
        } else {
            ret = s->msr;
        }
        break;
    case 7:
        ret = s->scr;
        break;
    }
#ifdef DEBUG_SERIAL
    printf("serial: read addr=0x%02x val=0x%02x\n", addr, ret);
#endif
    return ret;
}

B
bellard 已提交
269
static int serial_can_receive(SerialState *s)
B
bellard 已提交
270 271 272 273
{
    return !(s->lsr & UART_LSR_DR);
}

B
bellard 已提交
274
static void serial_receive_byte(SerialState *s, int ch)
B
bellard 已提交
275 276 277
{
    s->rbr = ch;
    s->lsr |= UART_LSR_DR;
B
bellard 已提交
278
    serial_update_irq(s);
B
bellard 已提交
279 280
}

B
bellard 已提交
281
static void serial_receive_break(SerialState *s)
B
bellard 已提交
282 283 284
{
    s->rbr = 0;
    s->lsr |= UART_LSR_BI | UART_LSR_DR;
B
bellard 已提交
285
    serial_update_irq(s);
B
bellard 已提交
286 287
}

B
bellard 已提交
288
static int serial_can_receive1(void *opaque)
B
bellard 已提交
289
{
B
bellard 已提交
290 291 292 293 294 295 296 297 298
    SerialState *s = opaque;
    return serial_can_receive(s);
}

static void serial_receive1(void *opaque, const uint8_t *buf, int size)
{
    SerialState *s = opaque;
    serial_receive_byte(s, buf[0]);
}
B
bellard 已提交
299

B
bellard 已提交
300 301 302 303 304 305 306
static void serial_event(void *opaque, int event)
{
    SerialState *s = opaque;
    if (event == CHR_EVENT_BREAK)
        serial_receive_break(s);
}

307 308 309 310
static void serial_save(QEMUFile *f, void *opaque)
{
    SerialState *s = opaque;

B
bellard 已提交
311
    qemu_put_be16s(f,&s->divider);
312 313 314 315 316 317 318 319 320 321 322 323 324 325
    qemu_put_8s(f,&s->rbr);
    qemu_put_8s(f,&s->ier);
    qemu_put_8s(f,&s->iir);
    qemu_put_8s(f,&s->lcr);
    qemu_put_8s(f,&s->mcr);
    qemu_put_8s(f,&s->lsr);
    qemu_put_8s(f,&s->msr);
    qemu_put_8s(f,&s->scr);
}

static int serial_load(QEMUFile *f, void *opaque, int version_id)
{
    SerialState *s = opaque;

B
bellard 已提交
326
    if(version_id > 2)
327 328
        return -EINVAL;

B
bellard 已提交
329 330 331 332
    if (version_id >= 2)
        qemu_get_be16s(f, &s->divider);
    else
        s->divider = qemu_get_byte(f);
333 334 335 336 337 338 339 340 341 342 343 344
    qemu_get_8s(f,&s->rbr);
    qemu_get_8s(f,&s->ier);
    qemu_get_8s(f,&s->iir);
    qemu_get_8s(f,&s->lcr);
    qemu_get_8s(f,&s->mcr);
    qemu_get_8s(f,&s->lsr);
    qemu_get_8s(f,&s->msr);
    qemu_get_8s(f,&s->scr);

    return 0;
}

B
bellard 已提交
345
/* If fd is zero, it means that the serial device uses the console */
P
pbrook 已提交
346
SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr)
B
bellard 已提交
347 348 349 350 351 352
{
    SerialState *s;

    s = qemu_mallocz(sizeof(SerialState));
    if (!s)
        return NULL;
B
bellard 已提交
353 354 355
    s->irq = irq;
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
    s->iir = UART_IIR_NO_INT;
B
bellard 已提交
356
    s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
B
bellard 已提交
357

B
bellard 已提交
358
    register_savevm("serial", base, 2, serial_save, serial_load, s);
359

B
bellard 已提交
360 361
    register_ioport_write(base, 8, 1, serial_ioport_write, s);
    register_ioport_read(base, 8, 1, serial_ioport_read, s);
B
bellard 已提交
362
    s->chr = chr;
363 364
    qemu_chr_add_handlers(chr, serial_can_receive1, serial_receive1,
                          serial_event, s);
B
bellard 已提交
365
    return s;
B
bellard 已提交
366
}
367 368

/* Memory mapped interface */
T
ths 已提交
369
uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr)
370 371 372 373 374 375
{
    SerialState *s = opaque;

    return serial_ioport_read(s, (addr - s->base) >> s->it_shift) & 0xFF;
}

T
ths 已提交
376 377
void serial_mm_writeb (void *opaque,
                       target_phys_addr_t addr, uint32_t value)
378 379 380 381 382 383
{
    SerialState *s = opaque;

    serial_ioport_write(s, (addr - s->base) >> s->it_shift, value & 0xFF);
}

T
ths 已提交
384
uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr)
385 386 387 388 389 390
{
    SerialState *s = opaque;

    return serial_ioport_read(s, (addr - s->base) >> s->it_shift) & 0xFFFF;
}

T
ths 已提交
391 392
void serial_mm_writew (void *opaque,
                       target_phys_addr_t addr, uint32_t value)
393 394 395 396 397 398
{
    SerialState *s = opaque;

    serial_ioport_write(s, (addr - s->base) >> s->it_shift, value & 0xFFFF);
}

T
ths 已提交
399
uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr)
400 401 402 403 404 405
{
    SerialState *s = opaque;

    return serial_ioport_read(s, (addr - s->base) >> s->it_shift);
}

T
ths 已提交
406 407
void serial_mm_writel (void *opaque,
                       target_phys_addr_t addr, uint32_t value)
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
{
    SerialState *s = opaque;

    serial_ioport_write(s, (addr - s->base) >> s->it_shift, value);
}

static CPUReadMemoryFunc *serial_mm_read[] = {
    &serial_mm_readb,
    &serial_mm_readw,
    &serial_mm_readl,
};

static CPUWriteMemoryFunc *serial_mm_write[] = {
    &serial_mm_writeb,
    &serial_mm_writew,
    &serial_mm_writel,
};

P
pbrook 已提交
426 427
SerialState *serial_mm_init (target_ulong base, int it_shift,
                             qemu_irq irq, CharDriverState *chr,
T
ths 已提交
428
                             int ioregister)
429 430 431 432 433 434 435 436 437 438
{
    SerialState *s;
    int s_io_memory;

    s = qemu_mallocz(sizeof(SerialState));
    if (!s)
        return NULL;
    s->irq = irq;
    s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
    s->iir = UART_IIR_NO_INT;
B
bellard 已提交
439
    s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
440 441 442
    s->base = base;
    s->it_shift = it_shift;

B
bellard 已提交
443
    register_savevm("serial", base, 2, serial_save, serial_load, s);
444

T
ths 已提交
445 446 447 448 449
    if (ioregister) {
        s_io_memory = cpu_register_io_memory(0, serial_mm_read,
                                             serial_mm_write, s);
        cpu_register_physical_memory(base, 8 << it_shift, s_io_memory);
    }
450
    s->chr = chr;
451 452
    qemu_chr_add_handlers(chr, serial_can_receive1, serial_receive1,
                          serial_event, s);
453 454
    return s;
}