spapr.c 31.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
 *
 * Copyright (c) 2004-2007 Fabrice Bellard
 * Copyright (c) 2007 Jocelyn Mayer
 * Copyright (c) 2010 David Gibson, IBM Corporation.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 *
 */
27
#include "sysemu/sysemu.h"
28
#include "hw/hw.h"
29
#include "elf.h"
P
Paolo Bonzini 已提交
30
#include "net/net.h"
31 32 33
#include "sysemu/blockdev.h"
#include "sysemu/cpus.h"
#include "sysemu/kvm.h"
34
#include "kvm_ppc.h"
35 36

#include "hw/boards.h"
P
Paolo Bonzini 已提交
37
#include "hw/ppc/ppc.h"
38 39
#include "hw/loader.h"

P
Paolo Bonzini 已提交
40 41 42 43
#include "hw/ppc/spapr.h"
#include "hw/ppc/spapr_vio.h"
#include "hw/pci-host/spapr.h"
#include "hw/ppc/xics.h"
44
#include "hw/pci/msi.h"
45

46
#include "hw/pci/pci.h"
47

48
#include "exec/address-spaces.h"
49
#include "hw/usb.h"
50
#include "qemu/config-file.h"
A
Avi Kivity 已提交
51

52 53
#include <libfdt.h>

54 55 56 57 58 59 60 61 62 63
/* SLOF memory layout:
 *
 * SLOF raw image loaded at 0, copies its romfs right below the flat
 * device-tree, then position SLOF itself 31M below that
 *
 * So we set FW_OVERHEAD to 40MB which should account for all of that
 * and more
 *
 * We load our kernel at 4M, leaving space for SLOF initial image
 */
64
#define FDT_MAX_SIZE            0x10000
65
#define RTAS_MAX_SIZE           0x10000
66 67
#define FW_MAX_SIZE             0x400000
#define FW_FILE_NAME            "slof.bin"
68 69
#define FW_OVERHEAD             0x2800000
#define KERNEL_LOAD_ADDR        FW_MAX_SIZE
70

71
#define MIN_RMA_SLOF            128UL
72 73 74

#define TIMEBASE_FREQ           512000000ULL

75
#define MAX_CPUS                256
76
#define XICS_IRQS               1024
77

78 79
#define PHANDLE_XICP            0x00001111

80 81
#define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))

82 83
sPAPREnvironment *spapr;

84
int spapr_allocate_irq(int hint, bool lsi)
85
{
86
    int irq;
87 88 89 90 91 92 93 94

    if (hint) {
        irq = hint;
        /* FIXME: we should probably check for collisions somehow */
    } else {
        irq = spapr->next_irq++;
    }

95 96 97
    /* Configure irq type */
    if (!xics_get_qirq(spapr->icp, irq)) {
        return 0;
98 99
    }

100
    xics_set_irq_type(spapr->icp, irq, lsi);
101

102
    return irq;
103 104
}

105
/* Allocate block of consequtive IRQs, returns a number of the first */
106
int spapr_allocate_irq_block(int num, bool lsi)
107 108 109 110 111 112 113
{
    int first = -1;
    int i;

    for (i = 0; i < num; ++i) {
        int irq;

114
        irq = spapr_allocate_irq(0, lsi);
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
        if (!irq) {
            return -1;
        }

        if (0 == i) {
            first = irq;
        }

        /* If the above doesn't create a consecutive block then that's
         * an internal bug */
        assert(irq == (first + i));
    }

    return first;
}

131
static int spapr_fixup_cpu_dt(void *fdt, sPAPREnvironment *spapr)
132 133
{
    int ret = 0, offset;
A
Andreas Färber 已提交
134
    CPUPPCState *env;
135
    CPUState *cpu;
136 137
    char cpu_model[32];
    int smt = kvmppc_smt_threads();
138
    uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
139 140 141 142

    assert(spapr->cpu_model);

    for (env = first_cpu; env != NULL; env = env->next_cpu) {
143
        cpu = CPU(ppc_env_get_cpu(env));
144 145 146 147
        uint32_t associativity[] = {cpu_to_be32(0x5),
                                    cpu_to_be32(0x0),
                                    cpu_to_be32(0x0),
                                    cpu_to_be32(0x0),
148
                                    cpu_to_be32(cpu->numa_node),
149
                                    cpu_to_be32(cpu->cpu_index)};
150

151
        if ((cpu->cpu_index % smt) != 0) {
152 153 154 155
            continue;
        }

        snprintf(cpu_model, 32, "/cpus/%s@%x", spapr->cpu_model,
156
                 cpu->cpu_index);
157 158 159 160 161 162

        offset = fdt_path_offset(fdt, cpu_model);
        if (offset < 0) {
            return offset;
        }

163 164 165 166 167 168 169 170 171 172
        if (nb_numa_nodes > 1) {
            ret = fdt_setprop(fdt, offset, "ibm,associativity", associativity,
                              sizeof(associativity));
            if (ret < 0) {
                return ret;
            }
        }

        ret = fdt_setprop(fdt, offset, "ibm,pft-size",
                          pft_size_prop, sizeof(pft_size_prop));
173 174 175 176 177 178 179
        if (ret < 0) {
            return ret;
        }
    }
    return ret;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213

static size_t create_page_sizes_prop(CPUPPCState *env, uint32_t *prop,
                                     size_t maxsize)
{
    size_t maxcells = maxsize / sizeof(uint32_t);
    int i, j, count;
    uint32_t *p = prop;

    for (i = 0; i < PPC_PAGE_SIZES_MAX_SZ; i++) {
        struct ppc_one_seg_page_size *sps = &env->sps.sps[i];

        if (!sps->page_shift) {
            break;
        }
        for (count = 0; count < PPC_PAGE_SIZES_MAX_SZ; count++) {
            if (sps->enc[count].page_shift == 0) {
                break;
            }
        }
        if ((p - prop) >= (maxcells - 3 - count * 2)) {
            break;
        }
        *(p++) = cpu_to_be32(sps->page_shift);
        *(p++) = cpu_to_be32(sps->slb_enc);
        *(p++) = cpu_to_be32(count);
        for (j = 0; j < count; j++) {
            *(p++) = cpu_to_be32(sps->enc[j].page_shift);
            *(p++) = cpu_to_be32(sps->enc[j].pte_enc);
        }
    }

    return (p - prop) * sizeof(uint32_t);
}

214 215 216 217 218 219 220 221 222 223 224
#define _FDT(exp) \
    do { \
        int ret = (exp);                                           \
        if (ret < 0) {                                             \
            fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
                    #exp, fdt_strerror(ret));                      \
            exit(1);                                               \
        }                                                          \
    } while (0)


225
static void *spapr_create_fdt_skel(const char *cpu_model,
A
Avi Kivity 已提交
226 227 228
                                   hwaddr initrd_base,
                                   hwaddr initrd_size,
                                   hwaddr kernel_size,
229
                                   const char *boot_device,
230 231
                                   const char *kernel_cmdline,
                                   uint32_t epow_irq)
232 233
{
    void *fdt;
A
Andreas Färber 已提交
234
    CPUPPCState *env;
235 236
    uint32_t start_prop = cpu_to_be32(initrd_base);
    uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
237
    char hypertas_prop[] = "hcall-pft\0hcall-term\0hcall-dabr\0hcall-interrupt"
238
        "\0hcall-tce\0hcall-vio\0hcall-splpar\0hcall-bulk";
239
    char qemu_hypertas_prop[] = "hcall-memop1";
240
    uint32_t refpoints[] = {cpu_to_be32(0x4), cpu_to_be32(0x4)};
241
    uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(smp_cpus)};
242
    char *modelname;
243
    int i, smt = kvmppc_smt_threads();
244
    unsigned char vec5[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x80};
245

246
    fdt = g_malloc0(FDT_MAX_SIZE);
247 248
    _FDT((fdt_create(fdt, FDT_MAX_SIZE)));

249 250 251 252 253 254
    if (kernel_size) {
        _FDT((fdt_add_reservemap_entry(fdt, KERNEL_LOAD_ADDR, kernel_size)));
    }
    if (initrd_size) {
        _FDT((fdt_add_reservemap_entry(fdt, initrd_base, initrd_size)));
    }
255 256 257 258 259
    _FDT((fdt_finish_reservemap(fdt)));

    /* Root node */
    _FDT((fdt_begin_node(fdt, "")));
    _FDT((fdt_property_string(fdt, "device_type", "chrp")));
260
    _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
261
    _FDT((fdt_property_string(fdt, "compatible", "qemu,pseries")));
262 263 264 265 266 267 268

    _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
    _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));

    /* /chosen */
    _FDT((fdt_begin_node(fdt, "chosen")));

269 270 271
    /* Set Form1_affinity */
    _FDT((fdt_property(fdt, "ibm,architecture-vec-5", vec5, sizeof(vec5))));

272 273 274 275 276
    _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
    _FDT((fdt_property(fdt, "linux,initrd-start",
                       &start_prop, sizeof(start_prop))));
    _FDT((fdt_property(fdt, "linux,initrd-end",
                       &end_prop, sizeof(end_prop))));
277 278 279
    if (kernel_size) {
        uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
                              cpu_to_be64(kernel_size) };
280

281 282
        _FDT((fdt_property(fdt, "qemu,boot-kernel", &kprop, sizeof(kprop))));
    }
A
Avik Sil 已提交
283 284 285
    if (boot_device) {
        _FDT((fdt_property_string(fdt, "qemu,boot-device", boot_device)));
    }
286 287 288
    _FDT((fdt_property_cell(fdt, "qemu,graphic-width", graphic_width)));
    _FDT((fdt_property_cell(fdt, "qemu,graphic-height", graphic_height)));
    _FDT((fdt_property_cell(fdt, "qemu,graphic-depth", graphic_depth)));
289

290 291 292 293 294 295 296 297
    _FDT((fdt_end_node(fdt)));

    /* cpus */
    _FDT((fdt_begin_node(fdt, "cpus")));

    _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
    _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));

298
    modelname = g_strdup(cpu_model);
299 300 301 302 303

    for (i = 0; i < strlen(modelname); i++) {
        modelname[i] = toupper(modelname[i]);
    }

304 305 306
    /* This is needed during FDT finalization */
    spapr->cpu_model = g_strdup(modelname);

D
David Gibson 已提交
307
    for (env = first_cpu; env != NULL; env = env->next_cpu) {
308
        CPUState *cpu = CPU(ppc_env_get_cpu(env));
309
        PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
310
        int index = cpu->cpu_index;
311 312
        uint32_t servers_prop[smp_threads];
        uint32_t gservers_prop[smp_threads * 2];
313 314 315
        char *nodename;
        uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
                           0xffffffff, 0xffffffff};
316 317
        uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TIMEBASE_FREQ;
        uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
318 319
        uint32_t page_sizes_prop[64];
        size_t page_sizes_prop_size;
320

321 322 323 324
        if ((index % smt) != 0) {
            continue;
        }

325
        nodename = g_strdup_printf("%s@%x", modelname, index);
326 327 328

        _FDT((fdt_begin_node(fdt, nodename)));

329
        g_free(nodename);
330

D
David Gibson 已提交
331
        _FDT((fdt_property_cell(fdt, "reg", index)));
332 333 334
        _FDT((fdt_property_string(fdt, "device_type", "cpu")));

        _FDT((fdt_property_cell(fdt, "cpu-version", env->spr[SPR_PVR])));
335
        _FDT((fdt_property_cell(fdt, "d-cache-block-size",
336
                                env->dcache_line_size)));
337 338 339 340 341
        _FDT((fdt_property_cell(fdt, "d-cache-line-size",
                                env->dcache_line_size)));
        _FDT((fdt_property_cell(fdt, "i-cache-block-size",
                                env->icache_line_size)));
        _FDT((fdt_property_cell(fdt, "i-cache-line-size",
342
                                env->icache_line_size)));
343 344 345 346 347 348 349 350 351 352 353 354

        if (pcc->l1_dcache_size) {
            _FDT((fdt_property_cell(fdt, "d-cache-size", pcc->l1_dcache_size)));
        } else {
            fprintf(stderr, "Warning: Unknown L1 dcache size for cpu\n");
        }
        if (pcc->l1_icache_size) {
            _FDT((fdt_property_cell(fdt, "i-cache-size", pcc->l1_icache_size)));
        } else {
            fprintf(stderr, "Warning: Unknown L1 icache size for cpu\n");
        }

355 356
        _FDT((fdt_property_cell(fdt, "timebase-frequency", tbfreq)));
        _FDT((fdt_property_cell(fdt, "clock-frequency", cpufreq)));
357 358 359
        _FDT((fdt_property_cell(fdt, "ibm,slb-size", env->slb_nr)));
        _FDT((fdt_property_string(fdt, "status", "okay")));
        _FDT((fdt_property(fdt, "64-bit", NULL, 0)));
360 361 362 363 364 365 366 367 368 369

        /* Build interrupt servers and gservers properties */
        for (i = 0; i < smp_threads; i++) {
            servers_prop[i] = cpu_to_be32(index + i);
            /* Hack, direct the group queues back to cpu 0 */
            gservers_prop[i*2] = cpu_to_be32(index + i);
            gservers_prop[i*2 + 1] = 0;
        }
        _FDT((fdt_property(fdt, "ibm,ppc-interrupt-server#s",
                           servers_prop, sizeof(servers_prop))));
370
        _FDT((fdt_property(fdt, "ibm,ppc-interrupt-gserver#s",
371
                           gservers_prop, sizeof(gservers_prop))));
372

D
David Gibson 已提交
373
        if (env->mmu_model & POWERPC_MMU_1TSEG) {
374 375 376 377
            _FDT((fdt_property(fdt, "ibm,processor-segment-sizes",
                               segs, sizeof(segs))));
        }

378 379 380 381
        /* Advertise VMX/VSX (vector extensions) if available
         *   0 / no property == no vector extensions
         *   1               == VMX / Altivec available
         *   2               == VSX available */
382 383 384
        if (env->insns_flags & PPC_ALTIVEC) {
            uint32_t vmx = (env->insns_flags2 & PPC2_VSX) ? 2 : 1;

385 386 387 388 389 390
            _FDT((fdt_property_cell(fdt, "ibm,vmx", vmx)));
        }

        /* Advertise DFP (Decimal Floating Point) if available
         *   0 / no property == no DFP
         *   1               == DFP available */
391 392
        if (env->insns_flags2 & PPC2_DFP) {
            _FDT((fdt_property_cell(fdt, "ibm,dfp", 1)));
393 394
        }

395 396 397 398 399 400 401
        page_sizes_prop_size = create_page_sizes_prop(env, page_sizes_prop,
                                                      sizeof(page_sizes_prop));
        if (page_sizes_prop_size) {
            _FDT((fdt_property(fdt, "ibm,segment-page-sizes",
                               page_sizes_prop, page_sizes_prop_size)));
        }

402 403 404
        _FDT((fdt_end_node(fdt)));
    }

405
    g_free(modelname);
406 407 408

    _FDT((fdt_end_node(fdt)));

409 410 411 412 413
    /* RTAS */
    _FDT((fdt_begin_node(fdt, "rtas")));

    _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas_prop,
                       sizeof(hypertas_prop))));
414 415
    _FDT((fdt_property(fdt, "qemu,hypertas-functions", qemu_hypertas_prop,
                       sizeof(qemu_hypertas_prop))));
416

417 418 419
    _FDT((fdt_property(fdt, "ibm,associativity-reference-points",
        refpoints, sizeof(refpoints))));

420 421
    _FDT((fdt_property_cell(fdt, "rtas-error-log-max", RTAS_ERROR_LOG_MAX)));

422 423
    _FDT((fdt_end_node(fdt)));

424
    /* interrupt controller */
425
    _FDT((fdt_begin_node(fdt, "interrupt-controller")));
426 427 428 429 430 431 432 433

    _FDT((fdt_property_string(fdt, "device_type",
                              "PowerPC-External-Interrupt-Presentation")));
    _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
    _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
    _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
                       interrupt_server_ranges_prop,
                       sizeof(interrupt_server_ranges_prop))));
434 435 436
    _FDT((fdt_property_cell(fdt, "#interrupt-cells", 2)));
    _FDT((fdt_property_cell(fdt, "linux,phandle", PHANDLE_XICP)));
    _FDT((fdt_property_cell(fdt, "phandle", PHANDLE_XICP)));
437 438 439

    _FDT((fdt_end_node(fdt)));

440 441 442 443 444 445 446
    /* vdevice */
    _FDT((fdt_begin_node(fdt, "vdevice")));

    _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
    _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
    _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
    _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
447 448
    _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
    _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
449 450 451

    _FDT((fdt_end_node(fdt)));

452 453 454
    /* event-sources */
    spapr_events_fdt_skel(fdt, epow_irq);

455 456 457
    _FDT((fdt_end_node(fdt))); /* close root node */
    _FDT((fdt_finish(fdt)));

458 459 460
    return fdt;
}

461 462 463 464 465 466
static int spapr_populate_memory(sPAPREnvironment *spapr, void *fdt)
{
    uint32_t associativity[] = {cpu_to_be32(0x4), cpu_to_be32(0x0),
                                cpu_to_be32(0x0), cpu_to_be32(0x0),
                                cpu_to_be32(0x0)};
    char mem_name[32];
A
Avi Kivity 已提交
467
    hwaddr node0_size, mem_start;
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
    uint64_t mem_reg_property[2];
    int i, off;

    /* memory node(s) */
    node0_size = (nb_numa_nodes > 1) ? node_mem[0] : ram_size;
    if (spapr->rma_size > node0_size) {
        spapr->rma_size = node0_size;
    }

    /* RMA */
    mem_reg_property[0] = 0;
    mem_reg_property[1] = cpu_to_be64(spapr->rma_size);
    off = fdt_add_subnode(fdt, 0, "memory@0");
    _FDT(off);
    _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
    _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
                      sizeof(mem_reg_property))));
    _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
                      sizeof(associativity))));

    /* RAM: Node 0 */
    if (node0_size > spapr->rma_size) {
        mem_reg_property[0] = cpu_to_be64(spapr->rma_size);
        mem_reg_property[1] = cpu_to_be64(node0_size - spapr->rma_size);

        sprintf(mem_name, "memory@" TARGET_FMT_lx, spapr->rma_size);
        off = fdt_add_subnode(fdt, 0, mem_name);
        _FDT(off);
        _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
        _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
                          sizeof(mem_reg_property))));
        _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
                          sizeof(associativity))));
    }

    /* RAM: Node 1 and beyond */
    mem_start = node0_size;
    for (i = 1; i < nb_numa_nodes; i++) {
        mem_reg_property[0] = cpu_to_be64(mem_start);
        mem_reg_property[1] = cpu_to_be64(node_mem[i]);
        associativity[3] = associativity[4] = cpu_to_be32(i);
        sprintf(mem_name, "memory@" TARGET_FMT_lx, mem_start);
        off = fdt_add_subnode(fdt, 0, mem_name);
        _FDT(off);
        _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
        _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
                          sizeof(mem_reg_property))));
        _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
                          sizeof(associativity))));
        mem_start += node_mem[i];
    }

    return 0;
}

523
static void spapr_finalize_fdt(sPAPREnvironment *spapr,
A
Avi Kivity 已提交
524 525 526
                               hwaddr fdt_addr,
                               hwaddr rtas_addr,
                               hwaddr rtas_size)
527 528 529
{
    int ret;
    void *fdt;
530
    sPAPRPHBState *phb;
531

532
    fdt = g_malloc(FDT_MAX_SIZE);
533 534 535

    /* open out the base tree into a temp buffer for the final tweaks */
    _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
536

537 538 539 540 541 542
    ret = spapr_populate_memory(spapr, fdt);
    if (ret < 0) {
        fprintf(stderr, "couldn't setup memory nodes in fdt\n");
        exit(1);
    }

543 544 545 546 547 548
    ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
    if (ret < 0) {
        fprintf(stderr, "couldn't setup vio devices in fdt\n");
        exit(1);
    }

549
    QLIST_FOREACH(phb, &spapr->phbs, list) {
550
        ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt);
551 552 553 554 555 556 557
    }

    if (ret < 0) {
        fprintf(stderr, "couldn't setup PCI devices in fdt\n");
        exit(1);
    }

558 559 560 561 562 563
    /* RTAS */
    ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
    if (ret < 0) {
        fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
    }

564
    /* Advertise NUMA via ibm,associativity */
565 566 567
    ret = spapr_fixup_cpu_dt(fdt, spapr);
    if (ret < 0) {
        fprintf(stderr, "Couldn't finalize CPU device tree properties\n");
568 569
    }

570
    if (!spapr->has_graphics) {
571 572
        spapr_populate_chosen_stdout(fdt, spapr->vio_bus);
    }
573

574 575
    _FDT((fdt_pack(fdt)));

576 577 578 579 580 581
    if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
        hw_error("FDT too big ! 0x%x bytes (max is 0x%x)\n",
                 fdt_totalsize(fdt), FDT_MAX_SIZE);
        exit(1);
    }

582
    cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
583

584
    g_free(fdt);
585 586 587 588 589 590 591
}

static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
}

592
static void emulate_spapr_hypercall(PowerPCCPU *cpu)
593
{
594 595
    CPUPPCState *env = &cpu->env;

596 597 598 599
    if (msr_pr) {
        hcall_dprintf("Hypercall made with MSR[PR]=1\n");
        env->gpr[3] = H_PRIVILEGE;
    } else {
600
        env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
601
    }
602 603
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
static void spapr_reset_htab(sPAPREnvironment *spapr)
{
    long shift;

    /* allocate hash page table.  For now we always make this 16mb,
     * later we should probably make it scale to the size of guest
     * RAM */

    shift = kvmppc_reset_htab(spapr->htab_shift);

    if (shift > 0) {
        /* Kernel handles htab, we don't need to allocate one */
        spapr->htab_shift = shift;
    } else {
        if (!spapr->htab) {
            /* Allocate an htab if we don't yet have one */
            spapr->htab = qemu_memalign(HTAB_SIZE(spapr), HTAB_SIZE(spapr));
        }

        /* And clear it */
        memset(spapr->htab, 0, HTAB_SIZE(spapr));
    }

    /* Update the RMA size if necessary */
    if (spapr->vrma_adjust) {
        spapr->rma_size = kvmppc_rma_size(ram_size, spapr->htab_shift);
    }
631 632
}

633
static void ppc_spapr_reset(void)
634
{
635 636
    CPUState *first_cpu_cpu;

637 638
    /* Reset the hash table & recalc the RMA */
    spapr_reset_htab(spapr);
639

640
    qemu_devices_reset();
641 642 643 644 645 646

    /* Load the fdt */
    spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
                       spapr->rtas_size);

    /* Set up the entry state */
647
    first_cpu_cpu = ENV_GET_CPU(first_cpu);
648 649
    first_cpu->gpr[3] = spapr->fdt_addr;
    first_cpu->gpr[5] = 0;
650
    first_cpu_cpu->halted = 0;
651 652 653 654
    first_cpu->nip = spapr->entry_point;

}

655 656
static void spapr_cpu_reset(void *opaque)
{
657
    PowerPCCPU *cpu = opaque;
658
    CPUState *cs = CPU(cpu);
659
    CPUPPCState *env = &cpu->env;
660

661
    cpu_reset(cs);
662 663 664 665

    /* All CPUs start halted.  CPU0 is unhalted from the machine level
     * reset code and the rest are explicitly started up by the guest
     * using an RTAS call */
666
    cs->halted = 1;
667 668

    env->spr[SPR_HIOR] = 0;
669 670 671 672 673 674

    env->external_htab = spapr->htab;
    env->htab_base = -1;
    env->htab_mask = HTAB_SIZE(spapr) - 1;
    env->spr[SPR_SDR1] = (unsigned long)spapr->htab |
        (spapr->htab_shift - 18);
675 676
}

D
David Gibson 已提交
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
static void spapr_create_nvram(sPAPREnvironment *spapr)
{
    QemuOpts *machine_opts;
    DeviceState *dev;

    dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");

    machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
    if (machine_opts) {
        const char *drivename;

        drivename = qemu_opt_get(machine_opts, "nvram");
        if (drivename) {
            BlockDriverState *bs;

            bs = bdrv_find(drivename);
            if (!bs) {
                fprintf(stderr, "No such block device \"%s\" for nvram\n",
                        drivename);
                exit(1);
            }
            qdev_prop_set_drive_nofail(dev, "drive", bs);
        }
    }

    qdev_init_nofail(dev);

    spapr->nvram = (struct sPAPRNVRAM *)dev;
}

707
/* Returns whether we want to use VGA or not */
708 709
static int spapr_vga_init(PCIBus *pci_bus)
{
710 711
    switch (vga_interface_type) {
    case VGA_NONE:
712 713
    case VGA_STD:
        return pci_vga_init(pci_bus) != NULL;
714
    default:
715 716
        fprintf(stderr, "This vga model is not supported,"
                "currently it only supports -vga std\n");
717 718
        exit(0);
        break;
719 720 721
    }
}

722
/* pSeries LPAR / sPAPR hardware init */
723
static void ppc_spapr_init(QEMUMachineInitArgs *args)
724
{
725 726 727 728 729 730
    ram_addr_t ram_size = args->ram_size;
    const char *cpu_model = args->cpu_model;
    const char *kernel_filename = args->kernel_filename;
    const char *kernel_cmdline = args->kernel_cmdline;
    const char *initrd_filename = args->initrd_filename;
    const char *boot_device = args->boot_device;
731
    PowerPCCPU *cpu;
A
Andreas Färber 已提交
732
    CPUPPCState *env;
733
    PCIHostState *phb;
734
    int i;
A
Avi Kivity 已提交
735 736
    MemoryRegion *sysmem = get_system_memory();
    MemoryRegion *ram = g_new(MemoryRegion, 1);
A
Avi Kivity 已提交
737
    hwaddr rma_alloc_size;
738 739 740
    uint32_t initrd_base = 0;
    long kernel_size = 0, initrd_size = 0;
    long load_limit, rtas_limit, fw_size;
741
    char *filename;
742

743 744
    msi_supported = true;

745 746 747
    spapr = g_malloc0(sizeof(*spapr));
    QLIST_INIT(&spapr->phbs);

748 749
    cpu_ppc_hypercall = emulate_spapr_hypercall;

750 751 752 753 754 755 756
    /* Allocate RMA if necessary */
    rma_alloc_size = kvmppc_alloc_rma("ppc_spapr.rma", sysmem);

    if (rma_alloc_size == -1) {
        hw_error("qemu: Unable to create RMA\n");
        exit(1);
    }
757

758
    if (rma_alloc_size && (rma_alloc_size < ram_size)) {
759
        spapr->rma_size = rma_alloc_size;
760
    } else {
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
        spapr->rma_size = ram_size;

        /* With KVM, we don't actually know whether KVM supports an
         * unbounded RMA (PR KVM) or is limited by the hash table size
         * (HV KVM using VRMA), so we always assume the latter
         *
         * In that case, we also limit the initial allocations for RTAS
         * etc... to 256M since we have no way to know what the VRMA size
         * is going to be as it depends on the size of the hash table
         * isn't determined yet.
         */
        if (kvm_enabled()) {
            spapr->vrma_adjust = 1;
            spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
        }
776 777
    }

778
    /* We place the device tree and RTAS just below either the top of the RMA,
779 780
     * or just below 2GB, whichever is lowere, so that it can be
     * processed with 32-bit real mode code if necessary */
781
    rtas_limit = MIN(spapr->rma_size, 0x80000000);
782 783 784
    spapr->rtas_addr = rtas_limit - RTAS_MAX_SIZE;
    spapr->fdt_addr = spapr->rtas_addr - FDT_MAX_SIZE;
    load_limit = spapr->fdt_addr - FW_OVERHEAD;
785

786 787 788 789 790 791 792 793 794 795
    /* We aim for a hash table of size 1/128 the size of RAM.  The
     * normal rule of thumb is 1/64 the size of RAM, but that's much
     * more than needed for the Linux guests we support. */
    spapr->htab_shift = 18; /* Minimum architected size */
    while (spapr->htab_shift <= 46) {
        if ((1ULL << (spapr->htab_shift + 7)) >= ram_size) {
            break;
        }
        spapr->htab_shift++;
    }
796

797 798 799 800 801
    /* Set up Interrupt Controller before we create the VCPUs */
    spapr->icp = xics_system_init(smp_cpus * kvmppc_smt_threads() / smp_threads,
                                  XICS_IRQS);
    spapr->next_irq = XICS_IRQ_BASE;

802 803
    /* init CPUs */
    if (cpu_model == NULL) {
804
        cpu_model = kvm_enabled() ? "host" : "POWER7";
805 806
    }
    for (i = 0; i < smp_cpus; i++) {
807 808
        cpu = cpu_ppc_init(cpu_model);
        if (cpu == NULL) {
809 810 811
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
            exit(1);
        }
812 813
        env = &cpu->env;

814 815
        xics_cpu_setup(spapr->icp, cpu);

816 817 818
        /* Set time-base frequency to 512 MHz */
        cpu_ppc_tb_init(env, TIMEBASE_FREQ);

819 820 821 822
        /* PAPR always has exception vectors in RAM not ROM. To ensure this,
         * MSR[IP] should never be set.
         */
        env->msr_mask &= ~(1 << 6);
823 824 825

        /* Tell KVM that we're in PAPR mode */
        if (kvm_enabled()) {
826
            kvmppc_set_papr(cpu);
827 828 829
        }

        qemu_register_reset(spapr_cpu_reset, cpu);
830 831 832
    }

    /* allocate RAM */
833
    spapr->ram_limit = ram_size;
834 835 836 837
    if (spapr->ram_limit > rma_alloc_size) {
        ram_addr_t nonrma_base = rma_alloc_size;
        ram_addr_t nonrma_size = spapr->ram_limit - rma_alloc_size;

838 839
        memory_region_init_ram(ram, "ppc_spapr.ram", nonrma_size);
        vmstate_register_ram_global(ram);
840 841
        memory_region_add_subregion(sysmem, nonrma_base, ram);
    }
842

843
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
844
    spapr->rtas_size = load_image_targphys(filename, spapr->rtas_addr,
845
                                           rtas_limit - spapr->rtas_addr);
846
    if (spapr->rtas_size < 0) {
847 848 849
        hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
        exit(1);
    }
850 851 852 853 854
    if (spapr->rtas_size > RTAS_MAX_SIZE) {
        hw_error("RTAS too big ! 0x%lx bytes (max is 0x%x)\n",
                 spapr->rtas_size, RTAS_MAX_SIZE);
        exit(1);
    }
855
    g_free(filename);
856

857 858 859
    /* Set up EPOW events infrastructure */
    spapr_events_init(spapr);

860 861 862
    /* Set up IOMMU */
    spapr_iommu_init();

863
    /* Set up VIO bus */
864 865
    spapr->vio_bus = spapr_vio_bus_init();

P
Paolo Bonzini 已提交
866
    for (i = 0; i < MAX_SERIAL_PORTS; i++) {
867
        if (serial_hds[i]) {
868
            spapr_vty_create(spapr->vio_bus, serial_hds[i]);
869 870
        }
    }
871

D
David Gibson 已提交
872 873 874
    /* We always have at least the nvram device on VIO */
    spapr_create_nvram(spapr);

875
    /* Set up PCI */
876 877
    spapr_pci_rtas_init();

878
    phb = spapr_create_phb(spapr, 0);
879

P
Paolo Bonzini 已提交
880
    for (i = 0; i < nb_nics; i++) {
881 882 883
        NICInfo *nd = &nd_table[i];

        if (!nd->model) {
884
            nd->model = g_strdup("ibmveth");
885 886 887
        }

        if (strcmp(nd->model, "ibmveth") == 0) {
888
            spapr_vlan_create(spapr->vio_bus, nd);
889
        } else {
890
            pci_nic_init_nofail(&nd_table[i], nd->model, NULL);
891 892 893
        }
    }

894
    for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
895
        spapr_vscsi_create(spapr->vio_bus);
896 897
    }

898
    /* Graphics */
899
    if (spapr_vga_init(phb->bus)) {
900
        spapr->has_graphics = true;
901 902
    }

903
    if (usb_enabled(spapr->has_graphics)) {
904
        pci_create_simple(phb->bus, -1, "pci-ohci");
905 906 907 908 909 910
        if (spapr->has_graphics) {
            usbdevice_create("keyboard");
            usbdevice_create("mouse");
        }
    }

911
    if (spapr->rma_size < (MIN_RMA_SLOF << 20)) {
912 913 914 915 916
        fprintf(stderr, "qemu: pSeries SLOF firmware requires >= "
                "%ldM guest RMA (Real Mode Area memory)\n", MIN_RMA_SLOF);
        exit(1);
    }

917 918 919 920 921 922
    if (kernel_filename) {
        uint64_t lowaddr = 0;

        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
                               NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
        if (kernel_size < 0) {
923 924
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
925
                                              load_limit - KERNEL_LOAD_ADDR);
926 927 928 929 930 931 932 933 934
        }
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        if (initrd_filename) {
935 936 937 938
            /* Try to locate the initrd in the gap between the kernel
             * and the firmware. Add a bit of space just in case
             */
            initrd_base = (KERNEL_LOAD_ADDR + kernel_size + 0x1ffff) & ~0xffff;
939
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
940
                                              load_limit - initrd_base);
941 942 943 944 945 946 947 948 949
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        } else {
            initrd_base = 0;
            initrd_size = 0;
        }
950
    }
951

952 953 954 955 956 957 958 959 960 961
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, FW_FILE_NAME);
    fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
    if (fw_size < 0) {
        hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
        exit(1);
    }
    g_free(filename);

    spapr->entry_point = 0x100;

962
    /* Prepare the device tree */
963
    spapr->fdt_skel = spapr_create_fdt_skel(cpu_model,
964
                                            initrd_base, initrd_size,
965
                                            kernel_size,
966 967
                                            boot_device, kernel_cmdline,
                                            spapr->epow_irq);
968
    assert(spapr->fdt_skel != NULL);
969 970 971 972 973 974
}

static QEMUMachine spapr_machine = {
    .name = "pseries",
    .desc = "pSeries Logical Partition (PAPR compliant)",
    .init = ppc_spapr_init,
975
    .reset = ppc_spapr_reset,
976
    .block_default_type = IF_SCSI,
977 978
    .max_cpus = MAX_CPUS,
    .no_parallel = 1,
A
Avik Sil 已提交
979
    .boot_order = NULL,
980 981 982 983 984 985 986 987
};

static void spapr_machine_init(void)
{
    qemu_register_machine(&spapr_machine);
}

machine_init(spapr_machine_init);