apb.c 25.8 KB
Newer Older
P
pbrook 已提交
1 2 3 4
/*
 * QEMU Ultrasparc APB PCI host
 *
 * Copyright (c) 2006 Fabrice Bellard
5
 * Copyright (c) 2012,2013 Artyom Tarasenko
6
 *
P
pbrook 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
25

B
Fix APB  
blueswir1 已提交
26
/* XXX This file and most of its contents are somewhat misnamed.  The
P
pbrook 已提交
27 28 29
   Ultrasparc PCI host is called the PCI Bus Module (PBM).  The APB is
   the secondary PCI bridge.  */

30 31 32 33 34
#include "hw/sysbus.h"
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
#include "hw/pci/pci_bridge.h"
#include "hw/pci/pci_bus.h"
P
Paolo Bonzini 已提交
35
#include "hw/pci-host/apb.h"
36
#include "sysemu/sysemu.h"
37
#include "exec/address-spaces.h"
B
Fix APB  
blueswir1 已提交
38 39 40 41 42

/* debug APB */
//#define DEBUG_APB

#ifdef DEBUG_APB
43 44
#define APB_DPRINTF(fmt, ...) \
do { printf("APB: " fmt , ## __VA_ARGS__); } while (0)
B
Fix APB  
blueswir1 已提交
45
#else
46
#define APB_DPRINTF(fmt, ...)
B
Fix APB  
blueswir1 已提交
47 48
#endif

49 50 51 52 53 54 55 56 57 58
/* debug IOMMU */
//#define DEBUG_IOMMU

#ifdef DEBUG_IOMMU
#define IOMMU_DPRINTF(fmt, ...) \
do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0)
#else
#define IOMMU_DPRINTF(fmt, ...)
#endif

B
Blue Swirl 已提交
59 60 61 62 63 64 65 66 67
/*
 * Chipset docs:
 * PBM: "UltraSPARC IIi User's Manual",
 * http://www.sun.com/processors/manuals/805-0087.pdf
 *
 * APB: "Advanced PCI Bridge (APB) User's Manual",
 * http://www.sun.com/processors/manuals/805-1251.pdf
 */

68 69 70
#define PBM_PCI_IMR_MASK    0x7fffffff
#define PBM_PCI_IMR_ENABLED 0x80000000

71 72 73 74 75
#define POR          (1U << 31)
#define SOFT_POR     (1U << 30)
#define SOFT_XIR     (1U << 29)
#define BTN_POR      (1U << 28)
#define BTN_XIR      (1U << 27)
76 77 78 79
#define RESET_MASK   0xf8000000
#define RESET_WCMASK 0x98000000
#define RESET_WMASK  0x60000000

A
Artyom Tarasenko 已提交
80
#define MAX_IVEC 0x40
81
#define NO_IRQ_REQUEST (MAX_IVEC + 1)
B
Blue Swirl 已提交
82

83 84 85 86 87
#define IOMMU_PAGE_SIZE_8K      (1ULL << 13)
#define IOMMU_PAGE_MASK_8K      (~(IOMMU_PAGE_SIZE_8K - 1))
#define IOMMU_PAGE_SIZE_64K     (1ULL << 16)
#define IOMMU_PAGE_MASK_64K     (~(IOMMU_PAGE_SIZE_64K - 1))

88
#define IOMMU_NREGS             3
89

90
#define IOMMU_CTRL              0x0
91 92 93 94 95
#define IOMMU_CTRL_TBW_SIZE     (1ULL << 2)
#define IOMMU_CTRL_MMU_EN       (1ULL)

#define IOMMU_CTRL_TSB_SHIFT    16

96
#define IOMMU_BASE              0x8
97
#define IOMMU_FLUSH             0x10
98

99 100 101 102
#define IOMMU_TTE_DATA_V        (1ULL << 63)
#define IOMMU_TTE_DATA_SIZE     (1ULL << 61)
#define IOMMU_TTE_DATA_W        (1ULL << 1)

103 104
#define IOMMU_TTE_PHYS_MASK_8K  0x1ffffffe000ULL
#define IOMMU_TTE_PHYS_MASK_64K 0x1ffffff8000ULL
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121

#define IOMMU_TSB_8K_OFFSET_MASK_8M    0x00000000007fe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_16M   0x0000000000ffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_32M   0x0000000001ffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_64M   0x0000000003ffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_128M  0x0000000007ffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_256M  0x000000000fffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_512M  0x000000001fffe000ULL
#define IOMMU_TSB_8K_OFFSET_MASK_1G    0x000000003fffe000ULL

#define IOMMU_TSB_64K_OFFSET_MASK_64M  0x0000000003ff0000ULL
#define IOMMU_TSB_64K_OFFSET_MASK_128M 0x0000000007ff0000ULL
#define IOMMU_TSB_64K_OFFSET_MASK_256M 0x000000000fff0000ULL
#define IOMMU_TSB_64K_OFFSET_MASK_512M 0x000000001fff0000ULL
#define IOMMU_TSB_64K_OFFSET_MASK_1G   0x000000003fff0000ULL
#define IOMMU_TSB_64K_OFFSET_MASK_2G   0x000000007fff0000ULL

122
typedef struct IOMMUState {
123 124 125
    AddressSpace iommu_as;
    MemoryRegion iommu;

126
    uint64_t regs[IOMMU_NREGS];
127 128
} IOMMUState;

P
Paolo Bonzini 已提交
129 130 131 132 133
#define TYPE_APB "pbm"

#define APB_DEVICE(obj) \
    OBJECT_CHECK(APBState, (obj), TYPE_APB)

B
Blue Swirl 已提交
134
typedef struct APBState {
P
Paolo Bonzini 已提交
135 136
    PCIHostState parent_obj;

A
Avi Kivity 已提交
137 138
    MemoryRegion apb_config;
    MemoryRegion pci_config;
139
    MemoryRegion pci_mmio;
A
Avi Kivity 已提交
140
    MemoryRegion pci_ioport;
141
    uint64_t pci_irq_in;
142
    IOMMUState iommu;
143 144
    uint32_t pci_control[16];
    uint32_t pci_irq_map[8];
145
    uint32_t pci_err_irq_map[4];
146
    uint32_t obio_irq_map[32];
B
Blue Swirl 已提交
147 148
    qemu_irq *pbm_irqs;
    qemu_irq *ivec_irqs;
149
    unsigned int irq_request;
150
    uint32_t reset_control;
B
Blue Swirl 已提交
151
    unsigned int nr_resets;
B
Blue Swirl 已提交
152
} APBState;
P
pbrook 已提交
153

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
static inline void pbm_set_request(APBState *s, unsigned int irq_num)
{
    APB_DPRINTF("%s: request irq %d\n", __func__, irq_num);

    s->irq_request = irq_num;
    qemu_set_irq(s->ivec_irqs[irq_num], 1);
}

static inline void pbm_check_irqs(APBState *s)
{

    unsigned int i;

    /* Previous request is not acknowledged, resubmit */
    if (s->irq_request != NO_IRQ_REQUEST) {
        pbm_set_request(s, s->irq_request);
        return;
    }
    /* no request pending */
    if (s->pci_irq_in == 0ULL) {
        return;
    }
    for (i = 0; i < 32; i++) {
        if (s->pci_irq_in & (1ULL << i)) {
            if (s->pci_irq_map[i >> 2] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, i);
                return;
            }
        }
    }
    for (i = 32; i < 64; i++) {
        if (s->pci_irq_in & (1ULL << i)) {
            if (s->obio_irq_map[i - 32] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, i);
                break;
            }
        }
    }
}

static inline void pbm_clear_request(APBState *s, unsigned int irq_num)
{
    APB_DPRINTF("%s: clear request irq %d\n", __func__, irq_num);
    qemu_set_irq(s->ivec_irqs[irq_num], 0);
    s->irq_request = NO_IRQ_REQUEST;
}
200

201 202 203 204 205 206 207
static AddressSpace *pbm_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn)
{
    IOMMUState *is = opaque;

    return &is->iommu_as;
}

208 209
static IOMMUTLBEntry pbm_translate_iommu(MemoryRegion *iommu, hwaddr addr,
                                         bool is_write)
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
{
    IOMMUState *is = container_of(iommu, IOMMUState, iommu);
    hwaddr baseaddr, offset;
    uint64_t tte;
    uint32_t tsbsize;
    IOMMUTLBEntry ret = {
        .target_as = &address_space_memory,
        .iova = 0,
        .translated_addr = 0,
        .addr_mask = ~(hwaddr)0,
        .perm = IOMMU_NONE,
    };

    if (!(is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_MMU_EN)) {
        /* IOMMU disabled, passthrough using standard 8K page */
        ret.iova = addr & IOMMU_PAGE_MASK_8K;
        ret.translated_addr = addr;
        ret.addr_mask = IOMMU_PAGE_MASK_8K;
        ret.perm = IOMMU_RW;

        return ret;
    }

    baseaddr = is->regs[IOMMU_BASE >> 3];
    tsbsize = (is->regs[IOMMU_CTRL >> 3] >> IOMMU_CTRL_TSB_SHIFT) & 0x7;

    if (is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_TBW_SIZE) {
        /* 64K */
        switch (tsbsize) {
        case 0:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_64M) >> 13;
            break;
        case 1:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_128M) >> 13;
            break;
        case 2:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_256M) >> 13;
            break;
        case 3:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_512M) >> 13;
            break;
        case 4:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_1G) >> 13;
            break;
        case 5:
            offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_2G) >> 13;
            break;
        default:
            /* Not implemented, error */
            return ret;
        }
    } else {
        /* 8K */
        switch (tsbsize) {
        case 0:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_8M) >> 10;
            break;
        case 1:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_16M) >> 10;
            break;
        case 2:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_32M) >> 10;
            break;
        case 3:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_64M) >> 10;
            break;
        case 4:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_128M) >> 10;
            break;
        case 5:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_256M) >> 10;
            break;
        case 6:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_512M) >> 10;
            break;
        case 7:
            offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_1G) >> 10;
            break;
        }
    }

    tte = ldq_be_phys(&address_space_memory, baseaddr + offset);

    if (!(tte & IOMMU_TTE_DATA_V)) {
        /* Invalid mapping */
        return ret;
    }

    if (tte & IOMMU_TTE_DATA_W) {
        /* Writeable */
        ret.perm = IOMMU_RW;
    } else {
        ret.perm = IOMMU_RO;
    }

    /* Extract phys */
    if (tte & IOMMU_TTE_DATA_SIZE) {
        /* 64K */
        ret.iova = addr & IOMMU_PAGE_MASK_64K;
        ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_64K;
        ret.addr_mask = (IOMMU_PAGE_SIZE_64K - 1);
    } else {
        /* 8K */
        ret.iova = addr & IOMMU_PAGE_MASK_8K;
        ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_8K;
        ret.addr_mask = (IOMMU_PAGE_SIZE_8K - 1);
    }

    return ret;
}

static MemoryRegionIOMMUOps pbm_iommu_ops = {
    .translate = pbm_translate_iommu,
};

325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void iommu_config_write(void *opaque, hwaddr addr,
                               uint64_t val, unsigned size)
{
    IOMMUState *is = opaque;

    IOMMU_DPRINTF("IOMMU config write: 0x%" HWADDR_PRIx " val: %" PRIx64
                  " size: %d\n", addr, val, size);

    switch (addr) {
    case IOMMU_CTRL:
        if (size == 4) {
            is->regs[IOMMU_CTRL >> 3] &= 0xffffffffULL;
            is->regs[IOMMU_CTRL >> 3] |= val << 32;
        } else {
339
            is->regs[IOMMU_CTRL >> 3] = val;
340 341 342 343 344 345 346 347 348 349 350
        }
        break;
    case IOMMU_CTRL + 0x4:
        is->regs[IOMMU_CTRL >> 3] &= 0xffffffff00000000ULL;
        is->regs[IOMMU_CTRL >> 3] |= val & 0xffffffffULL;
        break;
    case IOMMU_BASE:
        if (size == 4) {
            is->regs[IOMMU_BASE >> 3] &= 0xffffffffULL;
            is->regs[IOMMU_BASE >> 3] |= val << 32;
        } else {
351
            is->regs[IOMMU_BASE >> 3] = val;
352 353 354 355 356 357
        }
        break;
    case IOMMU_BASE + 0x4:
        is->regs[IOMMU_BASE >> 3] &= 0xffffffff00000000ULL;
        is->regs[IOMMU_BASE >> 3] |= val & 0xffffffffULL;
        break;
358 359 360
    case IOMMU_FLUSH:
    case IOMMU_FLUSH + 0x4:
        break;
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
    default:
        qemu_log_mask(LOG_UNIMP,
                  "apb iommu: Unimplemented register write "
                  "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n",
                  addr, size, val);
        break;
    }
}

static uint64_t iommu_config_read(void *opaque, hwaddr addr, unsigned size)
{
    IOMMUState *is = opaque;
    uint64_t val;

    switch (addr) {
    case IOMMU_CTRL:
        if (size == 4) {
            val = is->regs[IOMMU_CTRL >> 3] >> 32;
        } else {
            val = is->regs[IOMMU_CTRL >> 3];
        }
        break;
    case IOMMU_CTRL + 0x4:
        val = is->regs[IOMMU_CTRL >> 3] & 0xffffffffULL;
        break;
    case IOMMU_BASE:
        if (size == 4) {
            val = is->regs[IOMMU_BASE >> 3] >> 32;
        } else {
            val = is->regs[IOMMU_BASE >> 3];
        }
        break;
    case IOMMU_BASE + 0x4:
        val = is->regs[IOMMU_BASE >> 3] & 0xffffffffULL;
        break;
396 397 398 399
    case IOMMU_FLUSH:
    case IOMMU_FLUSH + 0x4:
        val = 0;
        break;
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
    default:
        qemu_log_mask(LOG_UNIMP,
                      "apb iommu: Unimplemented register read "
                      "reg 0x%" HWADDR_PRIx " size 0x%x\n",
                      addr, size);
        val = 0;
        break;
    }

    IOMMU_DPRINTF("IOMMU config read: 0x%" HWADDR_PRIx " val: %" PRIx64
                  " size: %d\n", addr, val, size);

    return val;
}

A
Avi Kivity 已提交
415
static void apb_config_writel (void *opaque, hwaddr addr,
A
Avi Kivity 已提交
416
                               uint64_t val, unsigned size)
P
pbrook 已提交
417
{
418
    APBState *s = opaque;
419
    IOMMUState *is = &s->iommu;
420

421
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
422 423 424 425 426

    switch (addr & 0xffff) {
    case 0x30 ... 0x4f: /* DMA error registers */
        /* XXX: not implemented yet */
        break;
M
Mark Cave-Ayland 已提交
427
    case 0x200 ... 0x217: /* IOMMU */
428
        iommu_config_write(is, (addr & 0x1f), val, size);
429 430 431
        break;
    case 0xc00 ... 0xc3f: /* PCI interrupt control */
        if (addr & 4) {
432 433 434 435 436 437 438
            unsigned int ino = (addr & 0x3f) >> 3;
            s->pci_irq_map[ino] &= PBM_PCI_IMR_MASK;
            s->pci_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
            if ((s->irq_request == ino) && !(val & ~PBM_PCI_IMR_MASK)) {
                pbm_clear_request(s, ino);
            }
            pbm_check_irqs(s);
439 440
        }
        break;
441
    case 0x1000 ... 0x107f: /* OBIO interrupt control */
B
Blue Swirl 已提交
442
        if (addr & 4) {
443 444 445 446 447 448 449 450
            unsigned int ino = ((addr & 0xff) >> 3);
            s->obio_irq_map[ino] &= PBM_PCI_IMR_MASK;
            s->obio_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
            if ((s->irq_request == (ino | 0x20))
                 && !(val & ~PBM_PCI_IMR_MASK)) {
                pbm_clear_request(s, ino | 0x20);
            }
            pbm_check_irqs(s);
B
Blue Swirl 已提交
451 452
        }
        break;
453
    case 0x1400 ... 0x14ff: /* PCI interrupt clear */
454
        if (addr & 4) {
455 456 457 458 459
            unsigned int ino = (addr & 0xff) >> 5;
            if ((s->irq_request / 4)  == ino) {
                pbm_clear_request(s, s->irq_request);
                pbm_check_irqs(s);
            }
460 461 462 463
        }
        break;
    case 0x1800 ... 0x1860: /* OBIO interrupt clear */
        if (addr & 4) {
464 465 466 467 468
            unsigned int ino = ((addr & 0xff) >> 3) | 0x20;
            if (s->irq_request == ino) {
                pbm_clear_request(s, ino);
                pbm_check_irqs(s);
            }
469 470
        }
        break;
471 472 473 474 475 476 477 478 479
    case 0x2000 ... 0x202f: /* PCI control */
        s->pci_control[(addr & 0x3f) >> 2] = val;
        break;
    case 0xf020 ... 0xf027: /* Reset control */
        if (addr & 4) {
            val &= RESET_MASK;
            s->reset_control &= ~(val & RESET_WCMASK);
            s->reset_control |= val & RESET_WMASK;
            if (val & SOFT_POR) {
B
Blue Swirl 已提交
480
                s->nr_resets = 0;
481 482 483 484 485 486 487 488 489 490 491
                qemu_system_reset_request();
            } else if (val & SOFT_XIR) {
                qemu_system_reset_request();
            }
        }
        break;
    case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
    case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
    case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
    case 0xf000 ... 0xf01f: /* FFB config, memory control */
        /* we don't care */
P
pbrook 已提交
492
    default:
B
blueswir1 已提交
493
        break;
P
pbrook 已提交
494 495 496
    }
}

A
Avi Kivity 已提交
497
static uint64_t apb_config_readl (void *opaque,
A
Avi Kivity 已提交
498
                                  hwaddr addr, unsigned size)
P
pbrook 已提交
499
{
500
    APBState *s = opaque;
501
    IOMMUState *is = &s->iommu;
P
pbrook 已提交
502 503
    uint32_t val;

504 505 506 507 508
    switch (addr & 0xffff) {
    case 0x30 ... 0x4f: /* DMA error registers */
        val = 0;
        /* XXX: not implemented yet */
        break;
M
Mark Cave-Ayland 已提交
509
    case 0x200 ... 0x217: /* IOMMU */
510
        val = iommu_config_read(is, (addr & 0x1f), size);
511 512 513 514 515 516 517 518
        break;
    case 0xc00 ... 0xc3f: /* PCI interrupt control */
        if (addr & 4) {
            val = s->pci_irq_map[(addr & 0x3f) >> 3];
        } else {
            val = 0;
        }
        break;
519
    case 0x1000 ... 0x107f: /* OBIO interrupt control */
B
Blue Swirl 已提交
520 521 522 523 524 525
        if (addr & 4) {
            val = s->obio_irq_map[(addr & 0xff) >> 3];
        } else {
            val = 0;
        }
        break;
526 527 528 529 530 531 532
    case 0x1080 ... 0x108f: /* PCI bus error */
        if (addr & 4) {
            val = s->pci_err_irq_map[(addr & 0xf) >> 3];
        } else {
            val = 0;
        }
        break;
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
    case 0x2000 ... 0x202f: /* PCI control */
        val = s->pci_control[(addr & 0x3f) >> 2];
        break;
    case 0xf020 ... 0xf027: /* Reset control */
        if (addr & 4) {
            val = s->reset_control;
        } else {
            val = 0;
        }
        break;
    case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
    case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
    case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
    case 0xf000 ... 0xf01f: /* FFB config, memory control */
        /* we don't care */
P
pbrook 已提交
548
    default:
B
blueswir1 已提交
549 550
        val = 0;
        break;
P
pbrook 已提交
551
    }
552
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, val);
553

P
pbrook 已提交
554 555 556
    return val;
}

A
Avi Kivity 已提交
557 558 559 560
static const MemoryRegionOps apb_config_ops = {
    .read = apb_config_readl,
    .write = apb_config_writel,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
561 562
};

A
Avi Kivity 已提交
563
static void apb_pci_config_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
564
                                 uint64_t val, unsigned size)
565
{
A
Avi Kivity 已提交
566
    APBState *s = opaque;
P
Paolo Bonzini 已提交
567
    PCIHostState *phb = PCI_HOST_BRIDGE(s);
568 569

    val = qemu_bswap_len(val, size);
570
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
P
Paolo Bonzini 已提交
571
    pci_data_write(phb->bus, addr, val, size);
572 573
}

A
Avi Kivity 已提交
574
static uint64_t apb_pci_config_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
575
                                    unsigned size)
576 577
{
    uint32_t ret;
A
Avi Kivity 已提交
578
    APBState *s = opaque;
P
Paolo Bonzini 已提交
579
    PCIHostState *phb = PCI_HOST_BRIDGE(s);
580

P
Paolo Bonzini 已提交
581
    ret = pci_data_read(phb->bus, addr, size);
582
    ret = qemu_bswap_len(ret, size);
583
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, ret);
584 585 586
    return ret;
}

P
pbrook 已提交
587
/* The APB host has an IRQ line for each IRQ line of each slot.  */
588
static int pci_apb_map_irq(PCIDevice *pci_dev, int irq_num)
P
pbrook 已提交
589
{
P
pbrook 已提交
590 591 592 593 594 595 596 597 598 599
    return ((pci_dev->devfn & 0x18) >> 1) + irq_num;
}

static int pci_pbm_map_irq(PCIDevice *pci_dev, int irq_num)
{
    int bus_offset;
    if (pci_dev->devfn & 1)
        bus_offset = 16;
    else
        bus_offset = 0;
600
    return (bus_offset + (PCI_SLOT(pci_dev->devfn) << 2) + irq_num) & 0x1f;
601 602
}

603
static void pci_apb_set_irq(void *opaque, int irq_num, int level)
604
{
605
    APBState *s = opaque;
606

607
    APB_DPRINTF("%s: set irq_in %d level %d\n", __func__, irq_num, level);
P
pbrook 已提交
608
    /* PCI IRQ map onto the first 32 INO.  */
609
    if (irq_num < 32) {
610 611 612 613 614
        if (level) {
            s->pci_irq_in |= 1ULL << irq_num;
            if (s->pci_irq_map[irq_num >> 2] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, irq_num);
            }
B
Blue Swirl 已提交
615
        } else {
616
            s->pci_irq_in &= ~(1ULL << irq_num);
B
Blue Swirl 已提交
617 618
        }
    } else {
619 620
        /* OBIO IRQ map onto the next 32 INO.  */
        if (level) {
B
Blue Swirl 已提交
621
            APB_DPRINTF("%s: set irq %d level %d\n", __func__, irq_num, level);
622 623 624 625 626
            s->pci_irq_in |= 1ULL << irq_num;
            if ((s->irq_request == NO_IRQ_REQUEST)
                && (s->obio_irq_map[irq_num - 32] & PBM_PCI_IMR_ENABLED)) {
                pbm_set_request(s, irq_num);
            }
627
        } else {
628
            s->pci_irq_in &= ~(1ULL << irq_num);
629 630
        }
    }
P
pbrook 已提交
631 632
}

633
static int apb_pci_bridge_initfn(PCIDevice *dev)
634
{
635 636
    int rc;

637
    rc = pci_bridge_initfn(dev, TYPE_PCI_BUS);
638 639 640 641
    if (rc < 0) {
        return rc;
    }

642 643 644 645 646 647 648 649 650 651
    /*
     * command register:
     * According to PCI bridge spec, after reset
     *   bus master bit is off
     *   memory space enable bit is off
     * According to manual (805-1251.pdf).
     *   the reset value should be zero unless the boot pin is tied high
     *   (which is true) and thus it should be PCI_COMMAND_MEMORY.
     */
    pci_set_word(dev->config + PCI_COMMAND,
652 653 654 655
                 PCI_COMMAND_MEMORY);
    pci_set_word(dev->config + PCI_STATUS,
                 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
                 PCI_STATUS_DEVSEL_MEDIUM);
656
    return 0;
657 658
}

A
Avi Kivity 已提交
659 660
PCIBus *pci_apb_init(hwaddr special_base,
                     hwaddr mem_base,
B
Blue Swirl 已提交
661 662
                     qemu_irq *ivec_irqs, PCIBus **bus2, PCIBus **bus3,
                     qemu_irq **pbm_irqs)
P
pbrook 已提交
663
{
B
Blue Swirl 已提交
664 665
    DeviceState *dev;
    SysBusDevice *s;
P
Paolo Bonzini 已提交
666
    PCIHostState *phb;
B
Blue Swirl 已提交
667
    APBState *d;
668
    IOMMUState *is;
669 670
    PCIDevice *pci_dev;
    PCIBridge *br;
P
pbrook 已提交
671

P
pbrook 已提交
672
    /* Ultrasparc PBM main bus */
P
Paolo Bonzini 已提交
673
    dev = qdev_create(NULL, TYPE_APB);
M
Markus Armbruster 已提交
674
    qdev_init_nofail(dev);
675
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
676
    /* apb_config */
677
    sysbus_mmio_map(s, 0, special_base);
678 679
    /* PCI configuration space */
    sysbus_mmio_map(s, 1, special_base + 0x1000000ULL);
B
Blue Swirl 已提交
680
    /* pci_ioport */
681
    sysbus_mmio_map(s, 2, special_base + 0x2000000ULL);
P
Paolo Bonzini 已提交
682
    d = APB_DEVICE(dev);
683

684
    memory_region_init(&d->pci_mmio, OBJECT(s), "pci-mmio", 0x100000000ULL);
685 686
    memory_region_add_subregion(get_system_memory(), mem_base, &d->pci_mmio);

P
Paolo Bonzini 已提交
687 688 689 690 691 692
    phb = PCI_HOST_BRIDGE(dev);
    phb->bus = pci_register_bus(DEVICE(phb), "pci",
                                pci_apb_set_irq, pci_pbm_map_irq, d,
                                &d->pci_mmio,
                                get_system_io(),
                                0, 32, TYPE_PCI_BUS);
693

B
Blue Swirl 已提交
694 695
    *pbm_irqs = d->pbm_irqs;
    d->ivec_irqs = ivec_irqs;
696

P
Paolo Bonzini 已提交
697
    pci_create_simple(phb->bus, 0, "pbm-pci");
698

699 700 701 702
    /* APB IOMMU */
    is = &d->iommu;
    memset(is, 0, sizeof(IOMMUState));

703 704 705 706 707
    memory_region_init_iommu(&is->iommu, OBJECT(dev), &pbm_iommu_ops,
                             "iommu-apb", UINT64_MAX);
    address_space_init(&is->iommu_as, &is->iommu, "pbm-as");
    pci_setup_iommu(phb->bus, pbm_pci_dma_iommu, is);

B
Blue Swirl 已提交
708
    /* APB secondary busses */
P
Paolo Bonzini 已提交
709
    pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 0), true,
710
                                   "pbm-bridge");
711
    br = PCI_BRIDGE(pci_dev);
712 713 714 715 716
    pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 1",
                       pci_apb_map_irq);
    qdev_init_nofail(&pci_dev->qdev);
    *bus2 = pci_bridge_get_sec_bus(br);

P
Paolo Bonzini 已提交
717
    pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 1), true,
718
                                   "pbm-bridge");
719
    br = PCI_BRIDGE(pci_dev);
720 721 722 723
    pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 2",
                       pci_apb_map_irq);
    qdev_init_nofail(&pci_dev->qdev);
    *bus3 = pci_bridge_get_sec_bus(br);
P
pbrook 已提交
724

P
Paolo Bonzini 已提交
725
    return phb->bus;
B
Blue Swirl 已提交
726 727
}

728
static void pci_pbm_reset(DeviceState *d)
B
Blue Swirl 已提交
729
{
730
    unsigned int i;
P
Paolo Bonzini 已提交
731
    APBState *s = APB_DEVICE(d);
B
Blue Swirl 已提交
732

733 734 735
    for (i = 0; i < 8; i++) {
        s->pci_irq_map[i] &= PBM_PCI_IMR_MASK;
    }
736 737 738
    for (i = 0; i < 32; i++) {
        s->obio_irq_map[i] &= PBM_PCI_IMR_MASK;
    }
739

740 741 742
    s->irq_request = NO_IRQ_REQUEST;
    s->pci_irq_in = 0ULL;

B
Blue Swirl 已提交
743
    if (s->nr_resets++ == 0) {
744 745 746 747 748
        /* Power on reset */
        s->reset_control = POR;
    }
}

A
Avi Kivity 已提交
749 750 751 752 753 754
static const MemoryRegionOps pci_config_ops = {
    .read = apb_pci_config_read,
    .write = apb_pci_config_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};

755 756
static int pci_pbm_init_device(SysBusDevice *dev)
{
B
Blue Swirl 已提交
757
    APBState *s;
758
    unsigned int i;
B
Blue Swirl 已提交
759

P
Paolo Bonzini 已提交
760
    s = APB_DEVICE(dev);
761 762 763
    for (i = 0; i < 8; i++) {
        s->pci_irq_map[i] = (0x1f << 6) | (i << 2);
    }
764 765 766
    for (i = 0; i < 2; i++) {
        s->pci_err_irq_map[i] = (0x1f << 6) | 0x30;
    }
767 768 769
    for (i = 0; i < 32; i++) {
        s->obio_irq_map[i] = ((0x1f << 6) | 0x20) + i;
    }
B
Blue Swirl 已提交
770
    s->pbm_irqs = qemu_allocate_irqs(pci_apb_set_irq, s, MAX_IVEC);
771 772
    s->irq_request = NO_IRQ_REQUEST;
    s->pci_irq_in = 0ULL;
773

B
Blue Swirl 已提交
774
    /* apb_config */
775 776
    memory_region_init_io(&s->apb_config, OBJECT(s), &apb_config_ops, s,
                          "apb-config", 0x10000);
777
    /* at region 0 */
778
    sysbus_init_mmio(dev, &s->apb_config);
779

780 781
    memory_region_init_io(&s->pci_config, OBJECT(s), &pci_config_ops, s,
                          "apb-pci-config", 0x1000000);
782
    /* at region 1 */
783
    sysbus_init_mmio(dev, &s->pci_config);
784 785

    /* pci_ioport */
786 787
    memory_region_init_alias(&s->pci_ioport, OBJECT(s), "apb-pci-ioport",
                             get_system_io(), 0, 0x10000);
788
    /* at region 2 */
789
    sysbus_init_mmio(dev, &s->pci_ioport);
790

791
    return 0;
B
Blue Swirl 已提交
792
}
P
pbrook 已提交
793

794
static int pbm_pci_host_init(PCIDevice *d)
B
Blue Swirl 已提交
795
{
796 797 798 799 800
    pci_set_word(d->config + PCI_COMMAND,
                 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
    pci_set_word(d->config + PCI_STATUS,
                 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
                 PCI_STATUS_DEVSEL_MEDIUM);
801
    return 0;
B
Blue Swirl 已提交
802
}
P
pbrook 已提交
803

804 805 806
static void pbm_pci_host_class_init(ObjectClass *klass, void *data)
{
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
807
    DeviceClass *dc = DEVICE_CLASS(klass);
808 809 810 811 812

    k->init = pbm_pci_host_init;
    k->vendor_id = PCI_VENDOR_ID_SUN;
    k->device_id = PCI_DEVICE_ID_SUN_SABRE;
    k->class_id = PCI_CLASS_BRIDGE_HOST;
813 814 815 816 817
    /*
     * PCI-facing part of the host bridge, not usable without the
     * host-facing part, which can't be device_add'ed, yet.
     */
    dc->cannot_instantiate_with_device_add_yet = true;
818 819
}

820
static const TypeInfo pbm_pci_host_info = {
821 822 823 824
    .name          = "pbm-pci",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCIDevice),
    .class_init    = pbm_pci_host_class_init,
B
Blue Swirl 已提交
825 826
};

827 828
static void pbm_host_class_init(ObjectClass *klass, void *data)
{
829
    DeviceClass *dc = DEVICE_CLASS(klass);
830 831 832
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pci_pbm_init_device;
833
    set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
834
    dc->reset = pci_pbm_reset;
835 836
}

837
static const TypeInfo pbm_host_info = {
P
Paolo Bonzini 已提交
838 839
    .name          = TYPE_APB,
    .parent        = TYPE_PCI_HOST_BRIDGE,
840 841
    .instance_size = sizeof(APBState),
    .class_init    = pbm_host_class_init,
842
};
843

844 845
static void pbm_pci_bridge_class_init(ObjectClass *klass, void *data)
{
846
    DeviceClass *dc = DEVICE_CLASS(klass);
847 848 849 850 851 852 853 854 855
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = apb_pci_bridge_initfn;
    k->exit = pci_bridge_exitfn;
    k->vendor_id = PCI_VENDOR_ID_SUN;
    k->device_id = PCI_DEVICE_ID_SUN_SIMBA;
    k->revision = 0x11;
    k->config_write = pci_bridge_write_config;
    k->is_bridge = 1;
856
    set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
857 858
    dc->reset = pci_bridge_reset;
    dc->vmsd = &vmstate_pci_device;
859 860
}

861
static const TypeInfo pbm_pci_bridge_info = {
862
    .name          = "pbm-bridge",
863
    .parent        = TYPE_PCI_BRIDGE,
864
    .class_init    = pbm_pci_bridge_class_init,
865 866
};

A
Andreas Färber 已提交
867
static void pbm_register_types(void)
B
Blue Swirl 已提交
868
{
869 870 871
    type_register_static(&pbm_host_info);
    type_register_static(&pbm_pci_host_info);
    type_register_static(&pbm_pci_bridge_info);
P
pbrook 已提交
872
}
B
Blue Swirl 已提交
873

A
Andreas Färber 已提交
874
type_init(pbm_register_types)