apb.c 20.2 KB
Newer Older
P
pbrook 已提交
1 2 3 4
/*
 * QEMU Ultrasparc APB PCI host
 *
 * Copyright (c) 2006 Fabrice Bellard
5
 * Copyright (c) 2012,2013 Artyom Tarasenko
6
 *
P
pbrook 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
25

B
Fix APB  
blueswir1 已提交
26
/* XXX This file and most of its contents are somewhat misnamed.  The
P
pbrook 已提交
27 28 29
   Ultrasparc PCI host is called the PCI Bus Module (PBM).  The APB is
   the secondary PCI bridge.  */

30 31 32 33 34
#include "hw/sysbus.h"
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
#include "hw/pci/pci_bridge.h"
#include "hw/pci/pci_bus.h"
P
Paolo Bonzini 已提交
35
#include "hw/pci-host/apb.h"
36
#include "sysemu/sysemu.h"
37
#include "exec/address-spaces.h"
B
Fix APB  
blueswir1 已提交
38 39 40 41 42

/* debug APB */
//#define DEBUG_APB

#ifdef DEBUG_APB
43 44
#define APB_DPRINTF(fmt, ...) \
do { printf("APB: " fmt , ## __VA_ARGS__); } while (0)
B
Fix APB  
blueswir1 已提交
45
#else
46
#define APB_DPRINTF(fmt, ...)
B
Fix APB  
blueswir1 已提交
47 48
#endif

49 50 51 52 53 54 55 56 57 58
/* debug IOMMU */
//#define DEBUG_IOMMU

#ifdef DEBUG_IOMMU
#define IOMMU_DPRINTF(fmt, ...) \
do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0)
#else
#define IOMMU_DPRINTF(fmt, ...)
#endif

B
Blue Swirl 已提交
59 60 61 62 63 64 65 66 67
/*
 * Chipset docs:
 * PBM: "UltraSPARC IIi User's Manual",
 * http://www.sun.com/processors/manuals/805-0087.pdf
 *
 * APB: "Advanced PCI Bridge (APB) User's Manual",
 * http://www.sun.com/processors/manuals/805-1251.pdf
 */

68 69 70
#define PBM_PCI_IMR_MASK    0x7fffffff
#define PBM_PCI_IMR_ENABLED 0x80000000

71 72 73 74 75
#define POR          (1U << 31)
#define SOFT_POR     (1U << 30)
#define SOFT_XIR     (1U << 29)
#define BTN_POR      (1U << 28)
#define BTN_XIR      (1U << 27)
76 77 78 79
#define RESET_MASK   0xf8000000
#define RESET_WCMASK 0x98000000
#define RESET_WMASK  0x60000000

A
Artyom Tarasenko 已提交
80
#define MAX_IVEC 0x40
81
#define NO_IRQ_REQUEST (MAX_IVEC + 1)
B
Blue Swirl 已提交
82

83 84 85 86
#define IOMMU_NREGS             3
#define IOMMU_CTRL              0x0
#define IOMMU_BASE              0x8

87
typedef struct IOMMUState {
88
    uint64_t regs[IOMMU_NREGS];
89 90
} IOMMUState;

P
Paolo Bonzini 已提交
91 92 93 94 95
#define TYPE_APB "pbm"

#define APB_DEVICE(obj) \
    OBJECT_CHECK(APBState, (obj), TYPE_APB)

B
Blue Swirl 已提交
96
typedef struct APBState {
P
Paolo Bonzini 已提交
97 98
    PCIHostState parent_obj;

A
Avi Kivity 已提交
99 100
    MemoryRegion apb_config;
    MemoryRegion pci_config;
101
    MemoryRegion pci_mmio;
A
Avi Kivity 已提交
102
    MemoryRegion pci_ioport;
103
    uint64_t pci_irq_in;
104
    IOMMUState iommu;
105 106 107
    uint32_t pci_control[16];
    uint32_t pci_irq_map[8];
    uint32_t obio_irq_map[32];
B
Blue Swirl 已提交
108 109
    qemu_irq *pbm_irqs;
    qemu_irq *ivec_irqs;
110
    unsigned int irq_request;
111
    uint32_t reset_control;
B
Blue Swirl 已提交
112
    unsigned int nr_resets;
B
Blue Swirl 已提交
113
} APBState;
P
pbrook 已提交
114

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static inline void pbm_set_request(APBState *s, unsigned int irq_num)
{
    APB_DPRINTF("%s: request irq %d\n", __func__, irq_num);

    s->irq_request = irq_num;
    qemu_set_irq(s->ivec_irqs[irq_num], 1);
}

static inline void pbm_check_irqs(APBState *s)
{

    unsigned int i;

    /* Previous request is not acknowledged, resubmit */
    if (s->irq_request != NO_IRQ_REQUEST) {
        pbm_set_request(s, s->irq_request);
        return;
    }
    /* no request pending */
    if (s->pci_irq_in == 0ULL) {
        return;
    }
    for (i = 0; i < 32; i++) {
        if (s->pci_irq_in & (1ULL << i)) {
            if (s->pci_irq_map[i >> 2] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, i);
                return;
            }
        }
    }
    for (i = 32; i < 64; i++) {
        if (s->pci_irq_in & (1ULL << i)) {
            if (s->obio_irq_map[i - 32] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, i);
                break;
            }
        }
    }
}

static inline void pbm_clear_request(APBState *s, unsigned int irq_num)
{
    APB_DPRINTF("%s: clear request irq %d\n", __func__, irq_num);
    qemu_set_irq(s->ivec_irqs[irq_num], 0);
    s->irq_request = NO_IRQ_REQUEST;
}
161

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
static void iommu_config_write(void *opaque, hwaddr addr,
                               uint64_t val, unsigned size)
{
    IOMMUState *is = opaque;

    IOMMU_DPRINTF("IOMMU config write: 0x%" HWADDR_PRIx " val: %" PRIx64
                  " size: %d\n", addr, val, size);

    switch (addr) {
    case IOMMU_CTRL:
        if (size == 4) {
            is->regs[IOMMU_CTRL >> 3] &= 0xffffffffULL;
            is->regs[IOMMU_CTRL >> 3] |= val << 32;
        } else {
            is->regs[IOMMU_CTRL] = val;
        }
        break;
    case IOMMU_CTRL + 0x4:
        is->regs[IOMMU_CTRL >> 3] &= 0xffffffff00000000ULL;
        is->regs[IOMMU_CTRL >> 3] |= val & 0xffffffffULL;
        break;
    case IOMMU_BASE:
        if (size == 4) {
            is->regs[IOMMU_BASE >> 3] &= 0xffffffffULL;
            is->regs[IOMMU_BASE >> 3] |= val << 32;
        } else {
            is->regs[IOMMU_BASE] = val;
        }
        break;
    case IOMMU_BASE + 0x4:
        is->regs[IOMMU_BASE >> 3] &= 0xffffffff00000000ULL;
        is->regs[IOMMU_BASE >> 3] |= val & 0xffffffffULL;
        break;
    default:
        qemu_log_mask(LOG_UNIMP,
                  "apb iommu: Unimplemented register write "
                  "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n",
                  addr, size, val);
        break;
    }
}

static uint64_t iommu_config_read(void *opaque, hwaddr addr, unsigned size)
{
    IOMMUState *is = opaque;
    uint64_t val;

    switch (addr) {
    case IOMMU_CTRL:
        if (size == 4) {
            val = is->regs[IOMMU_CTRL >> 3] >> 32;
        } else {
            val = is->regs[IOMMU_CTRL >> 3];
        }
        break;
    case IOMMU_CTRL + 0x4:
        val = is->regs[IOMMU_CTRL >> 3] & 0xffffffffULL;
        break;
    case IOMMU_BASE:
        if (size == 4) {
            val = is->regs[IOMMU_BASE >> 3] >> 32;
        } else {
            val = is->regs[IOMMU_BASE >> 3];
        }
        break;
    case IOMMU_BASE + 0x4:
        val = is->regs[IOMMU_BASE >> 3] & 0xffffffffULL;
        break;
    default:
        qemu_log_mask(LOG_UNIMP,
                      "apb iommu: Unimplemented register read "
                      "reg 0x%" HWADDR_PRIx " size 0x%x\n",
                      addr, size);
        val = 0;
        break;
    }

    IOMMU_DPRINTF("IOMMU config read: 0x%" HWADDR_PRIx " val: %" PRIx64
                  " size: %d\n", addr, val, size);

    return val;
}

A
Avi Kivity 已提交
245
static void apb_config_writel (void *opaque, hwaddr addr,
A
Avi Kivity 已提交
246
                               uint64_t val, unsigned size)
P
pbrook 已提交
247
{
248
    APBState *s = opaque;
249
    IOMMUState *is = &s->iommu;
250

251
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
252 253 254 255 256

    switch (addr & 0xffff) {
    case 0x30 ... 0x4f: /* DMA error registers */
        /* XXX: not implemented yet */
        break;
M
Mark Cave-Ayland 已提交
257
    case 0x200 ... 0x217: /* IOMMU */
258
        iommu_config_write(is, (addr & 0xf), val, size);
259 260 261
        break;
    case 0xc00 ... 0xc3f: /* PCI interrupt control */
        if (addr & 4) {
262 263 264 265 266 267 268
            unsigned int ino = (addr & 0x3f) >> 3;
            s->pci_irq_map[ino] &= PBM_PCI_IMR_MASK;
            s->pci_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
            if ((s->irq_request == ino) && !(val & ~PBM_PCI_IMR_MASK)) {
                pbm_clear_request(s, ino);
            }
            pbm_check_irqs(s);
269 270
        }
        break;
B
Blue Swirl 已提交
271 272
    case 0x1000 ... 0x1080: /* OBIO interrupt control */
        if (addr & 4) {
273 274 275 276 277 278 279 280
            unsigned int ino = ((addr & 0xff) >> 3);
            s->obio_irq_map[ino] &= PBM_PCI_IMR_MASK;
            s->obio_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
            if ((s->irq_request == (ino | 0x20))
                 && !(val & ~PBM_PCI_IMR_MASK)) {
                pbm_clear_request(s, ino | 0x20);
            }
            pbm_check_irqs(s);
B
Blue Swirl 已提交
281 282
        }
        break;
283
    case 0x1400 ... 0x14ff: /* PCI interrupt clear */
284
        if (addr & 4) {
285 286 287 288 289
            unsigned int ino = (addr & 0xff) >> 5;
            if ((s->irq_request / 4)  == ino) {
                pbm_clear_request(s, s->irq_request);
                pbm_check_irqs(s);
            }
290 291 292 293
        }
        break;
    case 0x1800 ... 0x1860: /* OBIO interrupt clear */
        if (addr & 4) {
294 295 296 297 298
            unsigned int ino = ((addr & 0xff) >> 3) | 0x20;
            if (s->irq_request == ino) {
                pbm_clear_request(s, ino);
                pbm_check_irqs(s);
            }
299 300
        }
        break;
301 302 303 304 305 306 307 308 309
    case 0x2000 ... 0x202f: /* PCI control */
        s->pci_control[(addr & 0x3f) >> 2] = val;
        break;
    case 0xf020 ... 0xf027: /* Reset control */
        if (addr & 4) {
            val &= RESET_MASK;
            s->reset_control &= ~(val & RESET_WCMASK);
            s->reset_control |= val & RESET_WMASK;
            if (val & SOFT_POR) {
B
Blue Swirl 已提交
310
                s->nr_resets = 0;
311 312 313 314 315 316 317 318 319 320 321
                qemu_system_reset_request();
            } else if (val & SOFT_XIR) {
                qemu_system_reset_request();
            }
        }
        break;
    case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
    case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
    case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
    case 0xf000 ... 0xf01f: /* FFB config, memory control */
        /* we don't care */
P
pbrook 已提交
322
    default:
B
blueswir1 已提交
323
        break;
P
pbrook 已提交
324 325 326
    }
}

A
Avi Kivity 已提交
327
static uint64_t apb_config_readl (void *opaque,
A
Avi Kivity 已提交
328
                                  hwaddr addr, unsigned size)
P
pbrook 已提交
329
{
330
    APBState *s = opaque;
331
    IOMMUState *is = &s->iommu;
P
pbrook 已提交
332 333
    uint32_t val;

334 335 336 337 338
    switch (addr & 0xffff) {
    case 0x30 ... 0x4f: /* DMA error registers */
        val = 0;
        /* XXX: not implemented yet */
        break;
M
Mark Cave-Ayland 已提交
339
    case 0x200 ... 0x217: /* IOMMU */
340
        val = iommu_config_read(is, (addr & 0xf), size);
341 342 343 344 345 346 347 348
        break;
    case 0xc00 ... 0xc3f: /* PCI interrupt control */
        if (addr & 4) {
            val = s->pci_irq_map[(addr & 0x3f) >> 3];
        } else {
            val = 0;
        }
        break;
B
Blue Swirl 已提交
349 350 351 352 353 354 355
    case 0x1000 ... 0x1080: /* OBIO interrupt control */
        if (addr & 4) {
            val = s->obio_irq_map[(addr & 0xff) >> 3];
        } else {
            val = 0;
        }
        break;
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
    case 0x2000 ... 0x202f: /* PCI control */
        val = s->pci_control[(addr & 0x3f) >> 2];
        break;
    case 0xf020 ... 0xf027: /* Reset control */
        if (addr & 4) {
            val = s->reset_control;
        } else {
            val = 0;
        }
        break;
    case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
    case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
    case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
    case 0xf000 ... 0xf01f: /* FFB config, memory control */
        /* we don't care */
P
pbrook 已提交
371
    default:
B
blueswir1 已提交
372 373
        val = 0;
        break;
P
pbrook 已提交
374
    }
375
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, val);
376

P
pbrook 已提交
377 378 379
    return val;
}

A
Avi Kivity 已提交
380 381 382 383
static const MemoryRegionOps apb_config_ops = {
    .read = apb_config_readl,
    .write = apb_config_writel,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
384 385
};

A
Avi Kivity 已提交
386
static void apb_pci_config_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
387
                                 uint64_t val, unsigned size)
388
{
A
Avi Kivity 已提交
389
    APBState *s = opaque;
P
Paolo Bonzini 已提交
390
    PCIHostState *phb = PCI_HOST_BRIDGE(s);
391 392

    val = qemu_bswap_len(val, size);
393
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
P
Paolo Bonzini 已提交
394
    pci_data_write(phb->bus, addr, val, size);
395 396
}

A
Avi Kivity 已提交
397
static uint64_t apb_pci_config_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
398
                                    unsigned size)
399 400
{
    uint32_t ret;
A
Avi Kivity 已提交
401
    APBState *s = opaque;
P
Paolo Bonzini 已提交
402
    PCIHostState *phb = PCI_HOST_BRIDGE(s);
403

P
Paolo Bonzini 已提交
404
    ret = pci_data_read(phb->bus, addr, size);
405
    ret = qemu_bswap_len(ret, size);
406
    APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, ret);
407 408 409
    return ret;
}

P
pbrook 已提交
410
/* The APB host has an IRQ line for each IRQ line of each slot.  */
411
static int pci_apb_map_irq(PCIDevice *pci_dev, int irq_num)
P
pbrook 已提交
412
{
P
pbrook 已提交
413 414 415 416 417 418 419 420 421 422
    return ((pci_dev->devfn & 0x18) >> 1) + irq_num;
}

static int pci_pbm_map_irq(PCIDevice *pci_dev, int irq_num)
{
    int bus_offset;
    if (pci_dev->devfn & 1)
        bus_offset = 16;
    else
        bus_offset = 0;
423
    return (bus_offset + (PCI_SLOT(pci_dev->devfn) << 2) + irq_num) & 0x1f;
424 425
}

426
static void pci_apb_set_irq(void *opaque, int irq_num, int level)
427
{
428
    APBState *s = opaque;
429

430
    APB_DPRINTF("%s: set irq_in %d level %d\n", __func__, irq_num, level);
P
pbrook 已提交
431
    /* PCI IRQ map onto the first 32 INO.  */
432
    if (irq_num < 32) {
433 434 435 436 437
        if (level) {
            s->pci_irq_in |= 1ULL << irq_num;
            if (s->pci_irq_map[irq_num >> 2] & PBM_PCI_IMR_ENABLED) {
                pbm_set_request(s, irq_num);
            }
B
Blue Swirl 已提交
438
        } else {
439
            s->pci_irq_in &= ~(1ULL << irq_num);
B
Blue Swirl 已提交
440 441
        }
    } else {
442 443
        /* OBIO IRQ map onto the next 32 INO.  */
        if (level) {
B
Blue Swirl 已提交
444
            APB_DPRINTF("%s: set irq %d level %d\n", __func__, irq_num, level);
445 446 447 448 449
            s->pci_irq_in |= 1ULL << irq_num;
            if ((s->irq_request == NO_IRQ_REQUEST)
                && (s->obio_irq_map[irq_num - 32] & PBM_PCI_IMR_ENABLED)) {
                pbm_set_request(s, irq_num);
            }
450
        } else {
451
            s->pci_irq_in &= ~(1ULL << irq_num);
452 453
        }
    }
P
pbrook 已提交
454 455
}

456
static int apb_pci_bridge_initfn(PCIDevice *dev)
457
{
458 459
    int rc;

460
    rc = pci_bridge_initfn(dev, TYPE_PCI_BUS);
461 462 463 464
    if (rc < 0) {
        return rc;
    }

465 466 467 468 469 470 471 472 473 474
    /*
     * command register:
     * According to PCI bridge spec, after reset
     *   bus master bit is off
     *   memory space enable bit is off
     * According to manual (805-1251.pdf).
     *   the reset value should be zero unless the boot pin is tied high
     *   (which is true) and thus it should be PCI_COMMAND_MEMORY.
     */
    pci_set_word(dev->config + PCI_COMMAND,
475 476 477 478
                 PCI_COMMAND_MEMORY);
    pci_set_word(dev->config + PCI_STATUS,
                 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
                 PCI_STATUS_DEVSEL_MEDIUM);
479
    return 0;
480 481
}

A
Avi Kivity 已提交
482 483
PCIBus *pci_apb_init(hwaddr special_base,
                     hwaddr mem_base,
B
Blue Swirl 已提交
484 485
                     qemu_irq *ivec_irqs, PCIBus **bus2, PCIBus **bus3,
                     qemu_irq **pbm_irqs)
P
pbrook 已提交
486
{
B
Blue Swirl 已提交
487 488
    DeviceState *dev;
    SysBusDevice *s;
P
Paolo Bonzini 已提交
489
    PCIHostState *phb;
B
Blue Swirl 已提交
490
    APBState *d;
491
    IOMMUState *is;
492 493
    PCIDevice *pci_dev;
    PCIBridge *br;
P
pbrook 已提交
494

P
pbrook 已提交
495
    /* Ultrasparc PBM main bus */
P
Paolo Bonzini 已提交
496
    dev = qdev_create(NULL, TYPE_APB);
M
Markus Armbruster 已提交
497
    qdev_init_nofail(dev);
498
    s = SYS_BUS_DEVICE(dev);
B
Blue Swirl 已提交
499
    /* apb_config */
500
    sysbus_mmio_map(s, 0, special_base);
501 502
    /* PCI configuration space */
    sysbus_mmio_map(s, 1, special_base + 0x1000000ULL);
B
Blue Swirl 已提交
503
    /* pci_ioport */
504
    sysbus_mmio_map(s, 2, special_base + 0x2000000ULL);
P
Paolo Bonzini 已提交
505
    d = APB_DEVICE(dev);
506

507
    memory_region_init(&d->pci_mmio, OBJECT(s), "pci-mmio", 0x100000000ULL);
508 509
    memory_region_add_subregion(get_system_memory(), mem_base, &d->pci_mmio);

P
Paolo Bonzini 已提交
510 511 512 513 514 515
    phb = PCI_HOST_BRIDGE(dev);
    phb->bus = pci_register_bus(DEVICE(phb), "pci",
                                pci_apb_set_irq, pci_pbm_map_irq, d,
                                &d->pci_mmio,
                                get_system_io(),
                                0, 32, TYPE_PCI_BUS);
516

B
Blue Swirl 已提交
517 518
    *pbm_irqs = d->pbm_irqs;
    d->ivec_irqs = ivec_irqs;
519

P
Paolo Bonzini 已提交
520
    pci_create_simple(phb->bus, 0, "pbm-pci");
521

522 523 524 525
    /* APB IOMMU */
    is = &d->iommu;
    memset(is, 0, sizeof(IOMMUState));

B
Blue Swirl 已提交
526
    /* APB secondary busses */
P
Paolo Bonzini 已提交
527
    pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 0), true,
528
                                   "pbm-bridge");
529
    br = PCI_BRIDGE(pci_dev);
530 531 532 533 534
    pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 1",
                       pci_apb_map_irq);
    qdev_init_nofail(&pci_dev->qdev);
    *bus2 = pci_bridge_get_sec_bus(br);

P
Paolo Bonzini 已提交
535
    pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 1), true,
536
                                   "pbm-bridge");
537
    br = PCI_BRIDGE(pci_dev);
538 539 540 541
    pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 2",
                       pci_apb_map_irq);
    qdev_init_nofail(&pci_dev->qdev);
    *bus3 = pci_bridge_get_sec_bus(br);
P
pbrook 已提交
542

P
Paolo Bonzini 已提交
543
    return phb->bus;
B
Blue Swirl 已提交
544 545
}

546
static void pci_pbm_reset(DeviceState *d)
B
Blue Swirl 已提交
547
{
548
    unsigned int i;
P
Paolo Bonzini 已提交
549
    APBState *s = APB_DEVICE(d);
B
Blue Swirl 已提交
550

551 552 553
    for (i = 0; i < 8; i++) {
        s->pci_irq_map[i] &= PBM_PCI_IMR_MASK;
    }
554 555 556
    for (i = 0; i < 32; i++) {
        s->obio_irq_map[i] &= PBM_PCI_IMR_MASK;
    }
557

558 559 560
    s->irq_request = NO_IRQ_REQUEST;
    s->pci_irq_in = 0ULL;

B
Blue Swirl 已提交
561
    if (s->nr_resets++ == 0) {
562 563 564 565 566
        /* Power on reset */
        s->reset_control = POR;
    }
}

A
Avi Kivity 已提交
567 568 569 570 571 572
static const MemoryRegionOps pci_config_ops = {
    .read = apb_pci_config_read,
    .write = apb_pci_config_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
};

573 574
static int pci_pbm_init_device(SysBusDevice *dev)
{
B
Blue Swirl 已提交
575
    APBState *s;
576
    unsigned int i;
B
Blue Swirl 已提交
577

P
Paolo Bonzini 已提交
578
    s = APB_DEVICE(dev);
579 580 581
    for (i = 0; i < 8; i++) {
        s->pci_irq_map[i] = (0x1f << 6) | (i << 2);
    }
582 583 584
    for (i = 0; i < 32; i++) {
        s->obio_irq_map[i] = ((0x1f << 6) | 0x20) + i;
    }
B
Blue Swirl 已提交
585
    s->pbm_irqs = qemu_allocate_irqs(pci_apb_set_irq, s, MAX_IVEC);
586 587
    s->irq_request = NO_IRQ_REQUEST;
    s->pci_irq_in = 0ULL;
588

B
Blue Swirl 已提交
589
    /* apb_config */
590 591
    memory_region_init_io(&s->apb_config, OBJECT(s), &apb_config_ops, s,
                          "apb-config", 0x10000);
592
    /* at region 0 */
593
    sysbus_init_mmio(dev, &s->apb_config);
594

595 596
    memory_region_init_io(&s->pci_config, OBJECT(s), &pci_config_ops, s,
                          "apb-pci-config", 0x1000000);
597
    /* at region 1 */
598
    sysbus_init_mmio(dev, &s->pci_config);
599 600

    /* pci_ioport */
601 602
    memory_region_init_alias(&s->pci_ioport, OBJECT(s), "apb-pci-ioport",
                             get_system_io(), 0, 0x10000);
603
    /* at region 2 */
604
    sysbus_init_mmio(dev, &s->pci_ioport);
605

606
    return 0;
B
Blue Swirl 已提交
607
}
P
pbrook 已提交
608

609
static int pbm_pci_host_init(PCIDevice *d)
B
Blue Swirl 已提交
610
{
611 612 613 614 615
    pci_set_word(d->config + PCI_COMMAND,
                 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
    pci_set_word(d->config + PCI_STATUS,
                 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
                 PCI_STATUS_DEVSEL_MEDIUM);
616
    return 0;
B
Blue Swirl 已提交
617
}
P
pbrook 已提交
618

619 620 621
static void pbm_pci_host_class_init(ObjectClass *klass, void *data)
{
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
622
    DeviceClass *dc = DEVICE_CLASS(klass);
623 624 625 626 627

    k->init = pbm_pci_host_init;
    k->vendor_id = PCI_VENDOR_ID_SUN;
    k->device_id = PCI_DEVICE_ID_SUN_SABRE;
    k->class_id = PCI_CLASS_BRIDGE_HOST;
628 629 630 631 632
    /*
     * PCI-facing part of the host bridge, not usable without the
     * host-facing part, which can't be device_add'ed, yet.
     */
    dc->cannot_instantiate_with_device_add_yet = true;
633 634
}

635
static const TypeInfo pbm_pci_host_info = {
636 637 638 639
    .name          = "pbm-pci",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCIDevice),
    .class_init    = pbm_pci_host_class_init,
B
Blue Swirl 已提交
640 641
};

642 643
static void pbm_host_class_init(ObjectClass *klass, void *data)
{
644
    DeviceClass *dc = DEVICE_CLASS(klass);
645 646 647
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = pci_pbm_init_device;
648
    set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
649
    dc->reset = pci_pbm_reset;
650 651
}

652
static const TypeInfo pbm_host_info = {
P
Paolo Bonzini 已提交
653 654
    .name          = TYPE_APB,
    .parent        = TYPE_PCI_HOST_BRIDGE,
655 656
    .instance_size = sizeof(APBState),
    .class_init    = pbm_host_class_init,
657
};
658

659 660
static void pbm_pci_bridge_class_init(ObjectClass *klass, void *data)
{
661
    DeviceClass *dc = DEVICE_CLASS(klass);
662 663 664 665 666 667 668 669 670
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = apb_pci_bridge_initfn;
    k->exit = pci_bridge_exitfn;
    k->vendor_id = PCI_VENDOR_ID_SUN;
    k->device_id = PCI_DEVICE_ID_SUN_SIMBA;
    k->revision = 0x11;
    k->config_write = pci_bridge_write_config;
    k->is_bridge = 1;
671
    set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
672 673
    dc->reset = pci_bridge_reset;
    dc->vmsd = &vmstate_pci_device;
674 675
}

676
static const TypeInfo pbm_pci_bridge_info = {
677
    .name          = "pbm-bridge",
678
    .parent        = TYPE_PCI_BRIDGE,
679
    .class_init    = pbm_pci_bridge_class_init,
680 681
};

A
Andreas Färber 已提交
682
static void pbm_register_types(void)
B
Blue Swirl 已提交
683
{
684 685 686
    type_register_static(&pbm_host_info);
    type_register_static(&pbm_pci_host_info);
    type_register_static(&pbm_pci_bridge_info);
P
pbrook 已提交
687
}
B
Blue Swirl 已提交
688

A
Andreas Färber 已提交
689
type_init(pbm_register_types)