cpu.h 12.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * OpenRISC virtual CPU header.
 *
 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */

20 21
#ifndef OPENRISC_CPU_H
#define OPENRISC_CPU_H
22 23 24 25 26

#define TARGET_LONG_BITS 32

#define CPUArchState struct CPUOpenRISCState

J
Jia Liu 已提交
27 28 29
/* cpu_openrisc_map_address_* in CPUOpenRISCTLBContext need this decl.  */
struct OpenRISCCPU;

30
#include "qemu-common.h"
31
#include "exec/cpu-defs.h"
32
#include "fpu/softfloat.h"
33
#include "qom/cpu.h"
34

35
#define TYPE_OPENRISC_CPU "or1k-cpu"
36 37 38 39 40 41 42 43 44 45

#define OPENRISC_CPU_CLASS(klass) \
    OBJECT_CLASS_CHECK(OpenRISCCPUClass, (klass), TYPE_OPENRISC_CPU)
#define OPENRISC_CPU(obj) \
    OBJECT_CHECK(OpenRISCCPU, (obj), TYPE_OPENRISC_CPU)
#define OPENRISC_CPU_GET_CLASS(obj) \
    OBJECT_GET_CLASS(OpenRISCCPUClass, (obj), TYPE_OPENRISC_CPU)

/**
 * OpenRISCCPUClass:
46
 * @parent_realize: The parent class' realize handler.
47 48 49 50 51 52 53 54 55
 * @parent_reset: The parent class' reset handler.
 *
 * A OpenRISC CPU model.
 */
typedef struct OpenRISCCPUClass {
    /*< private >*/
    CPUClass parent_class;
    /*< public >*/

56
    DeviceRealize parent_realize;
57 58 59 60
    void (*parent_reset)(CPUState *cpu);
} OpenRISCCPUClass;

#define NB_MMU_MODES    3
61
#define TARGET_INSN_START_EXTRA_WORDS 1
62

J
Jia Liu 已提交
63 64 65 66 67 68
enum {
    MMU_NOMMU_IDX = 0,
    MMU_SUPERVISOR_IDX = 1,
    MMU_USER_IDX = 2,
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82
#define TARGET_PAGE_BITS 13

#define TARGET_PHYS_ADDR_SPACE_BITS 32
#define TARGET_VIRT_ADDR_SPACE_BITS 32

#define SET_FP_CAUSE(reg, v)    do {\
                                    (reg) = ((reg) & ~(0x3f << 12)) | \
                                            ((v & 0x3f) << 12);\
                                } while (0)
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
#define UPDATE_FP_FLAGS(reg, v)   do {\
                                      (reg) |= ((v & 0x1f) << 2);\
                                  } while (0)

J
Jia Liu 已提交
83 84 85
/* Version Register */
#define SPR_VR 0xFFFF003F

J
Jia Liu 已提交
86 87 88
/* Interrupt */
#define NR_IRQS  32

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/* Unit presece register */
enum {
    UPR_UP = (1 << 0),
    UPR_DCP = (1 << 1),
    UPR_ICP = (1 << 2),
    UPR_DMP = (1 << 3),
    UPR_IMP = (1 << 4),
    UPR_MP = (1 << 5),
    UPR_DUP = (1 << 6),
    UPR_PCUR = (1 << 7),
    UPR_PMP = (1 << 8),
    UPR_PICP = (1 << 9),
    UPR_TTP = (1 << 10),
    UPR_CUP = (255 << 24),
};

/* CPU configure register */
enum {
    CPUCFGR_NSGF = (15 << 0),
    CPUCFGR_CGF = (1 << 4),
    CPUCFGR_OB32S = (1 << 5),
    CPUCFGR_OB64S = (1 << 6),
    CPUCFGR_OF32S = (1 << 7),
    CPUCFGR_OF64S = (1 << 8),
    CPUCFGR_OV64S = (1 << 9),
114 115 116 117 118
    /* CPUCFGR_ND = (1 << 10), */
    /* CPUCFGR_AVRP = (1 << 11), */
    CPUCFGR_EVBARP = (1 << 12),
    /* CPUCFGR_ISRP = (1 << 13), */
    /* CPUCFGR_AECSRP = (1 << 14), */
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
};

/* DMMU configure register */
enum {
    DMMUCFGR_NTW = (3 << 0),
    DMMUCFGR_NTS = (7 << 2),
    DMMUCFGR_NAE = (7 << 5),
    DMMUCFGR_CRI = (1 << 8),
    DMMUCFGR_PRI = (1 << 9),
    DMMUCFGR_TEIRI = (1 << 10),
    DMMUCFGR_HTR = (1 << 11),
};

/* IMMU configure register */
enum {
    IMMUCFGR_NTW = (3 << 0),
    IMMUCFGR_NTS = (7 << 2),
    IMMUCFGR_NAE = (7 << 5),
    IMMUCFGR_CRI = (1 << 8),
    IMMUCFGR_PRI = (1 << 9),
    IMMUCFGR_TEIRI = (1 << 10),
    IMMUCFGR_HTR = (1 << 11),
};

143 144 145 146 147 148 149 150 151
/* Power management register */
enum {
    PMR_SDF = (15 << 0),
    PMR_DME = (1 << 4),
    PMR_SME = (1 << 5),
    PMR_DCGE = (1 << 6),
    PMR_SUME = (1 << 7),
};

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
/* Float point control status register */
enum {
    FPCSR_FPEE = 1,
    FPCSR_RM = (3 << 1),
    FPCSR_OVF = (1 << 3),
    FPCSR_UNF = (1 << 4),
    FPCSR_SNF = (1 << 5),
    FPCSR_QNF = (1 << 6),
    FPCSR_ZF = (1 << 7),
    FPCSR_IXF = (1 << 8),
    FPCSR_IVF = (1 << 9),
    FPCSR_INF = (1 << 10),
    FPCSR_DZF = (1 << 11),
};

/* Exceptions indices */
enum {
    EXCP_RESET    = 0x1,
    EXCP_BUSERR   = 0x2,
    EXCP_DPF      = 0x3,
    EXCP_IPF      = 0x4,
    EXCP_TICK     = 0x5,
    EXCP_ALIGN    = 0x6,
    EXCP_ILLEGAL  = 0x7,
    EXCP_INT      = 0x8,
    EXCP_DTLBMISS = 0x9,
    EXCP_ITLBMISS = 0xa,
    EXCP_RANGE    = 0xb,
    EXCP_SYSCALL  = 0xc,
    EXCP_FPE      = 0xd,
    EXCP_TRAP     = 0xe,
    EXCP_NR,
};

/* Supervisor register */
enum {
    SR_SM = (1 << 0),
    SR_TEE = (1 << 1),
    SR_IEE = (1 << 2),
    SR_DCE = (1 << 3),
    SR_ICE = (1 << 4),
    SR_DME = (1 << 5),
    SR_IME = (1 << 6),
    SR_LEE = (1 << 7),
    SR_CE  = (1 << 8),
    SR_F   = (1 << 9),
    SR_CY  = (1 << 10),
    SR_OV  = (1 << 11),
    SR_OVE = (1 << 12),
    SR_DSX = (1 << 13),
    SR_EPH = (1 << 14),
    SR_FO  = (1 << 15),
    SR_SUMRA = (1 << 16),
    SR_SCE = (1 << 17),
};

J
Jia Liu 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/* Tick Timer Mode Register */
enum {
    TTMR_TP = (0xfffffff),
    TTMR_IP = (1 << 28),
    TTMR_IE = (1 << 29),
    TTMR_M  = (3 << 30),
};

/* Timer Mode */
enum {
    TIMER_NONE = (0 << 30),
    TIMER_INTR = (1 << 30),
    TIMER_SHOT = (2 << 30),
    TIMER_CONT = (3 << 30),
};

J
Jia Liu 已提交
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
/* TLB size */
enum {
    DTLB_WAYS = 1,
    DTLB_SIZE = 64,
    DTLB_MASK = (DTLB_SIZE-1),
    ITLB_WAYS = 1,
    ITLB_SIZE = 64,
    ITLB_MASK = (ITLB_SIZE-1),
};

/* TLB prot */
enum {
    URE = (1 << 6),
    UWE = (1 << 7),
    SRE = (1 << 8),
    SWE = (1 << 9),

    SXE = (1 << 6),
    UXE = (1 << 7),
};

/* check if tlb available */
enum {
    TLBRET_INVALID = -3,
    TLBRET_NOMATCH = -2,
    TLBRET_BADADDR = -1,
    TLBRET_MATCH = 0
};

typedef struct OpenRISCTLBEntry {
    uint32_t mr;
    uint32_t tr;
} OpenRISCTLBEntry;

#ifndef CONFIG_USER_ONLY
typedef struct CPUOpenRISCTLBContext {
    OpenRISCTLBEntry itlb[ITLB_WAYS][ITLB_SIZE];
    OpenRISCTLBEntry dtlb[DTLB_WAYS][DTLB_SIZE];

    int (*cpu_openrisc_map_address_code)(struct OpenRISCCPU *cpu,
A
Avi Kivity 已提交
264
                                         hwaddr *physical,
J
Jia Liu 已提交
265 266 267
                                         int *prot,
                                         target_ulong address, int rw);
    int (*cpu_openrisc_map_address_data)(struct OpenRISCCPU *cpu,
A
Avi Kivity 已提交
268
                                         hwaddr *physical,
J
Jia Liu 已提交
269 270 271 272 273
                                         int *prot,
                                         target_ulong address, int rw);
} CPUOpenRISCTLBContext;
#endif

274
typedef struct CPUOpenRISCState {
275 276
    target_ulong shadow_gpr[16][32]; /* Shadow registers */

277 278 279 280
    target_ulong pc;          /* Program counter */
    target_ulong ppc;         /* Prev PC */
    target_ulong jmp_pc;      /* Jump PC */

281
    uint64_t mac;             /* Multiply registers MACHI:MACLO */
282 283 284 285

    target_ulong epcr;        /* Exception PC register */
    target_ulong eear;        /* Exception EA register */

286
    target_ulong sr_f;        /* the SR_F bit, values 0, 1.  */
287 288 289
    target_ulong sr_cy;       /* the SR_CY bit, values 0, 1.  */
    target_long  sr_ov;       /* the SR_OV bit (in the sign bit only) */
    uint32_t sr;              /* Supervisor register, without SR_{F,CY,OV} */
290 291 292 293 294
    uint32_t vr;              /* Version register */
    uint32_t upr;             /* Unit presence register */
    uint32_t dmmucfgr;        /* DMMU configure register */
    uint32_t immucfgr;        /* IMMU configure register */
    uint32_t esr;             /* Exception supervisor register */
295
    uint32_t evbar;           /* Exception vector base address register */
296
    uint32_t pmr;             /* Power Management Register */
297 298 299
    uint32_t fpcsr;           /* Float register */
    float_status fp_status;

300 301 302
    target_ulong lock_addr;
    target_ulong lock_value;

303
    uint32_t dflag;           /* In delay slot (boolean) */
304

305 306 307
    /* Fields up to this point are cleared by a CPU reset */
    struct {} end_reset_fields;

308 309
    CPU_COMMON

310
    /* Fields from here on are preserved across CPU reset. */
311 312
    uint32_t cpucfgr;         /* CPU configure register */

313
#ifndef CONFIG_USER_ONLY
J
Jia Liu 已提交
314 315
    CPUOpenRISCTLBContext * tlb;

316
    QEMUTimer *timer;
317
    uint32_t ttmr;          /* Timer tick mode register */
318
    int is_counting;
319 320 321 322

    uint32_t picmr;         /* Interrupt mask register */
    uint32_t picsr;         /* Interrupt contrl register*/
#endif
J
Jia Liu 已提交
323
    void *irq[32];          /* Interrupt irq input */
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
} CPUOpenRISCState;

/**
 * OpenRISCCPU:
 * @env: #CPUOpenRISCState
 *
 * A OpenRISC CPU.
 */
typedef struct OpenRISCCPU {
    /*< private >*/
    CPUState parent_obj;
    /*< public >*/

    CPUOpenRISCState env;

} OpenRISCCPU;

static inline OpenRISCCPU *openrisc_env_get_cpu(CPUOpenRISCState *env)
{
343
    return container_of(env, OpenRISCCPU, env);
344 345 346 347
}

#define ENV_GET_CPU(e) CPU(openrisc_env_get_cpu(e))

348 349
#define ENV_OFFSET offsetof(OpenRISCCPU, env)

350
void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf);
351
void openrisc_cpu_do_interrupt(CPUState *cpu);
352
bool openrisc_cpu_exec_interrupt(CPUState *cpu, int int_req);
353 354
void openrisc_cpu_dump_state(CPUState *cpu, FILE *f,
                             fprintf_function cpu_fprintf, int flags);
355
hwaddr openrisc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
356 357
int openrisc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
int openrisc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
358
void openrisc_translate_init(void);
359
int openrisc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int size,
J
Jia Liu 已提交
360
                                  int rw, int mmu_idx);
J
Jia Liu 已提交
361
int cpu_openrisc_signal_handler(int host_signum, void *pinfo, void *puc);
362 363

#define cpu_list cpu_openrisc_list
J
Jia Liu 已提交
364
#define cpu_signal_handler cpu_openrisc_signal_handler
365 366

#ifndef CONFIG_USER_ONLY
367 368
extern const struct VMStateDescription vmstate_openrisc_cpu;

J
Jia Liu 已提交
369 370 371
/* hw/openrisc_pic.c */
void cpu_openrisc_pic_init(OpenRISCCPU *cpu);

J
Jia Liu 已提交
372 373
/* hw/openrisc_timer.c */
void cpu_openrisc_clock_init(OpenRISCCPU *cpu);
374 375
uint32_t cpu_openrisc_count_get(OpenRISCCPU *cpu);
void cpu_openrisc_count_set(OpenRISCCPU *cpu, uint32_t val);
J
Jia Liu 已提交
376
void cpu_openrisc_count_update(OpenRISCCPU *cpu);
377
void cpu_openrisc_timer_update(OpenRISCCPU *cpu);
J
Jia Liu 已提交
378 379 380
void cpu_openrisc_count_start(OpenRISCCPU *cpu);
void cpu_openrisc_count_stop(OpenRISCCPU *cpu);

381
void cpu_openrisc_mmu_init(OpenRISCCPU *cpu);
J
Jia Liu 已提交
382
int cpu_openrisc_get_phys_nommu(OpenRISCCPU *cpu,
A
Avi Kivity 已提交
383
                                hwaddr *physical,
J
Jia Liu 已提交
384 385
                                int *prot, target_ulong address, int rw);
int cpu_openrisc_get_phys_code(OpenRISCCPU *cpu,
A
Avi Kivity 已提交
386
                               hwaddr *physical,
J
Jia Liu 已提交
387 388
                               int *prot, target_ulong address, int rw);
int cpu_openrisc_get_phys_data(OpenRISCCPU *cpu,
A
Avi Kivity 已提交
389
                               hwaddr *physical,
J
Jia Liu 已提交
390
                               int *prot, target_ulong address, int rw);
391 392
#endif

393
#define cpu_init(cpu_model) cpu_generic_init(TYPE_OPENRISC_CPU, cpu_model)
394

395 396 397
#define OPENRISC_CPU_TYPE_SUFFIX "-" TYPE_OPENRISC_CPU
#define OPENRISC_CPU_TYPE_NAME(model) model OPENRISC_CPU_TYPE_SUFFIX

398
#include "exec/cpu-all.h"
399

400
#define TB_FLAGS_DFLAG 1
401
#define TB_FLAGS_R0_0  2
402 403
#define TB_FLAGS_OVE   SR_OVE

404 405 406 407 408 409 410 411 412 413
static inline uint32_t cpu_get_gpr(const CPUOpenRISCState *env, int i)
{
    return env->shadow_gpr[0][i];
}

static inline void cpu_set_gpr(CPUOpenRISCState *env, int i, uint32_t val)
{
    env->shadow_gpr[0][i] = val;
}

414 415
static inline void cpu_get_tb_cpu_state(CPUOpenRISCState *env,
                                        target_ulong *pc,
416
                                        target_ulong *cs_base, uint32_t *flags)
417 418 419
{
    *pc = env->pc;
    *cs_base = 0;
420
    *flags = (env->dflag
421
              | (cpu_get_gpr(env, 0) == 0 ? TB_FLAGS_R0_0 : 0)
422
              | (env->sr & SR_OVE));
423 424
}

425
static inline int cpu_mmu_index(CPUOpenRISCState *env, bool ifetch)
426
{
J
Jia Liu 已提交
427 428 429 430
    if (!(env->sr & SR_IME)) {
        return MMU_NOMMU_IDX;
    }
    return (env->sr & SR_SM) == 0 ? MMU_USER_IDX : MMU_SUPERVISOR_IDX;
431 432
}

433 434
static inline uint32_t cpu_get_sr(const CPUOpenRISCState *env)
{
435 436 437 438
    return (env->sr
            + env->sr_f * SR_F
            + env->sr_cy * SR_CY
            + (env->sr_ov < 0) * SR_OV);
439 440 441 442 443
}

static inline void cpu_set_sr(CPUOpenRISCState *env, uint32_t val)
{
    env->sr_f = (val & SR_F) != 0;
444 445 446
    env->sr_cy = (val & SR_CY) != 0;
    env->sr_ov = (val & SR_OV ? -1 : 0);
    env->sr = (val & ~(SR_F | SR_CY | SR_OV)) | SR_FO;
447 448
}

J
Jia Liu 已提交
449
#define CPU_INTERRUPT_TIMER   CPU_INTERRUPT_TGT_INT_0
450

451
#endif /* OPENRISC_CPU_H */