cpu-exec.c 51.0 KB
Newer Older
B
bellard 已提交
1 2 3
/*
 *  i386 emulator main execution loop
 * 
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
B
bellard 已提交
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

38 39
int tb_invalidated_flag;

B
bellard 已提交
40
//#define DEBUG_EXEC
B
bellard 已提交
41
//#define DEBUG_SIGNAL
B
bellard 已提交
42

J
j_mayer 已提交
43 44
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_M68K) || \
    defined(TARGET_ALPHA)
B
bellard 已提交
45 46 47 48 49 50
/* XXX: unify with i386 target */
void cpu_loop_exit(void)
{
    longjmp(env->jmp_env, 1);
}
#endif
P
pbrook 已提交
51
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
52 53
#define reg_T2
#endif
B
bellard 已提交
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
void cpu_resume_from_signal(CPUState *env1, void *puc) 
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129

static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
                                      unsigned int flags)
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
    
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
    
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
    
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
        if (tb->pc == pc && 
            tb->page_addr[0] == phys_page1 &&
            tb->cs_base == cs_base && 
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
                virt_page2 = (pc & TARGET_PAGE_MASK) + 
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
130
        tb_invalidated_flag = 1;
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
    cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
    
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
    
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
    unsigned int flags;

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
170 171 172
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
173 174
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
175 176 177 178
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
179 180 181
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
182
#else
B
bellard 已提交
183 184 185
    // FPU enable . MMU enabled . MMU no-fault . Supervisor
    flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
        | env->psrs;
186 187 188 189 190 191 192 193 194
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
    flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
        (msr_se << MSR_SE) | (msr_le << MSR_LE);
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
195
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
196
    cs_base = 0;
197
    pc = env->PC;
P
pbrook 已提交
198 199 200 201
#elif defined(TARGET_M68K)
    flags = env->fpcr & M68K_FPCR_PREC;
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
202 203 204 205
#elif defined(TARGET_SH4)
    flags = env->sr & (SR_MD | SR_RB);
    cs_base = 0;         /* XXXXX */
    pc = env->pc;
J
j_mayer 已提交
206 207 208 209
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
210 211 212 213 214 215 216
#else
#error unsupported CPU
#endif
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
217 218 219 220 221 222 223 224
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
            T0 = 0;
        }
225 226 227 228 229
    }
    return tb;
}


B
bellard 已提交
230 231
/* main execution loop */

B
bellard 已提交
232
int cpu_exec(CPUState *env1)
B
bellard 已提交
233
{
P
pbrook 已提交
234 235 236
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
237 238 239 240
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
#endif
B
bellard 已提交
241
#if defined(__sparc__) && !defined(HOST_SOLARIS)
242 243
    int saved_i7;
    target_ulong tmp_T0;
B
bellard 已提交
244
#endif
245
    int ret, interrupt_request;
B
bellard 已提交
246
    void (*gen_func)(void);
247
    TranslationBlock *tb;
B
bellard 已提交
248
    uint8_t *tc_ptr;
249

B
bellard 已提交
250 251 252 253 254 255 256 257 258
#if defined(TARGET_I386)
    /* handle exit of HALTED state */
    if (env1->hflags & HF_HALTED_MASK) {
        /* disable halt condition */
        if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
            (env1->eflags & IF_MASK)) {
            env1->hflags &= ~HF_HALTED_MASK;
        } else {
            return EXCP_HALTED;
B
bellard 已提交
259 260 261
        }
    }
#elif defined(TARGET_PPC)
262
    if (env1->halted) {
B
bellard 已提交
263
        if (env1->msr[MSR_EE] && 
264
            (env1->interrupt_request & CPU_INTERRUPT_HARD)) {
265
            env1->halted = 0;
B
bellard 已提交
266 267
        } else {
            return EXCP_HALTED;
B
bellard 已提交
268 269
        }
    }
B
bellard 已提交
270 271 272 273 274 275 276 277 278
#elif defined(TARGET_SPARC)
    if (env1->halted) {
        if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
            (env1->psret != 0)) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
B
bellard 已提交
279 280 281
#elif defined(TARGET_ARM)
    if (env1->halted) {
        /* An interrupt wakes the CPU even if the I and F CPSR bits are
282 283 284 285
           set.  We use EXITTB to silently wake CPU without causing an
           actual interrupt.  */
        if (env1->interrupt_request &
            (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXITTB)) {
B
bellard 已提交
286 287 288 289 290
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
291 292 293 294 295 296 297 298 299
#elif defined(TARGET_MIPS)
    if (env1->halted) {
        if (env1->interrupt_request &
            (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
J
j_mayer 已提交
300 301 302 303 304 305 306 307
#elif defined(TARGET_ALPHA)
    if (env1->halted) {
        if (env1->interrupt_request & CPU_INTERRUPT_HARD) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
B
bellard 已提交
308 309
#endif

B
bellard 已提交
310 311
    cpu_single_env = env1; 

B
bellard 已提交
312
    /* first we save global registers */
P
pbrook 已提交
313 314
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
315
    env = env1;
B
bellard 已提交
316
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
317 318 319 320 321
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

#if defined(TARGET_I386)
B
bellard 已提交
322
    env_to_regs();
B
bellard 已提交
323
    /* put eflags in CPU temporary format */
B
bellard 已提交
324 325
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
326
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
327
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
328
#elif defined(TARGET_ARM)
329
#elif defined(TARGET_SPARC)
B
bellard 已提交
330 331 332
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
333
#elif defined(TARGET_PPC)
P
pbrook 已提交
334 335 336 337
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
B
bellard 已提交
338
#elif defined(TARGET_MIPS)
B
bellard 已提交
339 340
#elif defined(TARGET_SH4)
    /* XXXXX */
J
j_mayer 已提交
341 342
#elif defined(TARGET_ALPHA)
    env_to_regs();
B
bellard 已提交
343 344 345
#else
#error unsupported target CPU
#endif
346
    env->exception_index = -1;
347

B
bellard 已提交
348
    /* prepare setjmp context for exception handling */
349 350
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
351
            env->current_tb = NULL;
352 353 354 355 356 357 358 359
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
360
                       which will be handled outside the cpu execution
361
                       loop */
B
bellard 已提交
362
#if defined(TARGET_I386)
363 364 365 366
                    do_interrupt_user(env->exception_index, 
                                      env->exception_is_int, 
                                      env->error_code, 
                                      env->exception_next_eip);
B
bellard 已提交
367
#endif
368 369 370
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
371
#if defined(TARGET_I386)
372 373 374 375 376 377
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
                    do_interrupt(env->exception_index, 
                                 env->exception_is_int, 
                                 env->error_code, 
B
bellard 已提交
378
                                 env->exception_next_eip, 0);
379 380
                    /* successfully delivered */
                    env->old_exception = -1;
381 382
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
383 384
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
385
#elif defined(TARGET_SPARC)
B
bellard 已提交
386
                    do_interrupt(env->exception_index);
B
bellard 已提交
387 388
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
389 390
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
391 392
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
B
bellard 已提交
393
#endif
394 395
                }
                env->exception_index = -1;
B
bellard 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
            } 
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
420
            }
B
bellard 已提交
421 422
#endif

423 424
            T0 = 0; /* force lookup of first TB */
            for(;;) {
B
bellard 已提交
425
#if defined(__sparc__) && !defined(HOST_SOLARIS)
426 427
                /* g1 can be modified by some libc? functions */ 
                tmp_T0 = T0;
428
#endif	    
B
bellard 已提交
429
                interrupt_request = env->interrupt_request;
430
                if (__builtin_expect(interrupt_request, 0)) {
431 432 433 434 435
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
436 437 438 439 440 441 442 443 444
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
    defined(TARGET_PPC) || defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
445
#if defined(TARGET_I386)
B
bellard 已提交
446 447 448 449 450 451 452 453 454 455
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
#if defined(__sparc__) && !defined(HOST_SOLARIS)
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
456 457
                        (env->eflags & IF_MASK) && 
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
458
                        int intno;
459
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
460
                        intno = cpu_get_pic_interrupt(env);
461
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
462 463
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
464
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
465 466
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
467
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
468 469 470 471
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
472
                    }
473
#elif defined(TARGET_PPC)
474 475 476 477 478
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
479
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
480 481 482
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
B
bellard 已提交
483
#if defined(__sparc__) && !defined(HOST_SOLARIS)
484
                        tmp_T0 = 0;
485
#else
486
                        T0 = 0;
487
#endif
488
                    }
B
bellard 已提交
489 490
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
491
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
492
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
493 494
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
495 496 497 498 499
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
B
bellard 已提交
500
#if defined(__sparc__) && !defined(HOST_SOLARIS)
501 502 503 504
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
505
                    }
506
#elif defined(TARGET_SPARC)
B
bellard 已提交
507 508 509 510 511 512 513 514 515 516 517
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
bellard 已提交
518
#if defined(__sparc__) && !defined(HOST_SOLARIS)
519 520 521 522
                            tmp_T0 = 0;
#else
                            T0 = 0;
#endif
B
bellard 已提交
523
			}
524 525 526
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
527
		    }
B
bellard 已提交
528 529 530 531 532 533 534 535 536 537 538
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
                    }
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && !(env->uncached_cpsr & CPSR_I)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                    }
B
bellard 已提交
539 540
#elif defined(TARGET_SH4)
		    /* XXXXX */
J
j_mayer 已提交
541 542 543 544
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
                    }
B
bellard 已提交
545
#endif
B
bellard 已提交
546 547
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
548
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
549 550 551
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
552
#if defined(__sparc__) && !defined(HOST_SOLARIS)
553 554 555 556 557
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    }
B
bellard 已提交
558 559 560 561 562
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
563
                }
B
bellard 已提交
564
#ifdef DEBUG_EXEC
B
bellard 已提交
565
                if ((loglevel & CPU_LOG_TB_CPU)) {
B
bellard 已提交
566
#if defined(TARGET_I386)
567
                    /* restore flags in standard format */
B
bellard 已提交
568
#ifdef reg_EAX
569
                    env->regs[R_EAX] = EAX;
B
bellard 已提交
570 571
#endif
#ifdef reg_EBX
572
                    env->regs[R_EBX] = EBX;
B
bellard 已提交
573 574
#endif
#ifdef reg_ECX
575
                    env->regs[R_ECX] = ECX;
B
bellard 已提交
576 577
#endif
#ifdef reg_EDX
578
                    env->regs[R_EDX] = EDX;
B
bellard 已提交
579 580
#endif
#ifdef reg_ESI
581
                    env->regs[R_ESI] = ESI;
B
bellard 已提交
582 583
#endif
#ifdef reg_EDI
584
                    env->regs[R_EDI] = EDI;
B
bellard 已提交
585 586
#endif
#ifdef reg_EBP
587
                    env->regs[R_EBP] = EBP;
B
bellard 已提交
588 589
#endif
#ifdef reg_ESP
590
                    env->regs[R_ESP] = ESP;
B
bellard 已提交
591
#endif
592
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
593
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
594
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
595
#elif defined(TARGET_ARM)
B
bellard 已提交
596
                    cpu_dump_state(env, logfile, fprintf, 0);
597
#elif defined(TARGET_SPARC)
B
bellard 已提交
598 599 600
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
601
#elif defined(TARGET_PPC)
B
bellard 已提交
602
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
603 604 605 606 607 608
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
609 610
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
611 612
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
613 614
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
615 616 617
#else
#error unsupported target CPU 
#endif
618
                }
B
bellard 已提交
619
#endif
620
                tb = tb_find_fast();
621
#ifdef DEBUG_EXEC
B
bellard 已提交
622
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
623 624 625
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
626
                }
627
#endif
B
bellard 已提交
628
#if defined(__sparc__) && !defined(HOST_SOLARIS)
629
                T0 = tmp_T0;
630
#endif	    
631 632 633
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
634
                {
635
                    if (T0 != 0 &&
636 637 638
#if USE_KQEMU
                        (env->kqemu_enabled != 2) &&
#endif
639
                        tb->page_addr[1] == -1
640 641 642 643 644
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
                    && (tb->cflags & CF_CODE_COPY) == 
                    (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
#endif
                    ) {
645
                    spin_lock(&tb_lock);
B
bellard 已提交
646
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
B
bellard 已提交
647 648 649 650 651
#if defined(USE_CODE_COPY)
                    /* propagates the FP use info */
                    ((TranslationBlock *)(T0 & ~3))->cflags |= 
                        (tb->cflags & CF_FP_USED);
#endif
652 653
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
654
                }
655
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
656
                env->current_tb = tb;
657 658
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
659
#if defined(__sparc__)
660 661 662 663
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
                                     : "r" (gen_func) 
B
bellard 已提交
664
                                     : "i0", "i1", "i2", "i3", "i4", "i5",
665
                                       "o0", "o1", "o2", "o3", "o4", "o5",
B
bellard 已提交
666 667
                                       "l0", "l1", "l2", "l3", "l4", "l5",
                                       "l6", "l7");
668
#elif defined(__arm__)
669 670 671 672 673 674
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
675 676 677
#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
{
    if (!(tb->cflags & CF_CODE_COPY)) {
B
bellard 已提交
678 679 680
        if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
            save_native_fp_state(env);
        }
681 682
        gen_func();
    } else {
B
bellard 已提交
683 684 685
        if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
            restore_native_fp_state(env);
        }
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
        /* we work with native eflags */
        CC_SRC = cc_table[CC_OP].compute_all();
        CC_OP = CC_OP_EFLAGS;
        asm(".globl exec_loop\n"
            "\n"
            "debug1:\n"
            "    pushl %%ebp\n"
            "    fs movl %10, %9\n"
            "    fs movl %11, %%eax\n"
            "    andl $0x400, %%eax\n"
            "    fs orl %8, %%eax\n"
            "    pushl %%eax\n"
            "    popf\n"
            "    fs movl %%esp, %12\n"
            "    fs movl %0, %%eax\n"
            "    fs movl %1, %%ecx\n"
            "    fs movl %2, %%edx\n"
            "    fs movl %3, %%ebx\n"
            "    fs movl %4, %%esp\n"
            "    fs movl %5, %%ebp\n"
            "    fs movl %6, %%esi\n"
            "    fs movl %7, %%edi\n"
            "    fs jmp *%9\n"
            "exec_loop:\n"
            "    fs movl %%esp, %4\n"
            "    fs movl %12, %%esp\n"
            "    fs movl %%eax, %0\n"
            "    fs movl %%ecx, %1\n"
            "    fs movl %%edx, %2\n"
            "    fs movl %%ebx, %3\n"
            "    fs movl %%ebp, %5\n"
            "    fs movl %%esi, %6\n"
            "    fs movl %%edi, %7\n"
            "    pushf\n"
            "    popl %%eax\n"
            "    movl %%eax, %%ecx\n"
            "    andl $0x400, %%ecx\n"
            "    shrl $9, %%ecx\n"
            "    andl $0x8d5, %%eax\n"
            "    fs movl %%eax, %8\n"
            "    movl $1, %%eax\n"
            "    subl %%ecx, %%eax\n"
            "    fs movl %%eax, %11\n"
            "    fs movl %9, %%ebx\n" /* get T0 value */
            "    popl %%ebp\n"
            :
            : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
            "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
            "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
            "a" (gen_func),
            "m" (*(uint8_t *)offsetof(CPUState, df)),
            "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
            : "%ecx", "%edx"
            );
    }
}
B
bellard 已提交
749 750 751 752 753 754 755 756 757
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
758
#else
759
                gen_func();
B
bellard 已提交
760
#endif
B
bellard 已提交
761
                env->current_tb = NULL;
B
bellard 已提交
762 763 764
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
765 766
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
767 768 769
                    /* do not allow linking to another block */
                    T0 = 0;
                }
770 771 772 773 774 775 776
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
777
#endif
778 779
            }
        } else {
B
bellard 已提交
780
            env_to_regs();
B
bellard 已提交
781
        }
782 783
    } /* for(;;) */

B
bellard 已提交
784

B
bellard 已提交
785
#if defined(TARGET_I386)
B
bellard 已提交
786 787 788 789 790
#if defined(USE_CODE_COPY)
    if (env->native_fp_regs) {
        save_native_fp_state(env);
    }
#endif
B
bellard 已提交
791
    /* restore flags in standard format */
B
bellard 已提交
792
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
793
#elif defined(TARGET_ARM)
B
bellard 已提交
794
    /* XXX: Save/restore host fpu exception state?.  */
795
#elif defined(TARGET_SPARC)
B
bellard 已提交
796 797 798
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
799
#elif defined(TARGET_PPC)
P
pbrook 已提交
800 801 802 803 804
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
805
#elif defined(TARGET_MIPS)
B
bellard 已提交
806
#elif defined(TARGET_SH4)
J
j_mayer 已提交
807
#elif defined(TARGET_ALPHA)
B
bellard 已提交
808
    /* XXXXX */
B
bellard 已提交
809 810 811
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
812 813

    /* restore global registers */
B
bellard 已提交
814
#if defined(__sparc__) && !defined(HOST_SOLARIS)
815
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
816
#endif
P
pbrook 已提交
817 818
#include "hostregs_helper.h"

B
bellard 已提交
819 820
    /* fail safe : never use cpu_single_env outside cpu_exec() */
    cpu_single_env = NULL; 
B
bellard 已提交
821 822
    return ret;
}
B
bellard 已提交
823

824 825 826 827
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
828 829 830
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
831 832 833
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
834
#endif
835 836
}

B
bellard 已提交
837
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
838

B
bellard 已提交
839 840 841 842 843 844
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
845
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
846
        selector &= 0xffff;
847
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
B
bellard 已提交
848
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
849
    } else {
B
bellard 已提交
850
        load_seg(seg_reg, selector);
B
bellard 已提交
851
    }
B
bellard 已提交
852 853
    env = saved_env;
}
B
bellard 已提交
854

855 856 857 858 859 860 861
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
862
    helper_fsave((target_ulong)ptr, data32);
863 864 865 866 867 868 869 870 871 872 873

    env = saved_env;
}

void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
874
    helper_frstor((target_ulong)ptr, data32);
875 876 877 878

    env = saved_env;
}

B
bellard 已提交
879 880
#endif /* TARGET_I386 */

B
bellard 已提交
881 882
#if !defined(CONFIG_SOFTMMU)

883 884
#if defined(TARGET_I386)

885
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
886 887 888
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
889
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
890 891
                                    int is_write, sigset_t *old_set, 
                                    void *puc)
B
bellard 已提交
892
{
B
bellard 已提交
893 894
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
895

B
bellard 已提交
896 897
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
898
#if defined(DEBUG_SIGNAL)
899 900
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
901
#endif
902
    /* XXX: locking issue */
903
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
904 905
        return 1;
    }
906

907
    /* see if it is an MMU fault */
B
bellard 已提交
908 909
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, 
                                   ((env->hflags & HF_CPL_MASK) == 3), 0);
910 911 912 913 914
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
915 916
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
917 918
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
919
        cpu_restore_state(tb, env, pc, puc);
920
    }
B
bellard 已提交
921
    if (ret == 1) {
922
#if 0
B
bellard 已提交
923 924
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", 
               env->eip, env->cr[2], env->error_code);
925
#endif
B
bellard 已提交
926 927 928
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
929
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
930 931
    } else {
        /* activate soft MMU for this block */
932
        env->hflags |= HF_SOFTMMU_MASK;
933
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
934
    }
935 936 937 938
    /* never comes here */
    return 1;
}

B
bellard 已提交
939
#elif defined(TARGET_ARM)
940
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
941 942
                                    int is_write, sigset_t *old_set,
                                    void *puc)
943
{
B
bellard 已提交
944 945 946 947 948 949 950 951 952
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
953
    /* XXX: locking issue */
954
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
955 956
        return 1;
    }
B
bellard 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
    /* see if it is an MMU fault */
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
974
}
975 976
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
977 978
                                    int is_write, sigset_t *old_set,
                                    void *puc)
979
{
B
bellard 已提交
980 981 982 983 984 985 986 987 988
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
989
    /* XXX: locking issue */
990
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
991 992
        return 1;
    }
B
bellard 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
    /* see if it is an MMU fault */
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
1010
}
1011 1012
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1013 1014
                                    int is_write, sigset_t *old_set,
                                    void *puc)
1015 1016
{
    TranslationBlock *tb;
1017
    int ret;
1018 1019 1020 1021 1022 1023 1024 1025
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1026
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
1027 1028 1029
        return 1;
    }

1030
    /* see if it is an MMU fault */
B
bellard 已提交
1031
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
1032 1033 1034 1035 1036
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

1037 1038 1039 1040 1041
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
1042
        cpu_restore_state(tb, env, pc, puc);
1043
    }
1044
    if (ret == 1) {
1045
#if 0
1046 1047
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
1048 1049 1050
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
1051
        sigprocmask(SIG_SETMASK, old_set, NULL);
1052
        do_raise_exception_err(env->exception_index, env->error_code);
1053 1054
    } else {
        /* activate soft MMU for this block */
1055
        cpu_resume_from_signal(env, puc);
1056
    }
1057
    /* never comes here */
P
pbrook 已提交
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1097 1098
    return 1;
}
B
bellard 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1115
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1116 1117 1118 1119
        return 1;
    }

    /* see if it is an MMU fault */
B
bellard 已提交
1120
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
B
bellard 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1234 1235
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1236 1237 1238
    /* never comes here */
    return 1;
}
B
bellard 已提交
1239 1240 1241
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1242

B
bellard 已提交
1243 1244
#if defined(__i386__)

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
#if defined(USE_CODE_COPY)
static void cpu_send_trap(unsigned long pc, int trap, 
                          struct ucontext *uc)
{
    TranslationBlock *tb;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, uc);
    }
    sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    raise_exception_err(trap, env->error_code);
}
#endif

1277
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1278
                       void *puc)
B
bellard 已提交
1279
{
1280
    siginfo_t *info = pinfo;
B
bellard 已提交
1281 1282
    struct ucontext *uc = puc;
    unsigned long pc;
1283
    int trapno;
B
bellard 已提交
1284

1285 1286
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1287 1288 1289
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1290
#endif
1291 1292
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
1293 1294 1295 1296 1297 1298 1299 1300 1301
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
    if (trapno == 0x00 || trapno == 0x05) {
        /* send division by zero or bound exception */
        cpu_send_trap(pc, trapno, uc);
        return 1;
    } else
#endif
        return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                                 trapno == 0xe ? 
1302
                                 (ERROR_sig(uc) >> 1) & 1 : 0,
1303
                                 &uc->uc_sigmask, puc);
B
bellard 已提交
1304 1305
}

1306 1307
#elif defined(__x86_64__)

1308
int cpu_signal_handler(int host_signum, void *pinfo,
1309 1310
                       void *puc)
{
1311
    siginfo_t *info = pinfo;
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? 
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1322
#elif defined(__powerpc__)
B
bellard 已提交
1323

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1373
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1374
                       void *puc)
B
bellard 已提交
1375
{
1376
    siginfo_t *info = pinfo;
1377 1378 1379 1380
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1381
    pc = IAR_sig(uc);
1382 1383 1384
    is_write = 0;
#if 0
    /* ppc 4xx case */
1385
    if (DSISR_sig(uc) & 0x00800000)
1386 1387
        is_write = 1;
#else
1388
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1389 1390 1391
        is_write = 1;
#endif
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1392
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1393 1394
}

B
bellard 已提交
1395 1396
#elif defined(__alpha__)

1397
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1398 1399
                           void *puc)
{
1400
    siginfo_t *info = pinfo;
B
bellard 已提交
1401 1402 1403 1404 1405
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1406
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1423
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1424
}
1425 1426
#elif defined(__sparc__)

1427
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1428
                       void *puc)
1429
{
1430
    siginfo_t *info = pinfo;
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
    
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1456
                             is_write, sigmask, NULL);
1457 1458 1459 1460
}

#elif defined(__arm__)

1461
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1462
                       void *puc)
1463
{
1464
    siginfo_t *info = pinfo;
1465 1466 1467 1468 1469 1470 1471 1472 1473
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
P
pbrook 已提交
1474
                             &uc->uc_sigmask, puc);
1475 1476
}

B
bellard 已提交
1477 1478
#elif defined(__mc68000)

1479
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1480 1481
                       void *puc)
{
1482
    siginfo_t *info = pinfo;
B
bellard 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
1492
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1493 1494
}

B
bellard 已提交
1495 1496 1497 1498 1499 1500 1501
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1502
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1503
{
1504
    siginfo_t *info = pinfo;
B
bellard 已提交
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1516
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1529 1530
#elif defined(__s390__)

1531
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1532 1533
                       void *puc)
{
1534
    siginfo_t *info = pinfo;
B
bellard 已提交
1535 1536 1537 1538 1539 1540 1541 1542
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1543 1544 1545 1546 1547
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

T
ths 已提交
1548
int cpu_signal_handler(int host_signum, void *pinfo, 
1549 1550
                       void *puc)
{
T
ths 已提交
1551
    siginfo_t *info = pinfo;
1552 1553 1554 1555 1556 1557 1558 1559
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
    
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1560 1561
}

B
bellard 已提交
1562
#else
B
bellard 已提交
1563

1564
#error host CPU specific signal handler needed
B
bellard 已提交
1565

B
bellard 已提交
1566
#endif
B
bellard 已提交
1567 1568

#endif /* !defined(CONFIG_SOFTMMU) */