pci.c 119.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * vfio based device assignment support
 *
 * Copyright Red Hat, Inc. 2012
 *
 * Authors:
 *  Alex Williamson <alex.williamson@redhat.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * Based on qemu-kvm device-assignment:
 *  Adapted for KVM by Qumranet.
 *  Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
 *  Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
 *  Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
 *  Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
 *  Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
 */

#include <dirent.h>
A
Alex Williamson 已提交
22
#include <linux/vfio.h>
23 24 25 26
#include <sys/ioctl.h>
#include <sys/mman.h>
#include <sys/stat.h>
#include <sys/types.h>
A
Alex Williamson 已提交
27
#include <unistd.h>
28 29

#include "config.h"
30 31
#include "exec/address-spaces.h"
#include "exec/memory.h"
32 33 34
#include "hw/pci/msi.h"
#include "hw/pci/msix.h"
#include "hw/pci/pci.h"
35
#include "qemu-common.h"
36
#include "qemu/error-report.h"
A
Alex Williamson 已提交
37
#include "qemu/event_notifier.h"
38 39
#include "qemu/queue.h"
#include "qemu/range.h"
A
Alex Williamson 已提交
40 41
#include "sysemu/kvm.h"
#include "sysemu/sysemu.h"
E
Eric Auger 已提交
42
#include "trace.h"
43
#include "hw/vfio/vfio.h"
E
Eric Auger 已提交
44
#include "hw/vfio/vfio-common.h"
45

46
struct VFIOPCIDevice;
47 48 49

typedef struct VFIOQuirk {
    MemoryRegion mem;
50
    struct VFIOPCIDevice *vdev;
51
    QLIST_ENTRY(VFIOQuirk) next;
A
Alex Williamson 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
    struct {
        uint32_t base_offset:TARGET_PAGE_BITS;
        uint32_t address_offset:TARGET_PAGE_BITS;
        uint32_t address_size:3;
        uint32_t bar:3;

        uint32_t address_match;
        uint32_t address_mask;

        uint32_t address_val:TARGET_PAGE_BITS;
        uint32_t data_offset:TARGET_PAGE_BITS;
        uint32_t data_size:3;

        uint8_t flags;
        uint8_t read_flags;
        uint8_t write_flags;
    } data;
69 70
} VFIOQuirk;

E
Eric Auger 已提交
71 72
typedef struct VFIOBAR {
    VFIORegion region;
A
Alex Williamson 已提交
73 74
    bool ioport;
    bool mem64;
75
    QLIST_HEAD(, VFIOQuirk) quirks;
76 77
} VFIOBAR;

78 79 80 81
typedef struct VFIOVGARegion {
    MemoryRegion mem;
    off_t offset;
    int nr;
82
    QLIST_HEAD(, VFIOQuirk) quirks;
83 84 85 86 87 88 89 90
} VFIOVGARegion;

typedef struct VFIOVGA {
    off_t fd_offset;
    int fd;
    VFIOVGARegion region[QEMU_PCI_VGA_NUM_REGIONS];
} VFIOVGA;

91 92 93 94 95 96 97 98 99 100 101 102
typedef struct VFIOINTx {
    bool pending; /* interrupt pending */
    bool kvm_accel; /* set when QEMU bypass through KVM enabled */
    uint8_t pin; /* which pin to pull for qemu_set_irq */
    EventNotifier interrupt; /* eventfd triggered on interrupt */
    EventNotifier unmask; /* eventfd for unmask on QEMU bypass */
    PCIINTxRoute route; /* routing info for QEMU bypass */
    uint32_t mmap_timeout; /* delay to re-enable mmaps after interrupt */
    QEMUTimer *mmap_timer; /* enable mmaps after periods w/o interrupts */
} VFIOINTx;

typedef struct VFIOMSIVector {
103 104 105 106 107 108 109 110 111 112 113
    /*
     * Two interrupt paths are configured per vector.  The first, is only used
     * for interrupts injected via QEMU.  This is typically the non-accel path,
     * but may also be used when we want QEMU to handle masking and pending
     * bits.  The KVM path bypasses QEMU and is therefore higher performance,
     * but requires masking at the device.  virq is used to track the MSI route
     * through KVM, thus kvm_interrupt is only available when virq is set to a
     * valid (>= 0) value.
     */
    EventNotifier interrupt;
    EventNotifier kvm_interrupt;
114
    struct VFIOPCIDevice *vdev; /* back pointer to device */
115
    int virq;
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
    bool use;
} VFIOMSIVector;

enum {
    VFIO_INT_NONE = 0,
    VFIO_INT_INTx = 1,
    VFIO_INT_MSI  = 2,
    VFIO_INT_MSIX = 3,
};

/* Cache of MSI-X setup plus extra mmap and memory region for split BAR map */
typedef struct VFIOMSIXInfo {
    uint8_t table_bar;
    uint8_t pba_bar;
    uint16_t entries;
    uint32_t table_offset;
    uint32_t pba_offset;
    MemoryRegion mmap_mem;
    void *mmap;
} VFIOMSIXInfo;

137
typedef struct VFIOPCIDevice {
138
    PCIDevice pdev;
139
    VFIODevice vbasedev;
140 141
    VFIOINTx intx;
    unsigned int config_size;
142
    uint8_t *emulated_config_bits; /* QEMU emulated bits, little-endian */
143 144 145
    off_t config_offset; /* Offset of config space region within device fd */
    unsigned int rom_size;
    off_t rom_offset; /* Offset of ROM region within device fd */
146
    void *rom;
147 148 149 150 151 152
    int msi_cap_size;
    VFIOMSIVector *msi_vectors;
    VFIOMSIXInfo *msix;
    int nr_vectors; /* Number of MSI/MSIX vectors currently in use */
    int interrupt; /* Current interrupt type */
    VFIOBAR bars[PCI_NUM_REGIONS - 1]; /* No ROM */
153
    VFIOVGA vga; /* 0xa0000, 0x3b0, 0x3c0 */
154
    PCIHostDeviceAddress host;
155
    EventNotifier err_notifier;
156
    EventNotifier req_notifier;
157
    int (*resetfn)(struct VFIOPCIDevice *);
158 159 160
    uint32_t features;
#define VFIO_FEATURE_ENABLE_VGA_BIT 0
#define VFIO_FEATURE_ENABLE_VGA (1 << VFIO_FEATURE_ENABLE_VGA_BIT)
161 162
#define VFIO_FEATURE_ENABLE_REQ_BIT 1
#define VFIO_FEATURE_ENABLE_REQ (1 << VFIO_FEATURE_ENABLE_REQ_BIT)
A
Alex Williamson 已提交
163
    int32_t bootindex;
164
    uint8_t pm_cap;
165
    bool has_vga;
166
    bool pci_aer;
167
    bool req_enabled;
168 169
    bool has_flr;
    bool has_pm_reset;
170
    bool rom_read_failed;
171
} VFIOPCIDevice;
172

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
typedef struct VFIORomBlacklistEntry {
    uint16_t vendor_id;
    uint16_t device_id;
} VFIORomBlacklistEntry;

/*
 * List of device ids/vendor ids for which to disable
 * option rom loading. This avoids the guest hangs during rom
 * execution as noticed with the BCM 57810 card for lack of a
 * more better way to handle such issues.
 * The  user can still override by specifying a romfile or
 * rombar=1.
 * Please see https://bugs.launchpad.net/qemu/+bug/1284874
 * for an analysis of the 57810 card hang. When adding
 * a new vendor id/device id combination below, please also add
 * your card/environment details and information that could
 * help in debugging to the bug tracking this issue
 */
static const VFIORomBlacklistEntry romblacklist[] = {
    /* Broadcom BCM 57810 */
    { 0x14e4, 0x168e }
};

196 197
#define MSIX_CAP_LENGTH 12

198
static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
199
static uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len);
200 201
static void vfio_pci_write_config(PCIDevice *pdev, uint32_t addr,
                                  uint32_t val, int len);
202
static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
203

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
/*
 * Disabling BAR mmaping can be slow, but toggling it around INTx can
 * also be a huge overhead.  We try to get the best of both worlds by
 * waiting until an interrupt to disable mmaps (subsequent transitions
 * to the same state are effectively no overhead).  If the interrupt has
 * been serviced and the time gap is long enough, we re-enable mmaps for
 * performance.  This works well for things like graphics cards, which
 * may not use their interrupt at all and are penalized to an unusable
 * level by read/write BAR traps.  Other devices, like NICs, have more
 * regular interrupts and see much better latency by staying in non-mmap
 * mode.  We therefore set the default mmap_timeout such that a ping
 * is just enough to keep the mmap disabled.  Users can experiment with
 * other options with the x-intx-mmap-timeout-ms parameter (a value of
 * zero disables the timer).
 */
static void vfio_intx_mmap_enable(void *opaque)
{
221
    VFIOPCIDevice *vdev = opaque;
222 223

    if (vdev->intx.pending) {
224 225
        timer_mod(vdev->intx.mmap_timer,
                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
226 227 228 229 230 231
        return;
    }

    vfio_mmap_set_enabled(vdev, true);
}

232 233
static void vfio_intx_interrupt(void *opaque)
{
234
    VFIOPCIDevice *vdev = opaque;
235 236 237 238 239

    if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
        return;
    }

240
    trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
241 242

    vdev->intx.pending = true;
243
    pci_irq_assert(&vdev->pdev);
244 245
    vfio_mmap_set_enabled(vdev, false);
    if (vdev->intx.mmap_timeout) {
246 247
        timer_mod(vdev->intx.mmap_timer,
                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
248
    }
249 250
}

E
Eric Auger 已提交
251
static void vfio_eoi(VFIODevice *vbasedev)
252
{
E
Eric Auger 已提交
253 254
    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);

255 256 257 258
    if (!vdev->intx.pending) {
        return;
    }

259
    trace_vfio_eoi(vbasedev->name);
260 261

    vdev->intx.pending = false;
262
    pci_irq_deassert(&vdev->pdev);
E
Eric Auger 已提交
263
    vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
264 265
}

266
static void vfio_enable_intx_kvm(VFIOPCIDevice *vdev)
267 268 269 270 271 272 273 274 275 276 277
{
#ifdef CONFIG_KVM
    struct kvm_irqfd irqfd = {
        .fd = event_notifier_get_fd(&vdev->intx.interrupt),
        .gsi = vdev->intx.route.irq,
        .flags = KVM_IRQFD_FLAG_RESAMPLE,
    };
    struct vfio_irq_set *irq_set;
    int ret, argsz;
    int32_t *pfd;

A
Alex Williamson 已提交
278
    if (!VFIO_ALLOW_KVM_INTX || !kvm_irqfds_enabled() ||
279
        vdev->intx.route.mode != PCI_INTX_ENABLED ||
E
Eric Auger 已提交
280
        !kvm_resamplefds_enabled()) {
281 282 283 284 285
        return;
    }

    /* Get to a known interrupt state */
    qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
286
    vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
287
    vdev->intx.pending = false;
288
    pci_irq_deassert(&vdev->pdev);
289 290 291

    /* Get an eventfd for resample/unmask */
    if (event_notifier_init(&vdev->intx.unmask, 0)) {
292
        error_report("vfio: Error: event_notifier_init failed eoi");
293 294 295 296 297 298 299
        goto fail;
    }

    /* KVM triggers it, VFIO listens for it */
    irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);

    if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
300
        error_report("vfio: Error: Failed to setup resample irqfd: %m");
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
        goto fail_irqfd;
    }

    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
    irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;

    *pfd = irqfd.resamplefd;

316
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
317 318
    g_free(irq_set);
    if (ret) {
319
        error_report("vfio: Error: Failed to setup INTx unmask fd: %m");
320 321 322 323
        goto fail_vfio;
    }

    /* Let'em rip */
324
    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
325 326 327

    vdev->intx.kvm_accel = true;

328
    trace_vfio_enable_intx_kvm(vdev->vbasedev.name);
329 330 331 332 333 334 335 336 337 338

    return;

fail_vfio:
    irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
    kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
fail_irqfd:
    event_notifier_cleanup(&vdev->intx.unmask);
fail:
    qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
339
    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
340 341 342
#endif
}

343
static void vfio_disable_intx_kvm(VFIOPCIDevice *vdev)
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
{
#ifdef CONFIG_KVM
    struct kvm_irqfd irqfd = {
        .fd = event_notifier_get_fd(&vdev->intx.interrupt),
        .gsi = vdev->intx.route.irq,
        .flags = KVM_IRQFD_FLAG_DEASSIGN,
    };

    if (!vdev->intx.kvm_accel) {
        return;
    }

    /*
     * Get to a known state, hardware masked, QEMU ready to accept new
     * interrupts, QEMU IRQ de-asserted.
     */
360
    vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
361
    vdev->intx.pending = false;
362
    pci_irq_deassert(&vdev->pdev);
363 364 365

    /* Tell KVM to stop listening for an INTx irqfd */
    if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
366
        error_report("vfio: Error: Failed to disable INTx irqfd: %m");
367 368 369 370 371 372 373 374 375 376 377
    }

    /* We only need to close the eventfd for VFIO to cleanup the kernel side */
    event_notifier_cleanup(&vdev->intx.unmask);

    /* QEMU starts listening for interrupt events. */
    qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);

    vdev->intx.kvm_accel = false;

    /* If we've missed an event, let it re-fire through QEMU */
378
    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
379

380
    trace_vfio_disable_intx_kvm(vdev->vbasedev.name);
381 382 383 384 385
#endif
}

static void vfio_update_irq(PCIDevice *pdev)
{
386
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
387 388 389 390 391 392 393 394 395 396 397 398
    PCIINTxRoute route;

    if (vdev->interrupt != VFIO_INT_INTx) {
        return;
    }

    route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);

    if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
        return; /* Nothing changed */
    }

399
    trace_vfio_update_irq(vdev->vbasedev.name,
E
Eric Auger 已提交
400
                          vdev->intx.route.irq, route.irq);
401 402 403 404 405 406 407 408 409 410 411 412

    vfio_disable_intx_kvm(vdev);

    vdev->intx.route = route;

    if (route.mode != PCI_INTX_ENABLED) {
        return;
    }

    vfio_enable_intx_kvm(vdev);

    /* Re-enable the interrupt in cased we missed an EOI */
E
Eric Auger 已提交
413
    vfio_eoi(&vdev->vbasedev);
414 415
}

416
static int vfio_enable_intx(VFIOPCIDevice *vdev)
417 418
{
    uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
A
Alex Williamson 已提交
419 420 421
    int ret, argsz;
    struct vfio_irq_set *irq_set;
    int32_t *pfd;
422

423
    if (!pin) {
424 425 426 427 428 429
        return 0;
    }

    vfio_disable_interrupts(vdev);

    vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
430
    pci_config_set_interrupt_pin(vdev->pdev.config, pin);
431 432 433 434 435 436

#ifdef CONFIG_KVM
    /*
     * Only conditional to avoid generating error messages on platforms
     * where we won't actually use the result anyway.
     */
E
Eric Auger 已提交
437
    if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
438 439 440 441 442
        vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
                                                        vdev->intx.pin);
    }
#endif

443 444
    ret = event_notifier_init(&vdev->intx.interrupt, 0);
    if (ret) {
445
        error_report("vfio: Error: event_notifier_init failed");
446 447 448
        return ret;
    }

A
Alex Williamson 已提交
449 450 451 452 453 454 455 456 457 458 459 460
    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;

    *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
    qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
461

462
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
A
Alex Williamson 已提交
463 464
    g_free(irq_set);
    if (ret) {
465
        error_report("vfio: Error: Failed to setup INTx fd: %m");
A
Alex Williamson 已提交
466
        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
467
        event_notifier_cleanup(&vdev->intx.interrupt);
468 469 470
        return -errno;
    }

471 472
    vfio_enable_intx_kvm(vdev);

473 474
    vdev->interrupt = VFIO_INT_INTx;

475
    trace_vfio_enable_intx(vdev->vbasedev.name);
476 477 478 479

    return 0;
}

480
static void vfio_disable_intx(VFIOPCIDevice *vdev)
481 482 483
{
    int fd;

484
    timer_del(vdev->intx.mmap_timer);
485
    vfio_disable_intx_kvm(vdev);
486
    vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
487
    vdev->intx.pending = false;
488
    pci_irq_deassert(&vdev->pdev);
489 490 491 492 493 494 495 496
    vfio_mmap_set_enabled(vdev, true);

    fd = event_notifier_get_fd(&vdev->intx.interrupt);
    qemu_set_fd_handler(fd, NULL, NULL, vdev);
    event_notifier_cleanup(&vdev->intx.interrupt);

    vdev->interrupt = VFIO_INT_NONE;

497
    trace_vfio_disable_intx(vdev->vbasedev.name);
498 499 500 501 502 503 504 505
}

/*
 * MSI/X
 */
static void vfio_msi_interrupt(void *opaque)
{
    VFIOMSIVector *vector = opaque;
506
    VFIOPCIDevice *vdev = vector->vdev;
507 508 509 510 511 512
    int nr = vector - vdev->msi_vectors;

    if (!event_notifier_test_and_clear(&vector->interrupt)) {
        return;
    }

B
Bandan Das 已提交
513
#ifdef DEBUG_VFIO
514 515 516 517
    MSIMessage msg;

    if (vdev->interrupt == VFIO_INT_MSIX) {
        msg = msix_get_message(&vdev->pdev, nr);
A
Alex Williamson 已提交
518 519
    } else if (vdev->interrupt == VFIO_INT_MSI) {
        msg = msi_get_message(&vdev->pdev, nr);
520 521 522 523
    } else {
        abort();
    }

524
    trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
525
#endif
526 527 528 529 530 531

    if (vdev->interrupt == VFIO_INT_MSIX) {
        msix_notify(&vdev->pdev, nr);
    } else if (vdev->interrupt == VFIO_INT_MSI) {
        msi_notify(&vdev->pdev, nr);
    } else {
532
        error_report("vfio: MSI interrupt receieved, but not enabled?");
533 534 535
    }
}

536
static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
{
    struct vfio_irq_set *irq_set;
    int ret = 0, i, argsz;
    int32_t *fds;

    argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = vdev->nr_vectors;
    fds = (int32_t *)&irq_set->data;

    for (i = 0; i < vdev->nr_vectors; i++) {
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
        int fd = -1;

        /*
         * MSI vs MSI-X - The guest has direct access to MSI mask and pending
         * bits, therefore we always use the KVM signaling path when setup.
         * MSI-X mask and pending bits are emulated, so we want to use the
         * KVM signaling path only when configured and unmasked.
         */
        if (vdev->msi_vectors[i].use) {
            if (vdev->msi_vectors[i].virq < 0 ||
                (msix && msix_is_masked(&vdev->pdev, i))) {
                fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
            } else {
                fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
            }
568
        }
569 570

        fds[i] = fd;
571 572
    }

573
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
574 575 576 577 578 579

    g_free(irq_set);

    return ret;
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
static void vfio_add_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage *msg,
                                  bool msix)
{
    int virq;

    if ((msix && !VFIO_ALLOW_KVM_MSIX) ||
        (!msix && !VFIO_ALLOW_KVM_MSI) || !msg) {
        return;
    }

    if (event_notifier_init(&vector->kvm_interrupt, 0)) {
        return;
    }

    virq = kvm_irqchip_add_msi_route(kvm_state, *msg);
    if (virq < 0) {
        event_notifier_cleanup(&vector->kvm_interrupt);
        return;
    }

    if (kvm_irqchip_add_irqfd_notifier(kvm_state, &vector->kvm_interrupt,
                                       NULL, virq) < 0) {
        kvm_irqchip_release_virq(kvm_state, virq);
        event_notifier_cleanup(&vector->kvm_interrupt);
        return;
    }

    vector->virq = virq;
}

static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
{
    kvm_irqchip_remove_irqfd_notifier(kvm_state, &vector->kvm_interrupt,
                                      vector->virq);
    kvm_irqchip_release_virq(kvm_state, vector->virq);
    vector->virq = -1;
    event_notifier_cleanup(&vector->kvm_interrupt);
}

static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg)
{
    kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg);
}

624 625
static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
                                   MSIMessage *msg, IOHandler *handler)
626
{
627
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
628 629 630
    VFIOMSIVector *vector;
    int ret;

631
    trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
632 633 634

    vector = &vdev->msi_vectors[nr];

635 636 637 638 639 640 641 642
    if (!vector->use) {
        vector->vdev = vdev;
        vector->virq = -1;
        if (event_notifier_init(&vector->interrupt, 0)) {
            error_report("vfio: Error: event_notifier_init failed");
        }
        vector->use = true;
        msix_vector_use(pdev, nr);
643 644
    }

645 646 647
    qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
                        handler, NULL, vector);

648 649 650 651
    /*
     * Attempt to enable route through KVM irqchip,
     * default to userspace handling if unavailable.
     */
652 653 654 655 656
    if (vector->virq >= 0) {
        if (!msg) {
            vfio_remove_kvm_msi_virq(vector);
        } else {
            vfio_update_kvm_msi_virq(vector, *msg);
657
        }
658 659
    } else {
        vfio_add_kvm_msi_virq(vector, msg, true);
660 661 662 663 664 665 666 667
    }

    /*
     * We don't want to have the host allocate all possible MSI vectors
     * for a device if they're not in use, so we shutdown and incrementally
     * increase them as needed.
     */
    if (vdev->nr_vectors < nr + 1) {
668
        vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
669 670 671
        vdev->nr_vectors = nr + 1;
        ret = vfio_enable_vectors(vdev, true);
        if (ret) {
672
            error_report("vfio: failed to enable vectors, %d", ret);
673 674
        }
    } else {
A
Alex Williamson 已提交
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
        int argsz;
        struct vfio_irq_set *irq_set;
        int32_t *pfd;

        argsz = sizeof(*irq_set) + sizeof(*pfd);

        irq_set = g_malloc0(argsz);
        irq_set->argsz = argsz;
        irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                         VFIO_IRQ_SET_ACTION_TRIGGER;
        irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
        irq_set->start = nr;
        irq_set->count = 1;
        pfd = (int32_t *)&irq_set->data;

690 691 692 693 694
        if (vector->virq >= 0) {
            *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
        } else {
            *pfd = event_notifier_get_fd(&vector->interrupt);
        }
A
Alex Williamson 已提交
695

696
        ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
A
Alex Williamson 已提交
697
        g_free(irq_set);
698
        if (ret) {
699
            error_report("vfio: failed to modify vector, %d", ret);
700 701 702 703 704 705
        }
    }

    return 0;
}

706 707 708 709 710 711
static int vfio_msix_vector_use(PCIDevice *pdev,
                                unsigned int nr, MSIMessage msg)
{
    return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
}

712 713
static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
{
714
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
715 716
    VFIOMSIVector *vector = &vdev->msi_vectors[nr];

717
    trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
718 719

    /*
720 721 722 723 724 725
     * There are still old guests that mask and unmask vectors on every
     * interrupt.  If we're using QEMU bypass with a KVM irqfd, leave all of
     * the KVM setup in place, simply switch VFIO to use the non-bypass
     * eventfd.  We'll then fire the interrupt through QEMU and the MSI-X
     * core will mask the interrupt and set pending bits, allowing it to
     * be re-asserted on unmask.  Nothing to do if already using QEMU mode.
726
     */
727 728 729 730
    if (vector->virq >= 0) {
        int argsz;
        struct vfio_irq_set *irq_set;
        int32_t *pfd;
A
Alex Williamson 已提交
731

732
        argsz = sizeof(*irq_set) + sizeof(*pfd);
A
Alex Williamson 已提交
733

734 735 736 737 738 739 740 741
        irq_set = g_malloc0(argsz);
        irq_set->argsz = argsz;
        irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                         VFIO_IRQ_SET_ACTION_TRIGGER;
        irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
        irq_set->start = nr;
        irq_set->count = 1;
        pfd = (int32_t *)&irq_set->data;
A
Alex Williamson 已提交
742

743
        *pfd = event_notifier_get_fd(&vector->interrupt);
A
Alex Williamson 已提交
744

745
        ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
746

747
        g_free(irq_set);
748 749 750
    }
}

751
static void vfio_enable_msix(VFIOPCIDevice *vdev)
752 753 754 755 756 757 758
{
    vfio_disable_interrupts(vdev);

    vdev->msi_vectors = g_malloc0(vdev->msix->entries * sizeof(VFIOMSIVector));

    vdev->interrupt = VFIO_INT_MSIX;

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
    /*
     * Some communication channels between VF & PF or PF & fw rely on the
     * physical state of the device and expect that enabling MSI-X from the
     * guest enables the same on the host.  When our guest is Linux, the
     * guest driver call to pci_enable_msix() sets the enabling bit in the
     * MSI-X capability, but leaves the vector table masked.  We therefore
     * can't rely on a vector_use callback (from request_irq() in the guest)
     * to switch the physical device into MSI-X mode because that may come a
     * long time after pci_enable_msix().  This code enables vector 0 with
     * triggering to userspace, then immediately release the vector, leaving
     * the physical device with no vectors enabled, but MSI-X enabled, just
     * like the guest view.
     */
    vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
    vfio_msix_vector_release(&vdev->pdev, 0);

775
    if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
776
                                  vfio_msix_vector_release, NULL)) {
777
        error_report("vfio: msix_set_vector_notifiers failed");
778 779
    }

780
    trace_vfio_enable_msix(vdev->vbasedev.name);
781 782
}

783
static void vfio_enable_msi(VFIOPCIDevice *vdev)
784 785 786 787 788 789 790 791 792 793 794
{
    int ret, i;

    vfio_disable_interrupts(vdev);

    vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
retry:
    vdev->msi_vectors = g_malloc0(vdev->nr_vectors * sizeof(VFIOMSIVector));

    for (i = 0; i < vdev->nr_vectors; i++) {
        VFIOMSIVector *vector = &vdev->msi_vectors[i];
A
Alex Williamson 已提交
795
        MSIMessage msg = msi_get_message(&vdev->pdev, i);
796 797

        vector->vdev = vdev;
798
        vector->virq = -1;
799 800 801
        vector->use = true;

        if (event_notifier_init(&vector->interrupt, 0)) {
802
            error_report("vfio: Error: event_notifier_init failed");
803 804
        }

805 806 807
        qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
                            vfio_msi_interrupt, NULL, vector);

808 809 810 811
        /*
         * Attempt to enable route through KVM irqchip,
         * default to userspace handling if unavailable.
         */
A
Alex Williamson 已提交
812
        vfio_add_kvm_msi_virq(vector, &msg, false);
813 814
    }

815 816 817
    /* Set interrupt type prior to possible interrupts */
    vdev->interrupt = VFIO_INT_MSI;

818 819 820
    ret = vfio_enable_vectors(vdev, false);
    if (ret) {
        if (ret < 0) {
821
            error_report("vfio: Error: Failed to setup MSI fds: %m");
822 823
        } else if (ret != vdev->nr_vectors) {
            error_report("vfio: Error: Failed to enable %d "
824
                         "MSI vectors, retry with %d", vdev->nr_vectors, ret);
825 826 827 828 829
        }

        for (i = 0; i < vdev->nr_vectors; i++) {
            VFIOMSIVector *vector = &vdev->msi_vectors[i];
            if (vector->virq >= 0) {
830
                vfio_remove_kvm_msi_virq(vector);
831
            }
832 833
            qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
                                NULL, NULL, NULL);
834 835 836 837 838 839 840 841 842 843 844
            event_notifier_cleanup(&vector->interrupt);
        }

        g_free(vdev->msi_vectors);

        if (ret > 0 && ret != vdev->nr_vectors) {
            vdev->nr_vectors = ret;
            goto retry;
        }
        vdev->nr_vectors = 0;

845 846 847 848 849 850 851 852
        /*
         * Failing to setup MSI doesn't really fall within any specification.
         * Let's try leaving interrupts disabled and hope the guest figures
         * out to fall back to INTx for this device.
         */
        error_report("vfio: Error: Failed to enable MSI");
        vdev->interrupt = VFIO_INT_NONE;

853 854 855
        return;
    }

856
    trace_vfio_enable_msi(vdev->vbasedev.name, vdev->nr_vectors);
857 858
}

859
static void vfio_disable_msi_common(VFIOPCIDevice *vdev)
860
{
861 862 863 864 865 866 867 868 869 870 871 872 873 874
    int i;

    for (i = 0; i < vdev->nr_vectors; i++) {
        VFIOMSIVector *vector = &vdev->msi_vectors[i];
        if (vdev->msi_vectors[i].use) {
            if (vector->virq >= 0) {
                vfio_remove_kvm_msi_virq(vector);
            }
            qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
                                NULL, NULL, NULL);
            event_notifier_cleanup(&vector->interrupt);
        }
    }

875 876 877 878 879 880 881 882
    g_free(vdev->msi_vectors);
    vdev->msi_vectors = NULL;
    vdev->nr_vectors = 0;
    vdev->interrupt = VFIO_INT_NONE;

    vfio_enable_intx(vdev);
}

883
static void vfio_disable_msix(VFIOPCIDevice *vdev)
884
{
885 886
    int i;

887 888
    msix_unset_vector_notifiers(&vdev->pdev);

889 890 891 892 893 894 895
    /*
     * MSI-X will only release vectors if MSI-X is still enabled on the
     * device, check through the rest and release it ourselves if necessary.
     */
    for (i = 0; i < vdev->nr_vectors; i++) {
        if (vdev->msi_vectors[i].use) {
            vfio_msix_vector_release(&vdev->pdev, i);
896
            msix_vector_unuse(&vdev->pdev, i);
897 898 899
        }
    }

900
    if (vdev->nr_vectors) {
901
        vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
902 903 904 905
    }

    vfio_disable_msi_common(vdev);

906
    trace_vfio_disable_msix(vdev->vbasedev.name);
907 908
}

909
static void vfio_disable_msi(VFIOPCIDevice *vdev)
910
{
911
    vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
912
    vfio_disable_msi_common(vdev);
913

914
    trace_vfio_disable_msi(vdev->vbasedev.name);
915 916
}

917
static void vfio_update_msi(VFIOPCIDevice *vdev)
918 919 920 921 922 923 924 925 926 927 928 929
{
    int i;

    for (i = 0; i < vdev->nr_vectors; i++) {
        VFIOMSIVector *vector = &vdev->msi_vectors[i];
        MSIMessage msg;

        if (!vector->use || vector->virq < 0) {
            continue;
        }

        msg = msi_get_message(&vdev->pdev, i);
930
        vfio_update_kvm_msi_virq(vector, msg);
931 932 933
    }
}

934
static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
935 936 937 938 939 940 941 942 943
{
    struct vfio_region_info reg_info = {
        .argsz = sizeof(reg_info),
        .index = VFIO_PCI_ROM_REGION_INDEX
    };
    uint64_t size;
    off_t off = 0;
    size_t bytes;

944
    if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info)) {
945 946 947 948
        error_report("vfio: Error getting ROM info: %m");
        return;
    }

949
    trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info.size,
E
Eric Auger 已提交
950 951
                            (unsigned long)reg_info.offset,
                            (unsigned long)reg_info.flags);
952 953 954 955 956

    vdev->rom_size = size = reg_info.size;
    vdev->rom_offset = reg_info.offset;

    if (!vdev->rom_size) {
957
        vdev->rom_read_failed = true;
958
        error_report("vfio-pci: Cannot read device rom at "
959
                    "%s", vdev->vbasedev.name);
960 961 962
        error_printf("Device option ROM contents are probably invalid "
                    "(check dmesg).\nSkip option ROM probe with rombar=0, "
                    "or load from file with romfile=\n");
963 964 965 966 967 968 969
        return;
    }

    vdev->rom = g_malloc(size);
    memset(vdev->rom, 0xff, size);

    while (size) {
970 971
        bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
                      size, vdev->rom_offset + off);
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
        if (bytes == 0) {
            break;
        } else if (bytes > 0) {
            off += bytes;
            size -= bytes;
        } else {
            if (errno == EINTR || errno == EAGAIN) {
                continue;
            }
            error_report("vfio: Error reading device ROM: %m");
            break;
        }
    }
}

static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
{
989
    VFIOPCIDevice *vdev = opaque;
990 991 992 993 994 995 996
    union {
        uint8_t byte;
        uint16_t word;
        uint32_t dword;
        uint64_t qword;
    } val;
    uint64_t data = 0;
997 998

    /* Load the ROM lazily when the guest tries to read it */
999
    if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
1000 1001 1002
        vfio_pci_load_rom(vdev);
    }

1003
    memcpy(&val, vdev->rom + addr,
1004 1005
           (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
    switch (size) {
    case 1:
        data = val.byte;
        break;
    case 2:
        data = le16_to_cpu(val.word);
        break;
    case 4:
        data = le32_to_cpu(val.dword);
        break;
    default:
        hw_error("vfio: unsupported read size, %d bytes\n", size);
        break;
    }

1021
    trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
1022

1023
    return data;
1024 1025
}

1026 1027 1028 1029 1030
static void vfio_rom_write(void *opaque, hwaddr addr,
                           uint64_t data, unsigned size)
{
}

1031 1032
static const MemoryRegionOps vfio_rom_ops = {
    .read = vfio_rom_read,
1033
    .write = vfio_rom_write,
1034
    .endianness = DEVICE_LITTLE_ENDIAN,
1035 1036
};

1037
static bool vfio_blacklist_opt_rom(VFIOPCIDevice *vdev)
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
{
    PCIDevice *pdev = &vdev->pdev;
    uint16_t vendor_id, device_id;
    int count = 0;

    vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
    device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);

    while (count < ARRAY_SIZE(romblacklist)) {
        if (romblacklist[count].vendor_id == vendor_id &&
            romblacklist[count].device_id == device_id) {
                return true;
        }
        count++;
    }

    return false;
}

1057
static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
1058
{
1059
    uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
1060
    off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
1061
    DeviceState *dev = DEVICE(vdev);
1062
    char name[32];
1063
    int fd = vdev->vbasedev.fd;
1064 1065

    if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
1066 1067 1068 1069 1070 1071 1072 1073 1074
        /* Since pci handles romfile, just print a message and return */
        if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
            error_printf("Warning : Device at %04x:%02x:%02x.%x "
                         "is known to cause system instability issues during "
                         "option rom execution. "
                         "Proceeding anyway since user specified romfile\n",
                         vdev->host.domain, vdev->host.bus, vdev->host.slot,
                         vdev->host.function);
        }
1075 1076 1077 1078 1079 1080 1081
        return;
    }

    /*
     * Use the same size ROM BAR as the physical device.  The contents
     * will get filled in later when the guest tries to read it.
     */
1082 1083 1084 1085
    if (pread(fd, &orig, 4, offset) != 4 ||
        pwrite(fd, &size, 4, offset) != 4 ||
        pread(fd, &size, 4, offset) != 4 ||
        pwrite(fd, &orig, 4, offset) != 4) {
1086 1087 1088 1089 1090 1091
        error_report("%s(%04x:%02x:%02x.%x) failed: %m",
                     __func__, vdev->host.domain, vdev->host.bus,
                     vdev->host.slot, vdev->host.function);
        return;
    }

1092
    size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
1093 1094 1095 1096 1097

    if (!size) {
        return;
    }

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
    if (vfio_blacklist_opt_rom(vdev)) {
        if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
            error_printf("Warning : Device at %04x:%02x:%02x.%x "
                         "is known to cause system instability issues during "
                         "option rom execution. "
                         "Proceeding anyway since user specified non zero value for "
                         "rombar\n",
                         vdev->host.domain, vdev->host.bus, vdev->host.slot,
                         vdev->host.function);
        } else {
            error_printf("Warning : Rom loading for device at "
                         "%04x:%02x:%02x.%x has been disabled due to "
                         "system instability issues. "
                         "Specify rombar=1 or romfile to force\n",
                         vdev->host.domain, vdev->host.bus, vdev->host.slot,
                         vdev->host.function);
            return;
        }
    }

1118
    trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130

    snprintf(name, sizeof(name), "vfio[%04x:%02x:%02x.%x].rom",
             vdev->host.domain, vdev->host.bus, vdev->host.slot,
             vdev->host.function);

    memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
                          &vfio_rom_ops, vdev, name, size);

    pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
                     PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);

    vdev->pdev.has_rom = true;
1131
    vdev->rom_read_failed = false;
1132 1133
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
static void vfio_vga_write(void *opaque, hwaddr addr,
                           uint64_t data, unsigned size)
{
    VFIOVGARegion *region = opaque;
    VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
    union {
        uint8_t byte;
        uint16_t word;
        uint32_t dword;
        uint64_t qword;
    } buf;
    off_t offset = vga->fd_offset + region->offset + addr;

    switch (size) {
    case 1:
        buf.byte = data;
        break;
    case 2:
        buf.word = cpu_to_le16(data);
        break;
    case 4:
        buf.dword = cpu_to_le32(data);
        break;
    default:
1158
        hw_error("vfio: unsupported write size, %d bytes", size);
1159 1160 1161 1162 1163 1164 1165 1166
        break;
    }

    if (pwrite(vga->fd, &buf, size, offset) != size) {
        error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
                     __func__, region->offset + addr, data, size);
    }

E
Eric Auger 已提交
1167
    trace_vfio_vga_write(region->offset + addr, data, size);
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
}

static uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
{
    VFIOVGARegion *region = opaque;
    VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
    union {
        uint8_t byte;
        uint16_t word;
        uint32_t dword;
        uint64_t qword;
    } buf;
    uint64_t data = 0;
    off_t offset = vga->fd_offset + region->offset + addr;

    if (pread(vga->fd, &buf, size, offset) != size) {
        error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
                     __func__, region->offset + addr, size);
        return (uint64_t)-1;
    }

    switch (size) {
    case 1:
        data = buf.byte;
        break;
    case 2:
        data = le16_to_cpu(buf.word);
        break;
    case 4:
        data = le32_to_cpu(buf.dword);
        break;
    default:
1200
        hw_error("vfio: unsupported read size, %d bytes", size);
1201 1202 1203
        break;
    }

E
Eric Auger 已提交
1204
    trace_vfio_vga_read(region->offset + addr, size, data);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214

    return data;
}

static const MemoryRegionOps vfio_vga_ops = {
    .read = vfio_vga_read,
    .write = vfio_vga_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1215 1216 1217 1218
/*
 * Device specific quirks
 */

A
Alex Williamson 已提交
1219 1220 1221 1222 1223
/* Is range1 fully contained within range2?  */
static bool vfio_range_contained(uint64_t first1, uint64_t len1,
                                 uint64_t first2, uint64_t len2) {
    return (first1 >= first2 && first1 + len1 <= first2 + len2);
}
1224

A
Alex Williamson 已提交
1225 1226 1227 1228 1229 1230 1231
static bool vfio_flags_enabled(uint8_t flags, uint8_t mask)
{
    return (mask && (flags & mask) == mask);
}

static uint64_t vfio_generic_window_quirk_read(void *opaque,
                                               hwaddr addr, unsigned size)
1232 1233
{
    VFIOQuirk *quirk = opaque;
1234
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1235
    uint64_t data;
1236

A
Alex Williamson 已提交
1237 1238 1239 1240 1241 1242 1243
    if (vfio_flags_enabled(quirk->data.flags, quirk->data.read_flags) &&
        ranges_overlap(addr, size,
                       quirk->data.data_offset, quirk->data.data_size)) {
        hwaddr offset = addr - quirk->data.data_offset;

        if (!vfio_range_contained(addr, size, quirk->data.data_offset,
                                  quirk->data.data_size)) {
1244
            hw_error("%s: window data read not fully contained: %s",
A
Alex Williamson 已提交
1245 1246 1247 1248 1249 1250
                     __func__, memory_region_name(&quirk->mem));
        }

        data = vfio_pci_read_config(&vdev->pdev,
                                    quirk->data.address_val + offset, size);

E
Eric Auger 已提交
1251
        trace_vfio_generic_window_quirk_read(memory_region_name(&quirk->mem),
1252
                                             vdev->vbasedev.name,
E
Eric Auger 已提交
1253 1254
                                             quirk->data.bar,
                                             addr, size, data);
A
Alex Williamson 已提交
1255
    } else {
E
Eric Auger 已提交
1256 1257
        data = vfio_region_read(&vdev->bars[quirk->data.bar].region,
                                addr + quirk->data.base_offset, size);
1258 1259 1260 1261 1262
    }

    return data;
}

A
Alex Williamson 已提交
1263 1264
static void vfio_generic_window_quirk_write(void *opaque, hwaddr addr,
                                            uint64_t data, unsigned size)
1265
{
A
Alex Williamson 已提交
1266
    VFIOQuirk *quirk = opaque;
1267
    VFIOPCIDevice *vdev = quirk->vdev;
1268

A
Alex Williamson 已提交
1269 1270
    if (ranges_overlap(addr, size,
                       quirk->data.address_offset, quirk->data.address_size)) {
1271

A
Alex Williamson 已提交
1272
        if (addr != quirk->data.address_offset) {
1273
            hw_error("%s: offset write into address window: %s",
A
Alex Williamson 已提交
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
                     __func__, memory_region_name(&quirk->mem));
        }

        if ((data & ~quirk->data.address_mask) == quirk->data.address_match) {
            quirk->data.flags |= quirk->data.write_flags |
                                 quirk->data.read_flags;
            quirk->data.address_val = data & quirk->data.address_mask;
        } else {
            quirk->data.flags &= ~(quirk->data.write_flags |
                                   quirk->data.read_flags);
        }
1285 1286
    }

A
Alex Williamson 已提交
1287 1288 1289 1290
    if (vfio_flags_enabled(quirk->data.flags, quirk->data.write_flags) &&
        ranges_overlap(addr, size,
                       quirk->data.data_offset, quirk->data.data_size)) {
        hwaddr offset = addr - quirk->data.data_offset;
1291

A
Alex Williamson 已提交
1292 1293
        if (!vfio_range_contained(addr, size, quirk->data.data_offset,
                                  quirk->data.data_size)) {
1294
            hw_error("%s: window data write not fully contained: %s",
A
Alex Williamson 已提交
1295 1296
                     __func__, memory_region_name(&quirk->mem));
        }
1297

A
Alex Williamson 已提交
1298 1299
        vfio_pci_write_config(&vdev->pdev,
                              quirk->data.address_val + offset, data, size);
E
Eric Auger 已提交
1300
        trace_vfio_generic_window_quirk_write(memory_region_name(&quirk->mem),
1301 1302 1303
                                              vdev->vbasedev.name,
                                              quirk->data.bar,
                                              addr, data, size);
A
Alex Williamson 已提交
1304 1305
        return;
    }
1306

E
Eric Auger 已提交
1307
    vfio_region_write(&vdev->bars[quirk->data.bar].region,
A
Alex Williamson 已提交
1308
                   addr + quirk->data.base_offset, data, size);
1309 1310
}

A
Alex Williamson 已提交
1311 1312 1313 1314 1315 1316 1317 1318
static const MemoryRegionOps vfio_generic_window_quirk = {
    .read = vfio_generic_window_quirk_read,
    .write = vfio_generic_window_quirk_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

static uint64_t vfio_generic_quirk_read(void *opaque,
                                        hwaddr addr, unsigned size)
1319 1320
{
    VFIOQuirk *quirk = opaque;
1321
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1322 1323 1324
    hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;
    hwaddr offset = quirk->data.address_match & ~TARGET_PAGE_MASK;
    uint64_t data;
1325

A
Alex Williamson 已提交
1326 1327 1328 1329
    if (vfio_flags_enabled(quirk->data.flags, quirk->data.read_flags) &&
        ranges_overlap(addr, size, offset, quirk->data.address_mask + 1)) {
        if (!vfio_range_contained(addr, size, offset,
                                  quirk->data.address_mask + 1)) {
1330
            hw_error("%s: read not fully contained: %s",
A
Alex Williamson 已提交
1331 1332
                     __func__, memory_region_name(&quirk->mem));
        }
1333

A
Alex Williamson 已提交
1334 1335
        data = vfio_pci_read_config(&vdev->pdev, addr - offset, size);

E
Eric Auger 已提交
1336
        trace_vfio_generic_quirk_read(memory_region_name(&quirk->mem),
1337
                                      vdev->vbasedev.name, quirk->data.bar,
E
Eric Auger 已提交
1338
                                      addr + base, size, data);
A
Alex Williamson 已提交
1339
    } else {
E
Eric Auger 已提交
1340 1341
        data = vfio_region_read(&vdev->bars[quirk->data.bar].region,
                                addr + base, size);
A
Alex Williamson 已提交
1342
    }
1343 1344 1345 1346

    return data;
}

A
Alex Williamson 已提交
1347 1348
static void vfio_generic_quirk_write(void *opaque, hwaddr addr,
                                     uint64_t data, unsigned size)
1349 1350
{
    VFIOQuirk *quirk = opaque;
1351
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1352 1353 1354 1355 1356 1357 1358
    hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;
    hwaddr offset = quirk->data.address_match & ~TARGET_PAGE_MASK;

    if (vfio_flags_enabled(quirk->data.flags, quirk->data.write_flags) &&
        ranges_overlap(addr, size, offset, quirk->data.address_mask + 1)) {
        if (!vfio_range_contained(addr, size, offset,
                                  quirk->data.address_mask + 1)) {
1359
            hw_error("%s: write not fully contained: %s",
A
Alex Williamson 已提交
1360 1361
                     __func__, memory_region_name(&quirk->mem));
        }
1362

A
Alex Williamson 已提交
1363
        vfio_pci_write_config(&vdev->pdev, addr - offset, data, size);
1364

E
Eric Auger 已提交
1365
        trace_vfio_generic_quirk_write(memory_region_name(&quirk->mem),
1366
                                       vdev->vbasedev.name, quirk->data.bar,
E
Eric Auger 已提交
1367
                                       addr + base, data, size);
A
Alex Williamson 已提交
1368
    } else {
E
Eric Auger 已提交
1369 1370
        vfio_region_write(&vdev->bars[quirk->data.bar].region,
                          addr + base, data, size);
A
Alex Williamson 已提交
1371
    }
1372 1373
}

A
Alex Williamson 已提交
1374 1375 1376
static const MemoryRegionOps vfio_generic_quirk = {
    .read = vfio_generic_quirk_read,
    .write = vfio_generic_quirk_write,
1377 1378 1379
    .endianness = DEVICE_LITTLE_ENDIAN,
};

A
Alex Williamson 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
#define PCI_VENDOR_ID_ATI               0x1002

/*
 * Radeon HD cards (HD5450 & HD7850) report the upper byte of the I/O port BAR
 * through VGA register 0x3c3.  On newer cards, the I/O port BAR is always
 * BAR4 (older cards like the X550 used BAR1, but we don't care to support
 * those).  Note that on bare metal, a read of 0x3c3 doesn't always return the
 * I/O port BAR address.  Originally this was coded to return the virtual BAR
 * address only if the physical register read returns the actual BAR address,
 * but users have reported greater success if we return the virtual address
 * unconditionally.
 */
static uint64_t vfio_ati_3c3_quirk_read(void *opaque,
                                        hwaddr addr, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1396
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1397 1398 1399
    uint64_t data = vfio_pci_read_config(&vdev->pdev,
                                         PCI_BASE_ADDRESS_0 + (4 * 4) + 1,
                                         size);
E
Eric Auger 已提交
1400
    trace_vfio_ati_3c3_quirk_read(data);
A
Alex Williamson 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409

    return data;
}

static const MemoryRegionOps vfio_ati_3c3_quirk = {
    .read = vfio_ati_3c3_quirk_read,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1410
static void vfio_vga_probe_ati_3c3_quirk(VFIOPCIDevice *vdev)
1411 1412 1413 1414
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

A
Alex Williamson 已提交
1415
    if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
1416 1417 1418
        return;
    }

A
Alex Williamson 已提交
1419 1420 1421 1422
    /*
     * As long as the BAR is >= 256 bytes it will be aligned such that the
     * lower byte is always zero.  Filter out anything else, if it exists.
     */
E
Eric Auger 已提交
1423
    if (!vdev->bars[4].ioport || vdev->bars[4].region.size < 256) {
1424 1425 1426 1427 1428 1429
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;

A
Alex Williamson 已提交
1430 1431 1432 1433
    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_ati_3c3_quirk, quirk,
                          "vfio-ati-3c3-quirk", 1);
    memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
                                3 /* offset 3 bytes from 0x3c0 */, &quirk->mem);
1434

A
Alex Williamson 已提交
1435 1436
    QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
                      quirk, next);
1437

1438
    trace_vfio_vga_probe_ati_3c3_quirk(vdev->vbasedev.name);
1439 1440 1441
}

/*
A
Alex Williamson 已提交
1442 1443 1444 1445 1446 1447 1448 1449
 * Newer ATI/AMD devices, including HD5450 and HD7850, have a window to PCI
 * config space through MMIO BAR2 at offset 0x4000.  Nothing seems to access
 * the MMIO space directly, but a window to this space is provided through
 * I/O port BAR4.  Offset 0x0 is the address register and offset 0x4 is the
 * data register.  When the address is programmed to a range of 0x4000-0x4fff
 * PCI configuration space is available.  Experimentation seems to indicate
 * that only read-only access is provided, but we drop writes when the window
 * is enabled to config space nonetheless.
1450
 */
1451
static void vfio_probe_ati_bar4_window_quirk(VFIOPCIDevice *vdev, int nr)
1452 1453
{
    PCIDevice *pdev = &vdev->pdev;
A
Alex Williamson 已提交
1454
    VFIOQuirk *quirk;
1455

A
Alex Williamson 已提交
1456 1457 1458
    if (!vdev->has_vga || nr != 4 ||
        pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
        return;
1459 1460
    }

A
Alex Williamson 已提交
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
    quirk->data.address_size = 4;
    quirk->data.data_offset = 4;
    quirk->data.data_size = 4;
    quirk->data.address_match = 0x4000;
    quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
    quirk->data.bar = nr;
    quirk->data.read_flags = quirk->data.write_flags = 1;

    memory_region_init_io(&quirk->mem, OBJECT(vdev),
                          &vfio_generic_window_quirk, quirk,
                          "vfio-ati-bar4-window-quirk", 8);
E
Eric Auger 已提交
1474
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
A
Alex Williamson 已提交
1475
                          quirk->data.base_offset, &quirk->mem, 1);
1476

A
Alex Williamson 已提交
1477
    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);
1478

1479
    trace_vfio_probe_ati_bar4_window_quirk(vdev->vbasedev.name);
1480 1481
}

A
Alex Williamson 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
#define PCI_VENDOR_ID_REALTEK 0x10ec

/*
 * RTL8168 devices have a backdoor that can access the MSI-X table.  At BAR2
 * offset 0x70 there is a dword data register, offset 0x74 is a dword address
 * register.  According to the Linux r8169 driver, the MSI-X table is addressed
 * when the "type" portion of the address register is set to 0x1.  This appears
 * to be bits 16:30.  Bit 31 is both a write indicator and some sort of
 * "address latched" indicator.  Bits 12:15 are a mask field, which we can
 * ignore because the MSI-X table should always be accessed as a dword (full
 * mask).  Bits 0:11 is offset within the type.
 *
 * Example trace:
 *
 * Read from MSI-X table offset 0
 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x1f000, 4) // store read addr
 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x8001f000 // latch
 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x70, 4) = 0xfee00398 // read data
 *
 * Write 0xfee00000 to MSI-X table offset 0
 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x70, 0xfee00000, 4) // write data
 * vfio: vfio_bar_write(0000:05:00.0:BAR2+0x74, 0x8001f000, 4) // do write
 * vfio: vfio_bar_read(0000:05:00.0:BAR2+0x74, 4) = 0x1f000 // complete
 */

static uint64_t vfio_rtl8168_window_quirk_read(void *opaque,
                                               hwaddr addr, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1511
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1512 1513 1514 1515

    switch (addr) {
    case 4: /* address */
        if (quirk->data.flags) {
E
Eric Auger 已提交
1516 1517
            trace_vfio_rtl8168_window_quirk_read_fake(
                    memory_region_name(&quirk->mem),
1518
                    vdev->vbasedev.name);
A
Alex Williamson 已提交
1519 1520 1521 1522 1523 1524 1525 1526

            return quirk->data.address_match ^ 0x10000000U;
        }
        break;
    case 0: /* data */
        if (quirk->data.flags) {
            uint64_t val;

E
Eric Auger 已提交
1527 1528
            trace_vfio_rtl8168_window_quirk_read_table(
                    memory_region_name(&quirk->mem),
1529
                    vdev->vbasedev.name);
A
Alex Williamson 已提交
1530 1531 1532 1533 1534

            if (!(vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX)) {
                return 0;
            }

1535 1536 1537 1538 1539 1540
            memory_region_dispatch_read(&vdev->pdev.msix_table_mmio,
                                        (hwaddr)(quirk->data.address_match
                                                 & 0xfff),
                                        &val,
                                        size,
                                        MEMTXATTRS_UNSPECIFIED);
A
Alex Williamson 已提交
1541 1542 1543 1544
            return val;
        }
    }

1545 1546
    trace_vfio_rtl8168_window_quirk_read_direct(memory_region_name(&quirk->mem),
                                                vdev->vbasedev.name);
A
Alex Williamson 已提交
1547

E
Eric Auger 已提交
1548 1549
    return vfio_region_read(&vdev->bars[quirk->data.bar].region,
                            addr + 0x70, size);
A
Alex Williamson 已提交
1550 1551 1552 1553 1554 1555
}

static void vfio_rtl8168_window_quirk_write(void *opaque, hwaddr addr,
                                            uint64_t data, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1556
    VFIOPCIDevice *vdev = quirk->vdev;
A
Alex Williamson 已提交
1557 1558 1559 1560 1561 1562 1563

    switch (addr) {
    case 4: /* address */
        if ((data & 0x7fff0000) == 0x10000) {
            if (data & 0x10000000U &&
                vdev->pdev.cap_present & QEMU_PCI_CAP_MSIX) {

E
Eric Auger 已提交
1564 1565
                trace_vfio_rtl8168_window_quirk_write_table(
                        memory_region_name(&quirk->mem),
1566
                        vdev->vbasedev.name);
A
Alex Williamson 已提交
1567

1568 1569 1570 1571 1572 1573
                memory_region_dispatch_write(&vdev->pdev.msix_table_mmio,
                                             (hwaddr)(quirk->data.address_match
                                                      & 0xfff),
                                             data,
                                             size,
                                             MEMTXATTRS_UNSPECIFIED);
A
Alex Williamson 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
            }

            quirk->data.flags = 1;
            quirk->data.address_match = data;

            return;
        }
        quirk->data.flags = 0;
        break;
    case 0: /* data */
        quirk->data.address_mask = data;
        break;
    }

E
Eric Auger 已提交
1588 1589
    trace_vfio_rtl8168_window_quirk_write_direct(
            memory_region_name(&quirk->mem),
1590
            vdev->vbasedev.name);
A
Alex Williamson 已提交
1591

E
Eric Auger 已提交
1592 1593
    vfio_region_write(&vdev->bars[quirk->data.bar].region,
                      addr + 0x70, data, size);
A
Alex Williamson 已提交
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
}

static const MemoryRegionOps vfio_rtl8168_window_quirk = {
    .read = vfio_rtl8168_window_quirk_read,
    .write = vfio_rtl8168_window_quirk_write,
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
        .unaligned = false,
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1607
static void vfio_probe_rtl8168_bar2_window_quirk(VFIOPCIDevice *vdev, int nr)
A
Alex Williamson 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

    if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_REALTEK ||
        pci_get_word(pdev->config + PCI_DEVICE_ID) != 0x8168 || nr != 2) {
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
    quirk->data.bar = nr;

    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_rtl8168_window_quirk,
                          quirk, "vfio-rtl8168-window-quirk", 8);
E
Eric Auger 已提交
1623
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
A
Alex Williamson 已提交
1624 1625 1626 1627
                                        0x70, &quirk->mem, 1);

    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);

1628
    trace_vfio_probe_rtl8168_bar2_window_quirk(vdev->vbasedev.name);
A
Alex Williamson 已提交
1629
}
A
Alex Williamson 已提交
1630 1631 1632
/*
 * Trap the BAR2 MMIO window to config space as well.
 */
1633
static void vfio_probe_ati_bar2_4000_quirk(VFIOPCIDevice *vdev, int nr)
1634 1635 1636 1637
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

A
Alex Williamson 已提交
1638 1639
    /* Only enable on newer devices where BAR2 is 64bit */
    if (!vdev->has_vga || nr != 2 || !vdev->bars[2].mem64 ||
1640 1641 1642 1643 1644 1645
        pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_ATI) {
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
A
Alex Williamson 已提交
1646 1647 1648 1649 1650 1651 1652 1653
    quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
    quirk->data.address_match = 0x4000;
    quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
    quirk->data.bar = nr;

    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_generic_quirk, quirk,
                          "vfio-ati-bar2-4000-quirk",
                          TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
E
Eric Auger 已提交
1654
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
A
Alex Williamson 已提交
1655 1656
                          quirk->data.address_match & TARGET_PAGE_MASK,
                          &quirk->mem, 1);
1657 1658 1659

    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);

1660
    trace_vfio_probe_ati_bar2_4000_quirk(vdev->vbasedev.name);
1661 1662
}

A
Alex Williamson 已提交
1663 1664 1665 1666 1667 1668 1669
/*
 * Older ATI/AMD cards like the X550 have a similar window to that above.
 * I/O port BAR1 provides a window to a mirror of PCI config space located
 * in BAR2 at offset 0xf00.  We don't care to support such older cards, but
 * note it for future reference.
 */

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
#define PCI_VENDOR_ID_NVIDIA                    0x10de

/*
 * Nvidia has several different methods to get to config space, the
 * nouveu project has several of these documented here:
 * https://github.com/pathscale/envytools/tree/master/hwdocs
 *
 * The first quirk is actually not documented in envytools and is found
 * on 10de:01d1 (NVIDIA Corporation G72 [GeForce 7300 LE]).  This is an
 * NV46 chipset.  The backdoor uses the legacy VGA I/O ports to access
 * the mirror of PCI config space found at BAR0 offset 0x1800.  The access
 * sequence first writes 0x338 to I/O port 0x3d4.  The target offset is
 * then written to 0x3d0.  Finally 0x538 is written for a read and 0x738
 * is written for a write to 0x3d4.  The BAR0 offset is then accessible
 * through 0x3d0.  This quirk doesn't seem to be necessary on newer cards
 * that use the I/O port BAR5 window but it doesn't hurt to leave it.
 */
enum {
A
Alex Williamson 已提交
1688
    NV_3D0_NONE = 0,
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
    NV_3D0_SELECT,
    NV_3D0_WINDOW,
    NV_3D0_READ,
    NV_3D0_WRITE,
};

static uint64_t vfio_nvidia_3d0_quirk_read(void *opaque,
                                           hwaddr addr, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1699
    VFIOPCIDevice *vdev = quirk->vdev;
1700 1701
    PCIDevice *pdev = &vdev->pdev;
    uint64_t data = vfio_vga_read(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
A
Alex Williamson 已提交
1702
                                  addr + quirk->data.base_offset, size);
1703

A
Alex Williamson 已提交
1704 1705
    if (quirk->data.flags == NV_3D0_READ && addr == quirk->data.data_offset) {
        data = vfio_pci_read_config(pdev, quirk->data.address_val, size);
E
Eric Auger 已提交
1706
        trace_vfio_nvidia_3d0_quirk_read(size, data);
1707 1708
    }

A
Alex Williamson 已提交
1709
    quirk->data.flags = NV_3D0_NONE;
1710 1711 1712 1713 1714 1715 1716 1717

    return data;
}

static void vfio_nvidia_3d0_quirk_write(void *opaque, hwaddr addr,
                                        uint64_t data, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1718
    VFIOPCIDevice *vdev = quirk->vdev;
1719 1720
    PCIDevice *pdev = &vdev->pdev;

A
Alex Williamson 已提交
1721
    switch (quirk->data.flags) {
1722
    case NV_3D0_NONE:
A
Alex Williamson 已提交
1723 1724
        if (addr == quirk->data.address_offset && data == 0x338) {
            quirk->data.flags = NV_3D0_SELECT;
1725 1726 1727
        }
        break;
    case NV_3D0_SELECT:
A
Alex Williamson 已提交
1728 1729 1730 1731 1732
        quirk->data.flags = NV_3D0_NONE;
        if (addr == quirk->data.data_offset &&
            (data & ~quirk->data.address_mask) == quirk->data.address_match) {
            quirk->data.flags = NV_3D0_WINDOW;
            quirk->data.address_val = data & quirk->data.address_mask;
1733 1734 1735
        }
        break;
    case NV_3D0_WINDOW:
A
Alex Williamson 已提交
1736 1737
        quirk->data.flags = NV_3D0_NONE;
        if (addr == quirk->data.address_offset) {
1738
            if (data == 0x538) {
A
Alex Williamson 已提交
1739
                quirk->data.flags = NV_3D0_READ;
1740
            } else if (data == 0x738) {
A
Alex Williamson 已提交
1741
                quirk->data.flags = NV_3D0_WRITE;
1742 1743 1744 1745
            }
        }
        break;
    case NV_3D0_WRITE:
A
Alex Williamson 已提交
1746 1747 1748
        quirk->data.flags = NV_3D0_NONE;
        if (addr == quirk->data.data_offset) {
            vfio_pci_write_config(pdev, quirk->data.address_val, data, size);
E
Eric Auger 已提交
1749
            trace_vfio_nvidia_3d0_quirk_write(data, size);
1750 1751 1752 1753 1754 1755
            return;
        }
        break;
    }

    vfio_vga_write(&vdev->vga.region[QEMU_PCI_VGA_IO_HI],
A
Alex Williamson 已提交
1756
                   addr + quirk->data.base_offset, data, size);
1757 1758 1759 1760 1761 1762 1763 1764
}

static const MemoryRegionOps vfio_nvidia_3d0_quirk = {
    .read = vfio_nvidia_3d0_quirk_read,
    .write = vfio_nvidia_3d0_quirk_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1765
static void vfio_vga_probe_nvidia_3d0_quirk(VFIOPCIDevice *vdev)
1766 1767 1768 1769 1770
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

    if (pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA ||
E
Eric Auger 已提交
1771
        !vdev->bars[1].region.size) {
1772 1773 1774 1775 1776
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
A
Alex Williamson 已提交
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
    quirk->data.base_offset = 0x10;
    quirk->data.address_offset = 4;
    quirk->data.address_size = 2;
    quirk->data.address_match = 0x1800;
    quirk->data.address_mask = PCI_CONFIG_SPACE_SIZE - 1;
    quirk->data.data_offset = 0;
    quirk->data.data_size = 4;

    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_nvidia_3d0_quirk,
                          quirk, "vfio-nvidia-3d0-quirk", 6);
1787
    memory_region_add_subregion(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
A
Alex Williamson 已提交
1788
                                quirk->data.base_offset, &quirk->mem);
1789 1790 1791 1792

    QLIST_INSERT_HEAD(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks,
                      quirk, next);

1793
    trace_vfio_vga_probe_nvidia_3d0_quirk(vdev->vbasedev.name);
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
}

/*
 * The second quirk is documented in envytools.  The I/O port BAR5 is just
 * a set of address/data ports to the MMIO BARs.  The BAR we care about is
 * again BAR0.  This backdoor is apparently a bit newer than the one above
 * so we need to not only trap 256 bytes @0x1800, but all of PCI config
 * space, including extended space is available at the 4k @0x88000.
 */
enum {
    NV_BAR5_ADDRESS = 0x1,
    NV_BAR5_ENABLE = 0x2,
    NV_BAR5_MASTER = 0x4,
    NV_BAR5_VALID = 0x7,
};

static void vfio_nvidia_bar5_window_quirk_write(void *opaque, hwaddr addr,
                                                uint64_t data, unsigned size)
{
    VFIOQuirk *quirk = opaque;

    switch (addr) {
    case 0x0:
        if (data & 0x1) {
A
Alex Williamson 已提交
1818
            quirk->data.flags |= NV_BAR5_MASTER;
1819
        } else {
A
Alex Williamson 已提交
1820
            quirk->data.flags &= ~NV_BAR5_MASTER;
1821 1822 1823 1824
        }
        break;
    case 0x4:
        if (data & 0x1) {
A
Alex Williamson 已提交
1825
            quirk->data.flags |= NV_BAR5_ENABLE;
1826
        } else {
A
Alex Williamson 已提交
1827
            quirk->data.flags &= ~NV_BAR5_ENABLE;
1828 1829 1830
        }
        break;
    case 0x8:
A
Alex Williamson 已提交
1831
        if (quirk->data.flags & NV_BAR5_MASTER) {
1832
            if ((data & ~0xfff) == 0x88000) {
A
Alex Williamson 已提交
1833 1834
                quirk->data.flags |= NV_BAR5_ADDRESS;
                quirk->data.address_val = data & 0xfff;
1835
            } else if ((data & ~0xff) == 0x1800) {
A
Alex Williamson 已提交
1836 1837
                quirk->data.flags |= NV_BAR5_ADDRESS;
                quirk->data.address_val = data & 0xff;
1838
            } else {
A
Alex Williamson 已提交
1839
                quirk->data.flags &= ~NV_BAR5_ADDRESS;
1840 1841 1842 1843 1844
            }
        }
        break;
    }

A
Alex Williamson 已提交
1845
    vfio_generic_window_quirk_write(opaque, addr, data, size);
1846 1847 1848
}

static const MemoryRegionOps vfio_nvidia_bar5_window_quirk = {
A
Alex Williamson 已提交
1849
    .read = vfio_generic_window_quirk_read,
1850 1851 1852 1853 1854
    .write = vfio_nvidia_bar5_window_quirk_write,
    .valid.min_access_size = 4,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1855
static void vfio_probe_nvidia_bar5_window_quirk(VFIOPCIDevice *vdev, int nr)
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

    if (!vdev->has_vga || nr != 5 ||
        pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA) {
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
A
Alex Williamson 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875
    quirk->data.read_flags = quirk->data.write_flags = NV_BAR5_VALID;
    quirk->data.address_offset = 0x8;
    quirk->data.address_size = 0; /* actually 4, but avoids generic code */
    quirk->data.data_offset = 0xc;
    quirk->data.data_size = 4;
    quirk->data.bar = nr;

    memory_region_init_io(&quirk->mem, OBJECT(vdev),
                          &vfio_nvidia_bar5_window_quirk, quirk,
1876
                          "vfio-nvidia-bar5-window-quirk", 16);
E
Eric Auger 已提交
1877 1878
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
                                        0, &quirk->mem, 1);
1879 1880 1881

    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);

1882
    trace_vfio_probe_nvidia_bar5_window_quirk(vdev->vbasedev.name);
1883 1884
}

1885 1886 1887 1888
static void vfio_nvidia_88000_quirk_write(void *opaque, hwaddr addr,
                                          uint64_t data, unsigned size)
{
    VFIOQuirk *quirk = opaque;
1889
    VFIOPCIDevice *vdev = quirk->vdev;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
    PCIDevice *pdev = &vdev->pdev;
    hwaddr base = quirk->data.address_match & TARGET_PAGE_MASK;

    vfio_generic_quirk_write(opaque, addr, data, size);

    /*
     * Nvidia seems to acknowledge MSI interrupts by writing 0xff to the
     * MSI capability ID register.  Both the ID and next register are
     * read-only, so we allow writes covering either of those to real hw.
     * NB - only fixed for the 0x88000 MMIO window.
     */
    if ((pdev->cap_present & QEMU_PCI_CAP_MSI) &&
        vfio_range_contained(addr, size, pdev->msi_cap, PCI_MSI_FLAGS)) {
E
Eric Auger 已提交
1903 1904
        vfio_region_write(&vdev->bars[quirk->data.bar].region,
                          addr + base, data, size);
1905 1906 1907 1908 1909 1910 1911 1912 1913
    }
}

static const MemoryRegionOps vfio_nvidia_88000_quirk = {
    .read = vfio_generic_quirk_read,
    .write = vfio_nvidia_88000_quirk_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

1914 1915 1916 1917 1918 1919 1920 1921 1922
/*
 * Finally, BAR0 itself.  We want to redirect any accesses to either
 * 0x1800 or 0x88000 through the PCI config space access functions.
 *
 * NB - quirk at a page granularity or else they don't seem to work when
 *      BARs are mmap'd
 *
 * Here's offset 0x88000...
 */
1923
static void vfio_probe_nvidia_bar0_88000_quirk(VFIOPCIDevice *vdev, int nr)
1924 1925 1926
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;
1927
    uint16_t vendor, class;
1928

1929 1930 1931 1932 1933
    vendor = pci_get_word(pdev->config + PCI_VENDOR_ID);
    class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);

    if (nr != 0 || vendor != PCI_VENDOR_ID_NVIDIA ||
        class != PCI_CLASS_DISPLAY_VGA) {
1934 1935 1936 1937 1938
        return;
    }

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
A
Alex Williamson 已提交
1939 1940 1941 1942 1943
    quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
    quirk->data.address_match = 0x88000;
    quirk->data.address_mask = PCIE_CONFIG_SPACE_SIZE - 1;
    quirk->data.bar = nr;

1944
    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_nvidia_88000_quirk,
A
Alex Williamson 已提交
1945 1946
                          quirk, "vfio-nvidia-bar0-88000-quirk",
                          TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
E
Eric Auger 已提交
1947
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
A
Alex Williamson 已提交
1948 1949
                          quirk->data.address_match & TARGET_PAGE_MASK,
                          &quirk->mem, 1);
1950 1951 1952

    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);

1953
    trace_vfio_probe_nvidia_bar0_88000_quirk(vdev->vbasedev.name);
1954 1955 1956 1957 1958
}

/*
 * And here's the same for BAR0 offset 0x1800...
 */
1959
static void vfio_probe_nvidia_bar0_1800_quirk(VFIOPCIDevice *vdev, int nr)
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
{
    PCIDevice *pdev = &vdev->pdev;
    VFIOQuirk *quirk;

    if (!vdev->has_vga || nr != 0 ||
        pci_get_word(pdev->config + PCI_VENDOR_ID) != PCI_VENDOR_ID_NVIDIA) {
        return;
    }

    /* Log the chipset ID */
E
Eric Auger 已提交
1970
    trace_vfio_probe_nvidia_bar0_1800_quirk_id(
E
Eric Auger 已提交
1971 1972
            (unsigned int)(vfio_region_read(&vdev->bars[0].region, 0, 4) >> 20)
            & 0xff);
1973 1974 1975

    quirk = g_malloc0(sizeof(*quirk));
    quirk->vdev = vdev;
A
Alex Williamson 已提交
1976 1977 1978 1979
    quirk->data.flags = quirk->data.read_flags = quirk->data.write_flags = 1;
    quirk->data.address_match = 0x1800;
    quirk->data.address_mask = PCI_CONFIG_SPACE_SIZE - 1;
    quirk->data.bar = nr;
1980

A
Alex Williamson 已提交
1981
    memory_region_init_io(&quirk->mem, OBJECT(vdev), &vfio_generic_quirk, quirk,
1982
                          "vfio-nvidia-bar0-1800-quirk",
A
Alex Williamson 已提交
1983
                          TARGET_PAGE_ALIGN(quirk->data.address_mask + 1));
E
Eric Auger 已提交
1984
    memory_region_add_subregion_overlap(&vdev->bars[nr].region.mem,
A
Alex Williamson 已提交
1985 1986
                          quirk->data.address_match & TARGET_PAGE_MASK,
                          &quirk->mem, 1);
1987 1988 1989

    QLIST_INSERT_HEAD(&vdev->bars[nr].quirks, quirk, next);

1990
    trace_vfio_probe_nvidia_bar0_1800_quirk(vdev->vbasedev.name);
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
}

/*
 * TODO - Some Nvidia devices provide config access to their companion HDA
 * device and even to their parent bridge via these config space mirrors.
 * Add quirks for those regions.
 */

/*
 * Common quirk probe entry points.
 */
2002
static void vfio_vga_quirk_setup(VFIOPCIDevice *vdev)
2003 2004 2005 2006 2007
{
    vfio_vga_probe_ati_3c3_quirk(vdev);
    vfio_vga_probe_nvidia_3d0_quirk(vdev);
}

2008
static void vfio_vga_quirk_teardown(VFIOPCIDevice *vdev)
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
{
    VFIOQuirk *quirk;
    int i;

    for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
        QLIST_FOREACH(quirk, &vdev->vga.region[i].quirks, next) {
            memory_region_del_subregion(&vdev->vga.region[i].mem, &quirk->mem);
        }
    }
}

static void vfio_vga_quirk_free(VFIOPCIDevice *vdev)
2021 2022 2023 2024 2025 2026
{
    int i;

    for (i = 0; i < ARRAY_SIZE(vdev->vga.region); i++) {
        while (!QLIST_EMPTY(&vdev->vga.region[i].quirks)) {
            VFIOQuirk *quirk = QLIST_FIRST(&vdev->vga.region[i].quirks);
2027
            object_unparent(OBJECT(&quirk->mem));
2028 2029 2030 2031 2032 2033
            QLIST_REMOVE(quirk, next);
            g_free(quirk);
        }
    }
}

2034
static void vfio_bar_quirk_setup(VFIOPCIDevice *vdev, int nr)
2035
{
A
Alex Williamson 已提交
2036 2037
    vfio_probe_ati_bar4_window_quirk(vdev, nr);
    vfio_probe_ati_bar2_4000_quirk(vdev, nr);
2038 2039 2040
    vfio_probe_nvidia_bar5_window_quirk(vdev, nr);
    vfio_probe_nvidia_bar0_88000_quirk(vdev, nr);
    vfio_probe_nvidia_bar0_1800_quirk(vdev, nr);
A
Alex Williamson 已提交
2041
    vfio_probe_rtl8168_bar2_window_quirk(vdev, nr);
2042 2043
}

2044
static void vfio_bar_quirk_teardown(VFIOPCIDevice *vdev, int nr)
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
{
    VFIOBAR *bar = &vdev->bars[nr];
    VFIOQuirk *quirk;

    QLIST_FOREACH(quirk, &bar->quirks, next) {
        memory_region_del_subregion(&bar->region.mem, &quirk->mem);
    }
}

static void vfio_bar_quirk_free(VFIOPCIDevice *vdev, int nr)
2055 2056 2057 2058 2059
{
    VFIOBAR *bar = &vdev->bars[nr];

    while (!QLIST_EMPTY(&bar->quirks)) {
        VFIOQuirk *quirk = QLIST_FIRST(&bar->quirks);
2060
        object_unparent(OBJECT(&quirk->mem));
2061 2062 2063 2064 2065
        QLIST_REMOVE(quirk, next);
        g_free(quirk);
    }
}

2066 2067 2068 2069 2070
/*
 * PCI config space
 */
static uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
{
2071
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
2072
    uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
2073

2074 2075
    memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
    emu_bits = le32_to_cpu(emu_bits);
2076

2077 2078 2079 2080 2081 2082 2083
    if (emu_bits) {
        emu_val = pci_default_read_config(pdev, addr, len);
    }

    if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
        ssize_t ret;

2084 2085
        ret = pread(vdev->vbasedev.fd, &phys_val, len,
                    vdev->config_offset + addr);
2086
        if (ret != len) {
2087
            error_report("%s(%04x:%02x:%02x.%x, 0x%x, 0x%x) failed: %m",
2088 2089 2090 2091
                         __func__, vdev->host.domain, vdev->host.bus,
                         vdev->host.slot, vdev->host.function, addr, len);
            return -errno;
        }
2092
        phys_val = le32_to_cpu(phys_val);
2093 2094
    }

2095
    val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
2096

2097
    trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
2098 2099 2100 2101 2102 2103 2104

    return val;
}

static void vfio_pci_write_config(PCIDevice *pdev, uint32_t addr,
                                  uint32_t val, int len)
{
2105
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
2106 2107
    uint32_t val_le = cpu_to_le32(val);

2108
    trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
2109 2110

    /* Write everything to VFIO, let it filter out what we can't write */
2111 2112
    if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
                != len) {
2113
        error_report("%s(%04x:%02x:%02x.%x, 0x%x, 0x%x, 0x%x) failed: %m",
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
                     __func__, vdev->host.domain, vdev->host.bus,
                     vdev->host.slot, vdev->host.function, addr, val, len);
    }

    /* MSI/MSI-X Enabling/Disabling */
    if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
        ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
        int is_enabled, was_enabled = msi_enabled(pdev);

        pci_default_write_config(pdev, addr, val, len);

        is_enabled = msi_enabled(pdev);

2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
        if (!was_enabled) {
            if (is_enabled) {
                vfio_enable_msi(vdev);
            }
        } else {
            if (!is_enabled) {
                vfio_disable_msi(vdev);
            } else {
                vfio_update_msi(vdev);
            }
2137
        }
2138
    } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
2139 2140 2141 2142 2143 2144 2145 2146
        ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
        int is_enabled, was_enabled = msix_enabled(pdev);

        pci_default_write_config(pdev, addr, val, len);

        is_enabled = msix_enabled(pdev);

        if (!was_enabled && is_enabled) {
2147
            vfio_enable_msix(vdev);
2148
        } else if (was_enabled && !is_enabled) {
2149
            vfio_disable_msix(vdev);
2150
        }
2151 2152 2153
    } else {
        /* Write everything to QEMU to keep emulated bits correct */
        pci_default_write_config(pdev, addr, val, len);
2154 2155 2156 2157 2158 2159
    }
}

/*
 * Interrupt setup
 */
2160
static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
2161
{
2162 2163 2164 2165 2166 2167
    /*
     * More complicated than it looks.  Disabling MSI/X transitions the
     * device to INTx mode (if supported).  Therefore we need to first
     * disable MSI/X and then cleanup by disabling INTx.
     */
    if (vdev->interrupt == VFIO_INT_MSIX) {
2168
        vfio_disable_msix(vdev);
2169 2170 2171 2172 2173 2174
    } else if (vdev->interrupt == VFIO_INT_MSI) {
        vfio_disable_msi(vdev);
    }

    if (vdev->interrupt == VFIO_INT_INTx) {
        vfio_disable_intx(vdev);
2175 2176 2177
    }
}

2178
static int vfio_setup_msi(VFIOPCIDevice *vdev, int pos)
2179 2180 2181 2182 2183
{
    uint16_t ctrl;
    bool msi_64bit, msi_maskbit;
    int ret, entries;

2184
    if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
2185 2186 2187 2188 2189 2190 2191 2192 2193
              vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
        return -errno;
    }
    ctrl = le16_to_cpu(ctrl);

    msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
    msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
    entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);

2194
    trace_vfio_setup_msi(vdev->vbasedev.name, pos);
2195 2196 2197

    ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit);
    if (ret < 0) {
2198 2199 2200
        if (ret == -ENOTSUP) {
            return 0;
        }
2201
        error_report("vfio: msi_init failed");
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
        return ret;
    }
    vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);

    return 0;
}

/*
 * We don't have any control over how pci_add_capability() inserts
 * capabilities into the chain.  In order to setup MSI-X we need a
 * MemoryRegion for the BAR.  In order to setup the BAR and not
 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
 * need to first look for where the MSI-X table lives.  So we
 * unfortunately split MSI-X setup across two functions.
 */
2217
static int vfio_early_setup_msix(VFIOPCIDevice *vdev)
2218 2219 2220 2221
{
    uint8_t pos;
    uint16_t ctrl;
    uint32_t table, pba;
2222
    int fd = vdev->vbasedev.fd;
2223 2224 2225 2226 2227 2228

    pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
    if (!pos) {
        return 0;
    }

2229
    if (pread(fd, &ctrl, sizeof(ctrl),
2230 2231 2232 2233
              vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
        return -errno;
    }

2234
    if (pread(fd, &table, sizeof(table),
2235 2236 2237 2238
              vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
        return -errno;
    }

2239
    if (pread(fd, &pba, sizeof(pba),
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
              vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
        return -errno;
    }

    ctrl = le16_to_cpu(ctrl);
    table = le32_to_cpu(table);
    pba = le32_to_cpu(pba);

    vdev->msix = g_malloc0(sizeof(*(vdev->msix)));
    vdev->msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
    vdev->msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
    vdev->msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
    vdev->msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
    vdev->msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;

2255 2256
    trace_vfio_early_setup_msix(vdev->vbasedev.name, pos,
                                vdev->msix->table_bar,
E
Eric Auger 已提交
2257 2258
                                vdev->msix->table_offset,
                                vdev->msix->entries);
2259 2260 2261 2262

    return 0;
}

2263
static int vfio_setup_msix(VFIOPCIDevice *vdev, int pos)
2264 2265 2266 2267
{
    int ret;

    ret = msix_init(&vdev->pdev, vdev->msix->entries,
E
Eric Auger 已提交
2268
                    &vdev->bars[vdev->msix->table_bar].region.mem,
2269
                    vdev->msix->table_bar, vdev->msix->table_offset,
E
Eric Auger 已提交
2270
                    &vdev->bars[vdev->msix->pba_bar].region.mem,
2271 2272
                    vdev->msix->pba_bar, vdev->msix->pba_offset, pos);
    if (ret < 0) {
2273 2274 2275
        if (ret == -ENOTSUP) {
            return 0;
        }
2276
        error_report("vfio: msix_init failed");
2277 2278 2279 2280 2281 2282
        return ret;
    }

    return 0;
}

2283
static void vfio_teardown_msi(VFIOPCIDevice *vdev)
2284 2285 2286 2287
{
    msi_uninit(&vdev->pdev);

    if (vdev->msix) {
E
Eric Auger 已提交
2288 2289 2290
        msix_uninit(&vdev->pdev,
                    &vdev->bars[vdev->msix->table_bar].region.mem,
                    &vdev->bars[vdev->msix->pba_bar].region.mem);
2291 2292 2293 2294 2295 2296
    }
}

/*
 * Resource setup
 */
2297
static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
2298 2299 2300 2301 2302 2303
{
    int i;

    for (i = 0; i < PCI_ROM_SLOT; i++) {
        VFIOBAR *bar = &vdev->bars[i];

E
Eric Auger 已提交
2304
        if (!bar->region.size) {
2305 2306 2307
            continue;
        }

E
Eric Auger 已提交
2308
        memory_region_set_enabled(&bar->region.mmap_mem, enabled);
2309 2310 2311 2312 2313 2314
        if (vdev->msix && vdev->msix->table_bar == i) {
            memory_region_set_enabled(&vdev->msix->mmap_mem, enabled);
        }
    }
}

2315
static void vfio_unregister_bar(VFIOPCIDevice *vdev, int nr)
2316 2317 2318
{
    VFIOBAR *bar = &vdev->bars[nr];

E
Eric Auger 已提交
2319
    if (!bar->region.size) {
2320 2321 2322
        return;
    }

2323 2324
    vfio_bar_quirk_teardown(vdev, nr);

E
Eric Auger 已提交
2325
    memory_region_del_subregion(&bar->region.mem, &bar->region.mmap_mem);
2326 2327

    if (vdev->msix && vdev->msix->table_bar == nr) {
E
Eric Auger 已提交
2328
        memory_region_del_subregion(&bar->region.mem, &vdev->msix->mmap_mem);
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
    }
}

static void vfio_unmap_bar(VFIOPCIDevice *vdev, int nr)
{
    VFIOBAR *bar = &vdev->bars[nr];

    if (!bar->region.size) {
        return;
    }

    vfio_bar_quirk_free(vdev, nr);

    munmap(bar->region.mmap, memory_region_size(&bar->region.mmap_mem));

    if (vdev->msix && vdev->msix->table_bar == nr) {
2345 2346 2347 2348
        munmap(vdev->msix->mmap, memory_region_size(&vdev->msix->mmap_mem));
    }
}

2349
static void vfio_map_bar(VFIOPCIDevice *vdev, int nr)
2350 2351
{
    VFIOBAR *bar = &vdev->bars[nr];
2352
    uint64_t size = bar->region.size;
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
    char name[64];
    uint32_t pci_bar;
    uint8_t type;
    int ret;

    /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
    if (!size) {
        return;
    }

    snprintf(name, sizeof(name), "VFIO %04x:%02x:%02x.%x BAR %d",
             vdev->host.domain, vdev->host.bus, vdev->host.slot,
             vdev->host.function, nr);

    /* Determine what type of BAR this is for registration */
2368
    ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
2369 2370
                vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
    if (ret != sizeof(pci_bar)) {
2371
        error_report("vfio: Failed to read BAR %d (%m)", nr);
2372 2373 2374 2375
        return;
    }

    pci_bar = le32_to_cpu(pci_bar);
A
Alex Williamson 已提交
2376 2377 2378 2379
    bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
    bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
    type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
                                    ~PCI_BASE_ADDRESS_MEM_MASK);
2380 2381

    /* A "slow" read/write mapping underlies all BARs */
E
Eric Auger 已提交
2382
    memory_region_init_io(&bar->region.mem, OBJECT(vdev), &vfio_region_ops,
A
Alex Williamson 已提交
2383
                          bar, name, size);
E
Eric Auger 已提交
2384
    pci_register_bar(&vdev->pdev, nr, type, &bar->region.mem);
2385 2386 2387 2388 2389 2390

    /*
     * We can't mmap areas overlapping the MSIX vector table, so we
     * potentially insert a direct-mapped subregion before and after it.
     */
    if (vdev->msix && vdev->msix->table_bar == nr) {
2391
        size = vdev->msix->table_offset & qemu_host_page_mask;
2392 2393 2394
    }

    strncat(name, " mmap", sizeof(name) - strlen(name) - 1);
E
Eric Auger 已提交
2395 2396 2397
    if (vfio_mmap_region(OBJECT(vdev), &bar->region, &bar->region.mem,
                      &bar->region.mmap_mem, &bar->region.mmap,
                      size, 0, name)) {
2398
        error_report("%s unsupported. Performance may be slow", name);
2399 2400 2401
    }

    if (vdev->msix && vdev->msix->table_bar == nr) {
2402
        uint64_t start;
2403

2404
        start = HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
2405
                                (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
2406

E
Eric Auger 已提交
2407
        size = start < bar->region.size ? bar->region.size - start : 0;
2408 2409
        strncat(name, " msix-hi", sizeof(name) - strlen(name) - 1);
        /* VFIOMSIXInfo contains another MemoryRegion for this mapping */
E
Eric Auger 已提交
2410 2411
        if (vfio_mmap_region(OBJECT(vdev), &bar->region, &bar->region.mem,
                          &vdev->msix->mmap_mem,
2412
                          &vdev->msix->mmap, size, start, name)) {
2413
            error_report("%s unsupported. Performance may be slow", name);
2414 2415
        }
    }
2416 2417

    vfio_bar_quirk_setup(vdev, nr);
2418 2419
}

2420
static void vfio_map_bars(VFIOPCIDevice *vdev)
2421 2422 2423 2424 2425 2426
{
    int i;

    for (i = 0; i < PCI_ROM_SLOT; i++) {
        vfio_map_bar(vdev, i);
    }
2427 2428

    if (vdev->has_vga) {
2429 2430
        memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_MEM].mem,
                              OBJECT(vdev), &vfio_vga_ops,
2431 2432 2433
                              &vdev->vga.region[QEMU_PCI_VGA_MEM],
                              "vfio-vga-mmio@0xa0000",
                              QEMU_PCI_VGA_MEM_SIZE);
2434 2435
        memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_IO_LO].mem,
                              OBJECT(vdev), &vfio_vga_ops,
2436 2437 2438
                              &vdev->vga.region[QEMU_PCI_VGA_IO_LO],
                              "vfio-vga-io@0x3b0",
                              QEMU_PCI_VGA_IO_LO_SIZE);
2439 2440
        memory_region_init_io(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem,
                              OBJECT(vdev), &vfio_vga_ops,
2441 2442 2443 2444 2445 2446 2447
                              &vdev->vga.region[QEMU_PCI_VGA_IO_HI],
                              "vfio-vga-io@0x3c0",
                              QEMU_PCI_VGA_IO_HI_SIZE);

        pci_register_vga(&vdev->pdev, &vdev->vga.region[QEMU_PCI_VGA_MEM].mem,
                         &vdev->vga.region[QEMU_PCI_VGA_IO_LO].mem,
                         &vdev->vga.region[QEMU_PCI_VGA_IO_HI].mem);
2448
        vfio_vga_quirk_setup(vdev);
2449
    }
2450 2451
}

2452
static void vfio_unregister_bars(VFIOPCIDevice *vdev)
2453 2454 2455 2456
{
    int i;

    for (i = 0; i < PCI_ROM_SLOT; i++) {
2457
        vfio_unregister_bar(vdev, i);
2458
    }
2459 2460

    if (vdev->has_vga) {
2461
        vfio_vga_quirk_teardown(vdev);
2462 2463
        pci_unregister_vga(&vdev->pdev);
    }
2464 2465
}

2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
static void vfio_unmap_bars(VFIOPCIDevice *vdev)
{
    int i;

    for (i = 0; i < PCI_ROM_SLOT; i++) {
        vfio_unmap_bar(vdev, i);
    }

    if (vdev->has_vga) {
        vfio_vga_quirk_free(vdev);
    }
}

2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
/*
 * General setup
 */
static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
{
    uint8_t tmp, next = 0xff;

    for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
         tmp = pdev->config[tmp + 1]) {
        if (tmp > pos && tmp < next) {
            next = tmp;
        }
    }

    return next - pos;
}

2496 2497 2498 2499 2500
static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
{
    pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
}

2501
static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
                                   uint16_t val, uint16_t mask)
{
    vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
    vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
    vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
}

static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
{
    pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
}

2514
static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
2515 2516 2517 2518 2519 2520 2521
                                   uint32_t val, uint32_t mask)
{
    vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
    vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
    vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
}

2522
static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size)
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
{
    uint16_t flags;
    uint8_t type;

    flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
    type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;

    if (type != PCI_EXP_TYPE_ENDPOINT &&
        type != PCI_EXP_TYPE_LEG_END &&
        type != PCI_EXP_TYPE_RC_END) {

        error_report("vfio: Assignment of PCIe type 0x%x "
                     "devices is not currently supported", type);
        return -EINVAL;
    }

    if (!pci_bus_is_express(vdev->pdev.bus)) {
        /*
         * Use express capability as-is on PCI bus.  It doesn't make much
         * sense to even expose, but some drivers (ex. tg3) depend on it
         * and guests don't seem to be particular about it.  We'll need
         * to revist this or force express devices to express buses if we
         * ever expose an IOMMU to the guest.
         */
    } else if (pci_bus_is_root(vdev->pdev.bus)) {
        /*
         * On a Root Complex bus Endpoints become Root Complex Integrated
         * Endpoints, which changes the type and clears the LNK & LNK2 fields.
         */
        if (type == PCI_EXP_TYPE_ENDPOINT) {
            vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
                                   PCI_EXP_TYPE_RC_END << 4,
                                   PCI_EXP_FLAGS_TYPE);

            /* Link Capabilities, Status, and Control goes away */
            if (size > PCI_EXP_LNKCTL) {
                vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
                vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
                vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);

#ifndef PCI_EXP_LNKCAP2
#define PCI_EXP_LNKCAP2 44
#endif
#ifndef PCI_EXP_LNKSTA2
#define PCI_EXP_LNKSTA2 50
#endif
                /* Link 2 Capabilities, Status, and Control goes away */
                if (size > PCI_EXP_LNKCAP2) {
                    vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
                    vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
                    vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
                }
            }

        } else if (type == PCI_EXP_TYPE_LEG_END) {
            /*
             * Legacy endpoints don't belong on the root complex.  Windows
             * seems to be happier with devices if we skip the capability.
             */
            return 0;
        }

    } else {
        /*
         * Convert Root Complex Integrated Endpoints to regular endpoints.
         * These devices don't support LNK/LNK2 capabilities, so make them up.
         */
        if (type == PCI_EXP_TYPE_RC_END) {
            vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
                                   PCI_EXP_TYPE_ENDPOINT << 4,
                                   PCI_EXP_FLAGS_TYPE);
            vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
                                   PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25, ~0);
            vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
        }

        /* Mark the Link Status bits as emulated to allow virtual negotiation */
        vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA,
                               pci_get_word(vdev->pdev.config + pos +
                                            PCI_EXP_LNKSTA),
                               PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
    }

    pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size);
    if (pos >= 0) {
        vdev->pdev.exp.exp_cap = pos;
    }

    return pos;
}

2614
static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
2615 2616 2617 2618
{
    uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);

    if (cap & PCI_EXP_DEVCAP_FLR) {
2619
        trace_vfio_check_pcie_flr(vdev->vbasedev.name);
2620 2621 2622 2623
        vdev->has_flr = true;
    }
}

2624
static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
2625 2626 2627 2628
{
    uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);

    if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
2629
        trace_vfio_check_pm_reset(vdev->vbasedev.name);
2630 2631 2632 2633
        vdev->has_pm_reset = true;
    }
}

2634
static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
2635 2636 2637 2638
{
    uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);

    if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
2639
        trace_vfio_check_af_flr(vdev->vbasedev.name);
2640 2641 2642 2643
        vdev->has_flr = true;
    }
}

2644
static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos)
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
{
    PCIDevice *pdev = &vdev->pdev;
    uint8_t cap_id, next, size;
    int ret;

    cap_id = pdev->config[pos];
    next = pdev->config[pos + 1];

    /*
     * If it becomes important to configure capabilities to their actual
     * size, use this as the default when it's something we don't recognize.
     * Since QEMU doesn't actually handle many of the config accesses,
     * exact size doesn't seem worthwhile.
     */
    size = vfio_std_cap_max_size(pdev, pos);

    /*
     * pci_add_capability always inserts the new capability at the head
     * of the chain.  Therefore to end up with a chain that matches the
     * physical device, we insert from the end by making this recursive.
     * This is also why we pre-caclulate size above as cached config space
     * will be changed as we unwind the stack.
     */
    if (next) {
        ret = vfio_add_std_cap(vdev, next);
        if (ret) {
            return ret;
        }
    } else {
2674 2675 2676 2677
        /* Begin the rebuild, use QEMU emulated list bits */
        pdev->config[PCI_CAPABILITY_LIST] = 0;
        vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
        vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2678 2679
    }

2680 2681 2682
    /* Use emulated next pointer to allow dropping caps */
    pci_set_byte(vdev->emulated_config_bits + pos + 1, 0xff);

2683 2684 2685 2686
    switch (cap_id) {
    case PCI_CAP_ID_MSI:
        ret = vfio_setup_msi(vdev, pos);
        break;
2687
    case PCI_CAP_ID_EXP:
2688
        vfio_check_pcie_flr(vdev, pos);
2689 2690
        ret = vfio_setup_pcie_cap(vdev, pos, size);
        break;
2691 2692 2693
    case PCI_CAP_ID_MSIX:
        ret = vfio_setup_msix(vdev, pos);
        break;
2694
    case PCI_CAP_ID_PM:
2695
        vfio_check_pm_reset(vdev, pos);
2696
        vdev->pm_cap = pos;
2697 2698 2699 2700 2701 2702
        ret = pci_add_capability(pdev, cap_id, pos, size);
        break;
    case PCI_CAP_ID_AF:
        vfio_check_af_flr(vdev, pos);
        ret = pci_add_capability(pdev, cap_id, pos, size);
        break;
2703 2704 2705 2706 2707 2708 2709
    default:
        ret = pci_add_capability(pdev, cap_id, pos, size);
        break;
    }

    if (ret < 0) {
        error_report("vfio: %04x:%02x:%02x.%x Error adding PCI capability "
2710
                     "0x%x[0x%x]@0x%x: %d", vdev->host.domain,
2711 2712 2713 2714 2715 2716 2717 2718
                     vdev->host.bus, vdev->host.slot, vdev->host.function,
                     cap_id, size, pos, ret);
        return ret;
    }

    return 0;
}

2719
static int vfio_add_capabilities(VFIOPCIDevice *vdev)
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
{
    PCIDevice *pdev = &vdev->pdev;

    if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
        !pdev->config[PCI_CAPABILITY_LIST]) {
        return 0; /* Nothing to add */
    }

    return vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST]);
}

2731
static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
{
    PCIDevice *pdev = &vdev->pdev;
    uint16_t cmd;

    vfio_disable_interrupts(vdev);

    /* Make sure the device is in D0 */
    if (vdev->pm_cap) {
        uint16_t pmcsr;
        uint8_t state;

        pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
        state = pmcsr & PCI_PM_CTRL_STATE_MASK;
        if (state) {
            pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
            vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
            /* vfio handles the necessary delay here */
            pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
            state = pmcsr & PCI_PM_CTRL_STATE_MASK;
            if (state) {
2752
                error_report("vfio: Unable to power on device, stuck in D%d",
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
                             state);
            }
        }
    }

    /*
     * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
     * Also put INTx Disable in known state.
     */
    cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
    cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
             PCI_COMMAND_INTX_DISABLE);
    vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
}

2768
static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
{
    vfio_enable_intx(vdev);
}

static bool vfio_pci_host_match(PCIHostDeviceAddress *host1,
                                PCIHostDeviceAddress *host2)
{
    return (host1->domain == host2->domain && host1->bus == host2->bus &&
            host1->slot == host2->slot && host1->function == host2->function);
}

2780
static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
2781 2782 2783 2784 2785 2786 2787 2788 2789
{
    VFIOGroup *group;
    struct vfio_pci_hot_reset_info *info;
    struct vfio_pci_dependent_device *devices;
    struct vfio_pci_hot_reset *reset;
    int32_t *fds;
    int ret, i, count;
    bool multi = false;

2790
    trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
2791 2792

    vfio_pci_pre_reset(vdev);
2793
    vdev->vbasedev.needs_reset = false;
2794 2795 2796 2797

    info = g_malloc0(sizeof(*info));
    info->argsz = sizeof(*info);

2798
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
    if (ret && errno != ENOSPC) {
        ret = -errno;
        if (!vdev->has_pm_reset) {
            error_report("vfio: Cannot reset device %04x:%02x:%02x.%x, "
                         "no available reset mechanism.", vdev->host.domain,
                         vdev->host.bus, vdev->host.slot, vdev->host.function);
        }
        goto out_single;
    }

    count = info->count;
    info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
    info->argsz = sizeof(*info) + (count * sizeof(*devices));
    devices = &info->devices[0];

2814
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2815 2816 2817 2818 2819 2820
    if (ret) {
        ret = -errno;
        error_report("vfio: hot reset info failed: %m");
        goto out_single;
    }

2821
    trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
2822 2823 2824 2825

    /* Verify that we have all the groups required */
    for (i = 0; i < info->count; i++) {
        PCIHostDeviceAddress host;
2826
        VFIOPCIDevice *tmp;
2827
        VFIODevice *vbasedev_iter;
2828 2829 2830 2831 2832 2833

        host.domain = devices[i].segment;
        host.bus = devices[i].bus;
        host.slot = PCI_SLOT(devices[i].devfn);
        host.function = PCI_FUNC(devices[i].devfn);

E
Eric Auger 已提交
2834
        trace_vfio_pci_hot_reset_dep_devices(host.domain,
2835 2836 2837 2838 2839 2840
                host.bus, host.slot, host.function, devices[i].group_id);

        if (vfio_pci_host_match(&host, &vdev->host)) {
            continue;
        }

2841
        QLIST_FOREACH(group, &vfio_group_list, next) {
2842 2843 2844 2845 2846 2847 2848
            if (group->groupid == devices[i].group_id) {
                break;
            }
        }

        if (!group) {
            if (!vdev->has_pm_reset) {
2849
                error_report("vfio: Cannot reset device %s, "
2850
                             "depends on group %d which is not owned.",
2851
                             vdev->vbasedev.name, devices[i].group_id);
2852 2853 2854 2855 2856 2857
            }
            ret = -EPERM;
            goto out;
        }

        /* Prep dependent devices for reset and clear our marker. */
2858 2859 2860 2861 2862
        QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
            if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
                continue;
            }
            tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
2863 2864 2865 2866 2867 2868
            if (vfio_pci_host_match(&host, &tmp->host)) {
                if (single) {
                    ret = -EINVAL;
                    goto out_single;
                }
                vfio_pci_pre_reset(tmp);
2869
                tmp->vbasedev.needs_reset = false;
2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
                multi = true;
                break;
            }
        }
    }

    if (!single && !multi) {
        ret = -EINVAL;
        goto out_single;
    }

    /* Determine how many group fds need to be passed */
    count = 0;
2883
    QLIST_FOREACH(group, &vfio_group_list, next) {
2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
        for (i = 0; i < info->count; i++) {
            if (group->groupid == devices[i].group_id) {
                count++;
                break;
            }
        }
    }

    reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
    reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
    fds = &reset->group_fds[0];

    /* Fill in group fds */
2897
    QLIST_FOREACH(group, &vfio_group_list, next) {
2898 2899 2900 2901 2902 2903 2904 2905 2906
        for (i = 0; i < info->count; i++) {
            if (group->groupid == devices[i].group_id) {
                fds[reset->count++] = group->fd;
                break;
            }
        }
    }

    /* Bus reset! */
2907
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
2908 2909
    g_free(reset);

2910
    trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
E
Eric Auger 已提交
2911
                                    ret ? "%m" : "Success");
2912 2913 2914 2915 2916

out:
    /* Re-enable INTx on affected devices */
    for (i = 0; i < info->count; i++) {
        PCIHostDeviceAddress host;
2917
        VFIOPCIDevice *tmp;
2918
        VFIODevice *vbasedev_iter;
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928

        host.domain = devices[i].segment;
        host.bus = devices[i].bus;
        host.slot = PCI_SLOT(devices[i].devfn);
        host.function = PCI_FUNC(devices[i].devfn);

        if (vfio_pci_host_match(&host, &vdev->host)) {
            continue;
        }

2929
        QLIST_FOREACH(group, &vfio_group_list, next) {
2930 2931 2932 2933 2934 2935 2936 2937 2938
            if (group->groupid == devices[i].group_id) {
                break;
            }
        }

        if (!group) {
            break;
        }

2939 2940 2941 2942 2943
        QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
            if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
                continue;
            }
            tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
            if (vfio_pci_host_match(&host, &tmp->host)) {
                vfio_pci_post_reset(tmp);
                break;
            }
        }
    }
out_single:
    vfio_pci_post_reset(vdev);
    g_free(info);

    return ret;
}

/*
 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
 * of a single in-use device.  VFIO_DEVICE_RESET will already handle the case
 * of doing hot resets when there is only a single device per bus.  The in-use
 * here refers to how many VFIODevices are affected.  A hot reset that affects
 * multiple devices, but only a single in-use device, means that we can call
 * it from our bus ->reset() callback since the extent is effectively a single
 * device.  This allows us to make use of it in the hotplug path.  When there
 * are multiple in-use devices, we can only trigger the hot reset during a
 * system reset and thus from our reset handler.  We separate _one vs _multi
 * here so that we don't overlap and do a double reset on the system reset
 * path where both our reset handler and ->reset() callback are used.  Calling
 * _one() will only do a hot reset for the one in-use devices case, calling
 * _multi() will do nothing if a _one() would have been sufficient.
 */
2972
static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
2973 2974 2975 2976
{
    return vfio_pci_hot_reset(vdev, true);
}

2977
static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
2978
{
2979
    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2980 2981 2982
    return vfio_pci_hot_reset(vdev, false);
}

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
{
    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
    if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
        vbasedev->needs_reset = true;
    }
}

static VFIODeviceOps vfio_pci_ops = {
    .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
    .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
E
Eric Auger 已提交
2994
    .vfio_eoi = vfio_eoi,
2995 2996
};

2997
static int vfio_populate_device(VFIOPCIDevice *vdev)
2998
{
2999
    VFIODevice *vbasedev = &vdev->vbasedev;
3000
    struct vfio_region_info reg_info = { .argsz = sizeof(reg_info) };
3001
    struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
E
Eric Auger 已提交
3002
    int i, ret = -1;
3003 3004

    /* Sanity check device */
E
Eric Auger 已提交
3005
    if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
3006
        error_report("vfio: Um, this isn't a PCI device");
3007 3008 3009
        goto error;
    }

E
Eric Auger 已提交
3010
    if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
3011
        error_report("vfio: unexpected number of io regions %u",
E
Eric Auger 已提交
3012
                     vbasedev->num_regions);
3013 3014 3015
        goto error;
    }

E
Eric Auger 已提交
3016 3017
    if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
        error_report("vfio: unexpected number of irqs %u", vbasedev->num_irqs);
3018 3019 3020 3021 3022 3023
        goto error;
    }

    for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
        reg_info.index = i;

E
Eric Auger 已提交
3024
        ret = ioctl(vbasedev->fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info);
3025
        if (ret) {
3026
            error_report("vfio: Error getting region %d info: %m", i);
3027 3028 3029
            goto error;
        }

E
Eric Auger 已提交
3030 3031 3032 3033
        trace_vfio_populate_device_region(vbasedev->name, i,
                                          (unsigned long)reg_info.size,
                                          (unsigned long)reg_info.offset,
                                          (unsigned long)reg_info.flags);
3034

E
Eric Auger 已提交
3035
        vdev->bars[i].region.vbasedev = vbasedev;
E
Eric Auger 已提交
3036 3037 3038 3039
        vdev->bars[i].region.flags = reg_info.flags;
        vdev->bars[i].region.size = reg_info.size;
        vdev->bars[i].region.fd_offset = reg_info.offset;
        vdev->bars[i].region.nr = i;
3040
        QLIST_INIT(&vdev->bars[i].quirks);
3041 3042 3043 3044
    }

    reg_info.index = VFIO_PCI_CONFIG_REGION_INDEX;

3045
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &reg_info);
3046
    if (ret) {
3047
        error_report("vfio: Error getting config info: %m");
3048 3049 3050
        goto error;
    }

E
Eric Auger 已提交
3051 3052 3053 3054
    trace_vfio_populate_device_config(vdev->vbasedev.name,
                                      (unsigned long)reg_info.size,
                                      (unsigned long)reg_info.offset,
                                      (unsigned long)reg_info.flags);
3055 3056

    vdev->config_size = reg_info.size;
3057 3058 3059
    if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
        vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
    }
3060 3061
    vdev->config_offset = reg_info.offset;

3062
    if ((vdev->features & VFIO_FEATURE_ENABLE_VGA) &&
E
Eric Auger 已提交
3063
        vbasedev->num_regions > VFIO_PCI_VGA_REGION_INDEX) {
3064 3065 3066 3067 3068
        struct vfio_region_info vga_info = {
            .argsz = sizeof(vga_info),
            .index = VFIO_PCI_VGA_REGION_INDEX,
         };

3069
        ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_REGION_INFO, &vga_info);
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
        if (ret) {
            error_report(
                "vfio: Device does not support requested feature x-vga");
            goto error;
        }

        if (!(vga_info.flags & VFIO_REGION_INFO_FLAG_READ) ||
            !(vga_info.flags & VFIO_REGION_INFO_FLAG_WRITE) ||
            vga_info.size < 0xbffff + 1) {
            error_report("vfio: Unexpected VGA info, flags 0x%lx, size 0x%lx",
                         (unsigned long)vga_info.flags,
                         (unsigned long)vga_info.size);
            goto error;
        }

        vdev->vga.fd_offset = vga_info.offset;
3086
        vdev->vga.fd = vdev->vbasedev.fd;
3087 3088 3089

        vdev->vga.region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
        vdev->vga.region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
3090
        QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_MEM].quirks);
3091 3092 3093

        vdev->vga.region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
        vdev->vga.region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
3094
        QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_IO_LO].quirks);
3095 3096 3097

        vdev->vga.region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
        vdev->vga.region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
3098
        QLIST_INIT(&vdev->vga.region[QEMU_PCI_VGA_IO_HI].quirks);
3099 3100 3101

        vdev->has_vga = true;
    }
3102

3103 3104
    irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;

3105
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
3106 3107
    if (ret) {
        /* This can fail for an old kernel or legacy PCI dev */
E
Eric Auger 已提交
3108
        trace_vfio_populate_device_get_irq_info_failure();
3109 3110 3111 3112
        ret = 0;
    } else if (irq_info.count == 1) {
        vdev->pci_aer = true;
    } else {
3113
        error_report("vfio: %s "
A
Alex Williamson 已提交
3114
                     "Could not enable error recovery for the device",
3115
                     vbasedev->name);
3116
    }
3117

E
Eric Auger 已提交
3118 3119 3120 3121
error:
    return ret;
}

3122
static void vfio_put_device(VFIOPCIDevice *vdev)
3123
{
3124
    g_free(vdev->vbasedev.name);
3125
    if (vdev->msix) {
3126
        object_unparent(OBJECT(&vdev->msix->mmap_mem));
3127 3128 3129
        g_free(vdev->msix);
        vdev->msix = NULL;
    }
E
Eric Auger 已提交
3130
    vfio_put_base_device(&vdev->vbasedev);
3131 3132
}

3133 3134
static void vfio_err_notifier_handler(void *opaque)
{
3135
    VFIOPCIDevice *vdev = opaque;
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149

    if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
        return;
    }

    /*
     * TBD. Retrieve the error details and decide what action
     * needs to be taken. One of the actions could be to pass
     * the error to the guest and have the guest driver recover
     * from the error. This requires that PCIe capabilities be
     * exposed to the guest. For now, we just terminate the
     * guest to contain the error.
     */

A
Alex Williamson 已提交
3150 3151 3152 3153
    error_report("%s(%04x:%02x:%02x.%x) Unrecoverable error detected.  "
                 "Please collect any data possible and then kill the guest",
                 __func__, vdev->host.domain, vdev->host.bus,
                 vdev->host.slot, vdev->host.function);
3154

P
Paolo Bonzini 已提交
3155
    vm_stop(RUN_STATE_INTERNAL_ERROR);
3156 3157 3158 3159 3160 3161 3162 3163
}

/*
 * Registers error notifier for devices supporting error recovery.
 * If we encounter a failure in this function, we report an error
 * and continue after disabling error recovery support for the
 * device.
 */
3164
static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
{
    int ret;
    int argsz;
    struct vfio_irq_set *irq_set;
    int32_t *pfd;

    if (!vdev->pci_aer) {
        return;
    }

    if (event_notifier_init(&vdev->err_notifier, 0)) {
A
Alex Williamson 已提交
3176
        error_report("vfio: Unable to init event notifier for error detection");
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
        vdev->pci_aer = false;
        return;
    }

    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                     VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;

    *pfd = event_notifier_get_fd(&vdev->err_notifier);
    qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);

3195
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
3196
    if (ret) {
A
Alex Williamson 已提交
3197
        error_report("vfio: Failed to set up error notification");
3198 3199 3200 3201 3202 3203 3204
        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
        event_notifier_cleanup(&vdev->err_notifier);
        vdev->pci_aer = false;
    }
    g_free(irq_set);
}

3205
static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
{
    int argsz;
    struct vfio_irq_set *irq_set;
    int32_t *pfd;
    int ret;

    if (!vdev->pci_aer) {
        return;
    }

    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                     VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;
    *pfd = -1;

3228
    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
3229
    if (ret) {
A
Alex Williamson 已提交
3230
        error_report("vfio: Failed to de-assign error fd: %m");
3231 3232 3233 3234 3235 3236 3237
    }
    g_free(irq_set);
    qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
                        NULL, NULL, vdev);
    event_notifier_cleanup(&vdev->err_notifier);
}

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
static void vfio_req_notifier_handler(void *opaque)
{
    VFIOPCIDevice *vdev = opaque;

    if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
        return;
    }

    qdev_unplug(&vdev->pdev.qdev, NULL);
}

static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
{
    struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
                                      .index = VFIO_PCI_REQ_IRQ_INDEX };
    int argsz;
    struct vfio_irq_set *irq_set;
    int32_t *pfd;

    if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
        return;
    }

    if (ioctl(vdev->vbasedev.fd,
              VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
        return;
    }

    if (event_notifier_init(&vdev->req_notifier, 0)) {
        error_report("vfio: Unable to init event notifier for device request");
        return;
    }

    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                     VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;

    *pfd = event_notifier_get_fd(&vdev->req_notifier);
    qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);

    if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
        error_report("vfio: Failed to set up device request notification");
        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
        event_notifier_cleanup(&vdev->req_notifier);
    } else {
        vdev->req_enabled = true;
    }

    g_free(irq_set);
}

static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
{
    int argsz;
    struct vfio_irq_set *irq_set;
    int32_t *pfd;

    if (!vdev->req_enabled) {
        return;
    }

    argsz = sizeof(*irq_set) + sizeof(*pfd);

    irq_set = g_malloc0(argsz);
    irq_set->argsz = argsz;
    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
                     VFIO_IRQ_SET_ACTION_TRIGGER;
    irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
    irq_set->start = 0;
    irq_set->count = 1;
    pfd = (int32_t *)&irq_set->data;
    *pfd = -1;

    if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
        error_report("vfio: Failed to de-assign device request fd: %m");
    }
    g_free(irq_set);
    qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
                        NULL, NULL, vdev);
    event_notifier_cleanup(&vdev->req_notifier);

    vdev->req_enabled = false;
}

3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484
/*
 * AMD Radeon PCI config reset, based on Linux:
 *   drivers/gpu/drm/radeon/ci_smc.c:ci_is_smc_running()
 *   drivers/gpu/drm/radeon/radeon_device.c:radeon_pci_config_reset
 *   drivers/gpu/drm/radeon/ci_smc.c:ci_reset_smc()
 *   drivers/gpu/drm/radeon/ci_smc.c:ci_stop_smc_clock()
 * IDs: include/drm/drm_pciids.h
 * Registers: http://cgit.freedesktop.org/~agd5f/linux/commit/?id=4e2aa447f6f0
 *
 * Bonaire and Hawaii GPUs do not respond to a bus reset.  This is a bug in the
 * hardware that should be fixed on future ASICs.  The symptom of this is that
 * once the accerlated driver loads, Windows guests will bsod on subsequent
 * attmpts to load the driver, such as after VM reset or shutdown/restart.  To
 * work around this, we do an AMD specific PCI config reset, followed by an SMC
 * reset.  The PCI config reset only works if SMC firmware is running, so we
 * have a dependency on the state of the device as to whether this reset will
 * be effective.  There are still cases where we won't be able to kick the
 * device into working, but this greatly improves the usability overall.  The
 * config reset magic is relatively common on AMD GPUs, but the setup and SMC
 * poking is largely ASIC specific.
 */
static bool vfio_radeon_smc_is_running(VFIOPCIDevice *vdev)
{
    uint32_t clk, pc_c;

    /*
     * Registers 200h and 204h are index and data registers for acessing
     * indirect configuration registers within the device.
     */
    vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
    clk = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
    vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000370, 4);
    pc_c = vfio_region_read(&vdev->bars[5].region, 0x204, 4);

    return (!(clk & 1) && (0x20100 <= pc_c));
}

/*
 * The scope of a config reset is controlled by a mode bit in the misc register
 * and a fuse, exposed as a bit in another register.  The fuse is the default
 * (0 = GFX, 1 = whole GPU), the misc bit is a toggle, with the forumula
 * scope = !(misc ^ fuse), where the resulting scope is defined the same as
 * the fuse.  A truth table therefore tells us that if misc == fuse, we need
 * to flip the value of the bit in the misc register.
 */
static void vfio_radeon_set_gfx_only_reset(VFIOPCIDevice *vdev)
{
    uint32_t misc, fuse;
    bool a, b;

    vfio_region_write(&vdev->bars[5].region, 0x200, 0xc00c0000, 4);
    fuse = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
    b = fuse & 64;

    vfio_region_write(&vdev->bars[5].region, 0x200, 0xc0000010, 4);
    misc = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
    a = misc & 2;

    if (a == b) {
        vfio_region_write(&vdev->bars[5].region, 0x204, misc ^ 2, 4);
        vfio_region_read(&vdev->bars[5].region, 0x204, 4); /* flush */
    }
}

static int vfio_radeon_reset(VFIOPCIDevice *vdev)
{
    PCIDevice *pdev = &vdev->pdev;
    int i, ret = 0;
    uint32_t data;

    /* Defer to a kernel implemented reset */
    if (vdev->vbasedev.reset_works) {
        return -ENODEV;
    }

    /* Enable only memory BAR access */
    vfio_pci_write_config(pdev, PCI_COMMAND, PCI_COMMAND_MEMORY, 2);

    /* Reset only works if SMC firmware is loaded and running */
    if (!vfio_radeon_smc_is_running(vdev)) {
        ret = -EINVAL;
        goto out;
    }

    /* Make sure only the GFX function is reset */
    vfio_radeon_set_gfx_only_reset(vdev);

    /* AMD PCI config reset */
    vfio_pci_write_config(pdev, 0x7c, 0x39d5e86b, 4);
    usleep(100);

    /* Read back the memory size to make sure we're out of reset */
    for (i = 0; i < 100000; i++) {
        if (vfio_region_read(&vdev->bars[5].region, 0x5428, 4) != 0xffffffff) {
            break;
        }
        usleep(1);
    }

    /* Reset SMC */
    vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000000, 4);
    data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
    data |= 1;
    vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);

    /* Disable SMC clock */
    vfio_region_write(&vdev->bars[5].region, 0x200, 0x80000004, 4);
    data = vfio_region_read(&vdev->bars[5].region, 0x204, 4);
    data |= 1;
    vfio_region_write(&vdev->bars[5].region, 0x204, data, 4);

out:
    /* Restore PCI command register */
    vfio_pci_write_config(pdev, PCI_COMMAND, 0, 2);

    return ret;
}

static void vfio_setup_resetfn(VFIOPCIDevice *vdev)
{
    PCIDevice *pdev = &vdev->pdev;
    uint16_t vendor, device;

    vendor = pci_get_word(pdev->config + PCI_VENDOR_ID);
    device = pci_get_word(pdev->config + PCI_DEVICE_ID);

    switch (vendor) {
    case 0x1002:
        switch (device) {
        /* Bonaire */
        case 0x6649: /* Bonaire [FirePro W5100] */
        case 0x6650:
        case 0x6651:
        case 0x6658: /* Bonaire XTX [Radeon R7 260X] */
        case 0x665c: /* Bonaire XT [Radeon HD 7790/8770 / R9 260 OEM] */
        case 0x665d: /* Bonaire [Radeon R7 200 Series] */
        /* Hawaii */
        case 0x67A0: /* Hawaii XT GL [FirePro W9100] */
        case 0x67A1: /* Hawaii PRO GL [FirePro W8100] */
        case 0x67A2:
        case 0x67A8:
        case 0x67A9:
        case 0x67AA:
        case 0x67B0: /* Hawaii XT [Radeon R9 290X] */
        case 0x67B1: /* Hawaii PRO [Radeon R9 290] */
        case 0x67B8:
        case 0x67B9:
        case 0x67BA:
        case 0x67BE:
            vdev->resetfn = vfio_radeon_reset;
            break;
        }
        break;
    }
}

3485 3486
static int vfio_initfn(PCIDevice *pdev)
{
3487 3488
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
    VFIODevice *vbasedev_iter;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
    VFIOGroup *group;
    char path[PATH_MAX], iommu_group_path[PATH_MAX], *group_name;
    ssize_t len;
    struct stat st;
    int groupid;
    int ret;

    /* Check that the host device exists */
    snprintf(path, sizeof(path),
             "/sys/bus/pci/devices/%04x:%02x:%02x.%01x/",
             vdev->host.domain, vdev->host.bus, vdev->host.slot,
             vdev->host.function);
    if (stat(path, &st) < 0) {
3502
        error_report("vfio: error: no such host device: %s", path);
3503 3504 3505
        return -errno;
    }

3506 3507
    vdev->vbasedev.ops = &vfio_pci_ops;

3508 3509 3510 3511 3512
    vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
    vdev->vbasedev.name = g_strdup_printf("%04x:%02x:%02x.%01x",
                                          vdev->host.domain, vdev->host.bus,
                                          vdev->host.slot, vdev->host.function);

3513 3514
    strncat(path, "iommu_group", sizeof(path) - strlen(path) - 1);

3515 3516
    len = readlink(path, iommu_group_path, sizeof(path));
    if (len <= 0 || len >= sizeof(path)) {
3517
        error_report("vfio: error no iommu_group for device");
A
Alex Williamson 已提交
3518
        return len < 0 ? -errno : -ENAMETOOLONG;
3519 3520 3521 3522 3523 3524
    }

    iommu_group_path[len] = 0;
    group_name = basename(iommu_group_path);

    if (sscanf(group_name, "%d", &groupid) != 1) {
3525
        error_report("vfio: error reading %s: %m", path);
3526 3527 3528
        return -errno;
    }

3529
    trace_vfio_initfn(vdev->vbasedev.name, groupid);
3530

3531
    group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev));
3532
    if (!group) {
3533
        error_report("vfio: failed to get group %d", groupid);
3534 3535 3536 3537 3538 3539 3540
        return -ENOENT;
    }

    snprintf(path, sizeof(path), "%04x:%02x:%02x.%01x",
            vdev->host.domain, vdev->host.bus, vdev->host.slot,
            vdev->host.function);

3541 3542
    QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
        if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
3543
            error_report("vfio: error: device %s is already attached", path);
3544 3545 3546 3547 3548
            vfio_put_group(group);
            return -EBUSY;
        }
    }

E
Eric Auger 已提交
3549
    ret = vfio_get_device(group, path, &vdev->vbasedev);
3550
    if (ret) {
3551
        error_report("vfio: failed to get device %s", path);
3552 3553 3554 3555
        vfio_put_group(group);
        return ret;
    }

3556 3557
    ret = vfio_populate_device(vdev);
    if (ret) {
3558
        return ret;
3559 3560
    }

3561
    /* Get a copy of config space */
3562
    ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
3563 3564 3565 3566
                MIN(pci_config_size(&vdev->pdev), vdev->config_size),
                vdev->config_offset);
    if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
        ret = ret < 0 ? -errno : -EFAULT;
3567
        error_report("vfio: Failed to read device config space");
3568
        return ret;
3569 3570
    }

3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
    /* vfio emulates a lot for us, but some bits need extra love */
    vdev->emulated_config_bits = g_malloc0(vdev->config_size);

    /* QEMU can choose to expose the ROM or not */
    memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);

    /* QEMU can change multi-function devices to single function, or reverse */
    vdev->emulated_config_bits[PCI_HEADER_TYPE] =
                                              PCI_HEADER_TYPE_MULTI_FUNCTION;

A
Alex Williamson 已提交
3581 3582 3583 3584 3585 3586 3587
    /* Restore or clear multifunction, this is always controlled by QEMU */
    if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
        vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
    } else {
        vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
    }

3588 3589 3590 3591 3592 3593 3594 3595
    /*
     * Clear host resource mapping info.  If we choose not to register a
     * BAR, such as might be the case with the option ROM, we can get
     * confusing, unwritable, residual addresses from the host here.
     */
    memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
    memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);

3596
    vfio_pci_size_rom(vdev);
3597 3598 3599

    ret = vfio_early_setup_msix(vdev);
    if (ret) {
3600
        return ret;
3601 3602 3603 3604 3605 3606 3607 3608 3609
    }

    vfio_map_bars(vdev);

    ret = vfio_add_capabilities(vdev);
    if (ret) {
        goto out_teardown;
    }

3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620
    /* QEMU emulates all of MSI & MSIX */
    if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
        memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
               MSIX_CAP_LENGTH);
    }

    if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
        memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
               vdev->msi_cap_size);
    }

3621
    if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
3622
        vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
3623
                                                  vfio_intx_mmap_enable, vdev);
3624
        pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_update_irq);
3625 3626 3627 3628 3629 3630
        ret = vfio_enable_intx(vdev);
        if (ret) {
            goto out_teardown;
        }
    }

3631
    vfio_register_err_notifier(vdev);
3632
    vfio_register_req_notifier(vdev);
3633
    vfio_setup_resetfn(vdev);
A
Alex Williamson 已提交
3634

3635 3636 3637 3638 3639
    return 0;

out_teardown:
    pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
    vfio_teardown_msi(vdev);
3640
    vfio_unregister_bars(vdev);
3641 3642 3643 3644 3645 3646 3647 3648 3649
    return ret;
}

static void vfio_instance_finalize(Object *obj)
{
    PCIDevice *pci_dev = PCI_DEVICE(obj);
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pci_dev);
    VFIOGroup *group = vdev->vbasedev.group;

3650
    vfio_unmap_bars(vdev);
3651
    g_free(vdev->emulated_config_bits);
3652
    g_free(vdev->rom);
3653 3654 3655 3656 3657 3658
    vfio_put_device(vdev);
    vfio_put_group(group);
}

static void vfio_exitfn(PCIDevice *pdev)
{
3659
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
3660

3661
    vfio_unregister_req_notifier(vdev);
3662
    vfio_unregister_err_notifier(vdev);
3663 3664
    pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
    vfio_disable_interrupts(vdev);
3665
    if (vdev->intx.mmap_timer) {
3666
        timer_free(vdev->intx.mmap_timer);
3667
    }
3668
    vfio_teardown_msi(vdev);
3669
    vfio_unregister_bars(vdev);
3670 3671 3672 3673 3674
}

static void vfio_pci_reset(DeviceState *dev)
{
    PCIDevice *pdev = DO_UPCAST(PCIDevice, qdev, dev);
3675
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
3676

3677
    trace_vfio_pci_reset(vdev->vbasedev.name);
A
Alex Williamson 已提交
3678

3679
    vfio_pci_pre_reset(vdev);
3680

3681 3682 3683 3684
    if (vdev->resetfn && !vdev->resetfn(vdev)) {
        goto post_reset;
    }

3685 3686
    if (vdev->vbasedev.reset_works &&
        (vdev->has_flr || !vdev->has_pm_reset) &&
3687
        !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3688
        trace_vfio_pci_reset_flr(vdev->vbasedev.name);
3689
        goto post_reset;
3690 3691
    }

3692 3693 3694 3695
    /* See if we can do our own bus reset */
    if (!vfio_pci_hot_reset_one(vdev)) {
        goto post_reset;
    }
A
Alex Williamson 已提交
3696

3697
    /* If nothing else works and the device supports PM reset, use it */
3698
    if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
3699
        !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3700
        trace_vfio_pci_reset_pm(vdev->vbasedev.name);
3701
        goto post_reset;
3702
    }
A
Alex Williamson 已提交
3703

3704 3705
post_reset:
    vfio_pci_post_reset(vdev);
3706 3707
}

3708 3709 3710
static void vfio_instance_init(Object *obj)
{
    PCIDevice *pci_dev = PCI_DEVICE(obj);
3711
    VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, PCI_DEVICE(obj));
3712 3713 3714 3715 3716 3717

    device_add_bootindex_property(obj, &vdev->bootindex,
                                  "bootindex", NULL,
                                  &pci_dev->qdev, NULL);
}

3718
static Property vfio_pci_dev_properties[] = {
3719 3720
    DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
    DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
3721
                       intx.mmap_timeout, 1100),
3722
    DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
3723
                    VFIO_FEATURE_ENABLE_VGA_BIT, false),
3724 3725
    DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
                    VFIO_FEATURE_ENABLE_REQ_BIT, true),
3726
    DEFINE_PROP_INT32("bootindex", VFIOPCIDevice, bootindex, -1),
3727
    DEFINE_PROP_BOOL("x-mmap", VFIOPCIDevice, vbasedev.allow_mmap, true),
3728 3729
    /*
     * TODO - support passed fds... is this necessary?
3730 3731
     * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
     * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
3732 3733 3734 3735
     */
    DEFINE_PROP_END_OF_LIST(),
};

A
Alex Williamson 已提交
3736 3737 3738 3739
static const VMStateDescription vfio_pci_vmstate = {
    .name = "vfio-pci",
    .unmigratable = 1,
};
3740 3741 3742 3743 3744 3745 3746 3747

static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
    PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);

    dc->reset = vfio_pci_reset;
    dc->props = vfio_pci_dev_properties;
A
Alex Williamson 已提交
3748 3749
    dc->vmsd = &vfio_pci_vmstate;
    dc->desc = "VFIO-based PCI device assignment";
3750
    set_bit(DEVICE_CATEGORY_MISC, dc->categories);
3751 3752 3753 3754
    pdc->init = vfio_initfn;
    pdc->exit = vfio_exitfn;
    pdc->config_read = vfio_pci_read_config;
    pdc->config_write = vfio_pci_write_config;
3755
    pdc->is_express = 1; /* We might be */
3756 3757 3758 3759 3760
}

static const TypeInfo vfio_pci_dev_info = {
    .name = "vfio-pci",
    .parent = TYPE_PCI_DEVICE,
3761
    .instance_size = sizeof(VFIOPCIDevice),
3762
    .class_init = vfio_pci_dev_class_init,
3763
    .instance_init = vfio_instance_init,
3764
    .instance_finalize = vfio_instance_finalize,
3765 3766 3767 3768 3769 3770 3771 3772
};

static void register_vfio_pci_dev_type(void)
{
    type_register_static(&vfio_pci_dev_info);
}

type_init(register_vfio_pci_dev_type)