cpu.c 92.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26 27
#include "sysemu/cpus.h"
#include "topology.h"
28

29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

38
#include "hw/hw.h"
S
Stefan Weil 已提交
39
#if defined(CONFIG_KVM)
40
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
41
#endif
42

43
#include "sysemu/sysemu.h"
44
#include "hw/qdev-properties.h"
45
#include "hw/cpu/icc_bus.h"
46
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
47 48
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
49 50
#endif

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



163 164 165 166 167 168 169 170 171 172 173 174
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
190
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
191
    "ds_cpl", "vmx", "smx", "est",
192
    "tm2", "ssse3", "cid", NULL,
193
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
194
    NULL, "pcid", "dca", "sse4.1|sse4_1",
195
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
196
    "tsc-deadline", "aes", "xsave", "osxsave",
197
    "avx", "f16c", "rdrand", "hypervisor",
198
};
199 200 201 202 203
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
204
static const char *ext2_feature_name[] = {
205 206 207 208 209 210 211
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
212
    NULL, "lm|i64", "3dnowext", "3dnow",
213 214 215 216
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
217
    "3dnowprefetch", "osvw", "ibs", "xop",
218 219 220 221
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
222 223 224
    NULL, NULL, NULL, NULL,
};

225 226 227 228 229 230 231 232 233 234 235
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

236
static const char *kvm_feature_name[] = {
237
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
238
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
239 240 241 242 243 244
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
245 246
};

J
Joerg Roedel 已提交
247 248 249 250 251 252 253 254 255 256 257
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
258
static const char *cpuid_7_0_ebx_feature_name[] = {
259 260
    "fsgsbase", NULL, NULL, "bmi1", "hle", "avx2", NULL, "smep",
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, NULL, NULL,
261
    NULL, NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
262 263 264
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
};

265 266
typedef struct FeatureWordInfo {
    const char **feat_names;
267 268 269 270
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
271 272 273
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
    },
290 291 292 293
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
    },
294 295 296 297 298 299 300 301 302 303
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
304 305 306
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
307
    },
308 309
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
    [R_##reg] = { .name = #reg, .qapi_enum = X86_C_P_U_REGISTER32_##reg }
X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

331 332 333 334 335 336 337
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
338
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
339 340 341 342
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x400, .size = 0x10  },
343
};
344

345 346
const char *get_register_name_32(unsigned int reg)
{
347
    if (reg >= CPU_NB_REGS32) {
348 349
        return NULL;
    }
350
    return x86_reg_info_32[reg].name;
351 352
}

353 354 355 356 357
/* collects per-function cpuid data
 */
typedef struct model_features_t {
    uint32_t *guest_feat;
    uint32_t *host_feat;
358
    FeatureWord feat_word;
359
} model_features_t;
360

361 362 363 364 365
static uint32_t kvm_default_features = (1 << KVM_FEATURE_CLOCKSOURCE) |
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
366
        (1 << KVM_FEATURE_PV_EOI) |
367 368
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT);

369
void disable_kvm_pv_eoi(void)
370
{
371
    kvm_default_features &= ~(1UL << KVM_FEATURE_PV_EOI);
372 373
}

374 375
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
376 377
{
#if defined(CONFIG_KVM)
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
#else
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
#endif

397
    if (eax)
398
        *eax = vec[0];
399
    if (ebx)
400
        *ebx = vec[1];
401
    if (ecx)
402
        *ecx = vec[2];
403
    if (edx)
404
        *edx = vec[3];
405 406
#endif
}
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
static int sstrcmp(const char *s1, const char *e1, const char *s2,
    const char *e2)
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
453
 * *pval and return true, otherwise return false
454
 */
455 456
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
457 458 459
{
    uint32_t mask;
    const char **ppc;
460
    bool found = false;
461

462
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
463 464
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
465
            found = true;
466
        }
467 468
    }
    return found;
469 470
}

471 472
static void add_flagname_to_bitmaps(const char *flagname,
                                    FeatureWordArray words)
473
{
474 475 476 477 478 479 480 481 482 483 484
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
        fprintf(stderr, "CPU feature %s not found\n", flagname);
    }
485 486 487 488 489
}

typedef struct x86_def_t {
    const char *name;
    uint32_t level;
490 491
    uint32_t xlevel;
    uint32_t xlevel2;
492 493
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
494 495 496
    int family;
    int model;
    int stepping;
497
    FeatureWordArray features;
498
    char model_id[48];
499
    bool cache_info_passthrough;
500 501 502 503 504 505 506 507 508 509 510 511 512 513
} x86_def_t;

#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

514 515 516 517 518
#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
519 520 521 522 523
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64)
          CPUID_PSE36 (needed for Solaris) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
524 525 526
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
527
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
528
          /* missing:
529 530 531
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
532 533
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
534
          CPUID_EXT_RDRAND */
535
#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
536 537
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT)
538 539
          /* missing:
          CPUID_EXT2_PDPE1GB */
540 541
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
J
Joerg Roedel 已提交
542
#define TCG_SVM_FEATURES 0
R
Richard Henderson 已提交
543
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP \
544
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
R
Richard Henderson 已提交
545
          /* missing:
R
Richard Henderson 已提交
546 547
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
548
          CPUID_7_0_EBX_RDSEED */
549

550
/* built-in CPU model definitions
551 552 553 554 555
 */
static x86_def_t builtin_x86_defs[] = {
    {
        .name = "qemu64",
        .level = 4,
556
        .vendor = CPUID_VENDOR_AMD,
557
        .family = 6,
558
        .model = 6,
559
        .stepping = 3,
560
        .features[FEAT_1_EDX] =
561
            PPRO_FEATURES |
562 563
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
564
        .features[FEAT_1_ECX] =
565
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
566
        .features[FEAT_8000_0001_EDX] =
567
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
568
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
569
        .features[FEAT_8000_0001_ECX] =
570
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
571 572 573 574 575 576
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
577
        .vendor = CPUID_VENDOR_AMD,
578 579 580
        .family = 16,
        .model = 2,
        .stepping = 3,
581
        .features[FEAT_1_EDX] =
582
            PPRO_FEATURES |
583
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
584
            CPUID_PSE36 | CPUID_VME | CPUID_HT,
585
        .features[FEAT_1_ECX] =
586
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
587
            CPUID_EXT_POPCNT,
588
        .features[FEAT_8000_0001_EDX] =
589
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
590 591
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
592
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
593 594 595 596
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
597
        .features[FEAT_8000_0001_ECX] =
598
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
599
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
600
        .features[FEAT_SVM] =
601
            CPUID_SVM_NPT | CPUID_SVM_LBRV,
602 603 604 605 606 607
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
608
        .vendor = CPUID_VENDOR_INTEL,
609 610 611
        .family = 6,
        .model = 15,
        .stepping = 11,
612
        .features[FEAT_1_EDX] =
613
            PPRO_FEATURES |
614
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
615 616
            CPUID_PSE36 | CPUID_VME | CPUID_DTS | CPUID_ACPI | CPUID_SS |
            CPUID_HT | CPUID_TM | CPUID_PBE,
617
        .features[FEAT_1_ECX] =
618
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
619 620
            CPUID_EXT_DTES64 | CPUID_EXT_DSCPL | CPUID_EXT_VMX | CPUID_EXT_EST |
            CPUID_EXT_TM2 | CPUID_EXT_CX16 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
621
        .features[FEAT_8000_0001_EDX] =
622
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
623
        .features[FEAT_8000_0001_ECX] =
624
            CPUID_EXT3_LAHF_LM,
625 626 627 628 629 630
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
631
        .vendor = CPUID_VENDOR_INTEL,
632 633 634 635
        .family = 15,
        .model = 6,
        .stepping = 1,
        /* Missing: CPUID_VME, CPUID_HT */
636
        .features[FEAT_1_EDX] =
637
            PPRO_FEATURES |
638 639 640
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
641
        .features[FEAT_1_ECX] =
642
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
643
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
644
        .features[FEAT_8000_0001_EDX] =
645
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
646 647 648 649 650
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
651
        .features[FEAT_8000_0001_ECX] =
652
            0,
653 654 655 656 657 658
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
659
        .vendor = CPUID_VENDOR_INTEL,
660
        .family = 6,
661
        .model = 6,
662
        .stepping = 3,
663
        .features[FEAT_1_EDX] =
664
            PPRO_FEATURES,
665
        .features[FEAT_1_ECX] =
666
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
667
        .xlevel = 0x80000004,
668
    },
669 670 671
    {
        .name = "kvm32",
        .level = 5,
672
        .vendor = CPUID_VENDOR_INTEL,
673 674 675
        .family = 15,
        .model = 6,
        .stepping = 1,
676
        .features[FEAT_1_EDX] =
677
            PPRO_FEATURES |
678
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
679
        .features[FEAT_1_ECX] =
680
            CPUID_EXT_SSE3,
681
        .features[FEAT_8000_0001_EDX] =
682
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
683
        .features[FEAT_8000_0001_ECX] =
684
            0,
685 686 687
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
688 689 690
    {
        .name = "coreduo",
        .level = 10,
691
        .vendor = CPUID_VENDOR_INTEL,
692 693 694
        .family = 6,
        .model = 14,
        .stepping = 8,
695
        .features[FEAT_1_EDX] =
696
            PPRO_FEATURES | CPUID_VME |
697 698
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_DTS | CPUID_ACPI |
            CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
699
        .features[FEAT_1_ECX] =
700
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_VMX |
701
            CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
702
        .features[FEAT_8000_0001_EDX] =
703
            CPUID_EXT2_NX,
704 705 706 707 708
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
709
        .level = 1,
710
        .vendor = CPUID_VENDOR_INTEL,
711
        .family = 4,
712
        .model = 8,
713
        .stepping = 0,
714
        .features[FEAT_1_EDX] =
715
            I486_FEATURES,
716 717 718 719 720
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
721
        .vendor = CPUID_VENDOR_INTEL,
722 723 724
        .family = 5,
        .model = 4,
        .stepping = 3,
725
        .features[FEAT_1_EDX] =
726
            PENTIUM_FEATURES,
727 728 729 730 731
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
732
        .vendor = CPUID_VENDOR_INTEL,
733 734 735
        .family = 6,
        .model = 5,
        .stepping = 2,
736
        .features[FEAT_1_EDX] =
737
            PENTIUM2_FEATURES,
738 739 740 741 742
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
743
        .vendor = CPUID_VENDOR_INTEL,
744 745 746
        .family = 6,
        .model = 7,
        .stepping = 3,
747
        .features[FEAT_1_EDX] =
748
            PENTIUM3_FEATURES,
749 750 751 752 753
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
754
        .vendor = CPUID_VENDOR_AMD,
755 756 757
        .family = 6,
        .model = 2,
        .stepping = 3,
758
        .features[FEAT_1_EDX] =
759
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
760
            CPUID_MCA,
761
        .features[FEAT_8000_0001_EDX] =
762
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
763
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
764 765 766 767 768 769
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
770
        .vendor = CPUID_VENDOR_INTEL,
771 772 773
        .family = 6,
        .model = 28,
        .stepping = 2,
774
        .features[FEAT_1_EDX] =
775
            PPRO_FEATURES |
776 777
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME | CPUID_DTS |
            CPUID_ACPI | CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
778
            /* Some CPUs got no CPUID_SEP */
779
        .features[FEAT_1_ECX] =
780
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
781 782
            CPUID_EXT_DSCPL | CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR |
            CPUID_EXT_MOVBE,
783
        .features[FEAT_8000_0001_EDX] =
784
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
785
            CPUID_EXT2_NX,
786
        .features[FEAT_8000_0001_ECX] =
787
            CPUID_EXT3_LAHF_LM,
788 789 790
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
791 792
    {
        .name = "Conroe",
793
        .level = 4,
794
        .vendor = CPUID_VENDOR_INTEL,
795
        .family = 6,
796
        .model = 15,
797
        .stepping = 3,
798
        .features[FEAT_1_EDX] =
799
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
800 801 802 803
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
804
        .features[FEAT_1_ECX] =
805
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
806
        .features[FEAT_8000_0001_EDX] =
807
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
808
        .features[FEAT_8000_0001_ECX] =
809
            CPUID_EXT3_LAHF_LM,
810 811 812 813 814
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
815
        .level = 4,
816
        .vendor = CPUID_VENDOR_INTEL,
817
        .family = 6,
818
        .model = 23,
819
        .stepping = 3,
820
        .features[FEAT_1_EDX] =
821
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
822 823 824 825
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
826
        .features[FEAT_1_ECX] =
827
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
828
             CPUID_EXT_SSE3,
829
        .features[FEAT_8000_0001_EDX] =
830
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
831
        .features[FEAT_8000_0001_ECX] =
832
            CPUID_EXT3_LAHF_LM,
833 834 835 836 837
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
838
        .level = 4,
839
        .vendor = CPUID_VENDOR_INTEL,
840
        .family = 6,
841
        .model = 26,
842
        .stepping = 3,
843
        .features[FEAT_1_EDX] =
844
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
845 846 847 848
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
849
        .features[FEAT_1_ECX] =
850
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
851
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
852
        .features[FEAT_8000_0001_EDX] =
853
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
854
        .features[FEAT_8000_0001_ECX] =
855
            CPUID_EXT3_LAHF_LM,
856 857 858 859 860 861
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
862
        .vendor = CPUID_VENDOR_INTEL,
863 864 865
        .family = 6,
        .model = 44,
        .stepping = 1,
866
        .features[FEAT_1_EDX] =
867
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
868 869 870 871
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
872
        .features[FEAT_1_ECX] =
873
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
874
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
875
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
876
        .features[FEAT_8000_0001_EDX] =
877
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
878
        .features[FEAT_8000_0001_ECX] =
879
            CPUID_EXT3_LAHF_LM,
880 881 882 883 884 885
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
886
        .vendor = CPUID_VENDOR_INTEL,
887 888 889
        .family = 6,
        .model = 42,
        .stepping = 1,
890
        .features[FEAT_1_EDX] =
891
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
892 893 894 895
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
896
        .features[FEAT_1_ECX] =
897
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
898 899 900 901
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
             CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
902
        .features[FEAT_8000_0001_EDX] =
903
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
904
             CPUID_EXT2_SYSCALL,
905
        .features[FEAT_8000_0001_ECX] =
906
            CPUID_EXT3_LAHF_LM,
907 908 909
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
910 911 912
    {
        .name = "Haswell",
        .level = 0xd,
913
        .vendor = CPUID_VENDOR_INTEL,
914 915 916
        .family = 6,
        .model = 60,
        .stepping = 1,
917
        .features[FEAT_1_EDX] =
918
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
919
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
920
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
921 922
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
923
        .features[FEAT_1_ECX] =
924
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
925 926 927 928 929
             CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
             CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
             CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
             CPUID_EXT_PCID,
930
        .features[FEAT_8000_0001_EDX] =
931
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
932
             CPUID_EXT2_SYSCALL,
933
        .features[FEAT_8000_0001_ECX] =
934
            CPUID_EXT3_LAHF_LM,
935
        .features[FEAT_7_0_EBX] =
936
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
937 938 939 940 941 942
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
943 944 945
    {
        .name = "Opteron_G1",
        .level = 5,
946
        .vendor = CPUID_VENDOR_AMD,
947 948 949
        .family = 15,
        .model = 6,
        .stepping = 1,
950
        .features[FEAT_1_EDX] =
951
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
952 953 954 955
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
956
        .features[FEAT_1_ECX] =
957
            CPUID_EXT_SSE3,
958
        .features[FEAT_8000_0001_EDX] =
959
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
960 961 962 963 964 965 966 967 968 969 970
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
971
        .vendor = CPUID_VENDOR_AMD,
972 973 974
        .family = 15,
        .model = 6,
        .stepping = 1,
975
        .features[FEAT_1_EDX] =
976
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
977 978 979 980
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
981
        .features[FEAT_1_ECX] =
982
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
983
        .features[FEAT_8000_0001_EDX] =
984
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
985 986 987 988 989 990
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
991
        .features[FEAT_8000_0001_ECX] =
992
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
993 994 995 996 997 998
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
999
        .vendor = CPUID_VENDOR_AMD,
1000 1001 1002
        .family = 15,
        .model = 6,
        .stepping = 1,
1003
        .features[FEAT_1_EDX] =
1004
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1005 1006 1007 1008
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1009
        .features[FEAT_1_ECX] =
1010
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1011
             CPUID_EXT_SSE3,
1012
        .features[FEAT_8000_0001_EDX] =
1013
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1014 1015 1016 1017 1018 1019
             CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
             CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
             CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
             CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
             CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
             CPUID_EXT2_DE | CPUID_EXT2_FPU,
1020
        .features[FEAT_8000_0001_ECX] =
1021
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1022 1023 1024 1025 1026 1027 1028
             CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1029
        .vendor = CPUID_VENDOR_AMD,
1030 1031 1032
        .family = 21,
        .model = 1,
        .stepping = 2,
1033
        .features[FEAT_1_EDX] =
1034
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1035 1036 1037 1038
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1039
        .features[FEAT_1_ECX] =
1040
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1041 1042 1043
             CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
             CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
             CPUID_EXT_SSE3,
1044
        .features[FEAT_8000_0001_EDX] =
1045
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1046 1047 1048 1049 1050 1051
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1052
        .features[FEAT_8000_0001_ECX] =
1053
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1054 1055 1056 1057 1058 1059
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1060 1061 1062
    {
        .name = "Opteron_G5",
        .level = 0xd,
1063
        .vendor = CPUID_VENDOR_AMD,
1064 1065 1066
        .family = 21,
        .model = 2,
        .stepping = 0,
1067
        .features[FEAT_1_EDX] =
1068
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1069 1070 1071 1072
             CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
             CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
             CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
             CPUID_DE | CPUID_FP87,
1073
        .features[FEAT_1_ECX] =
1074
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1075 1076 1077
             CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
             CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
             CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1078
        .features[FEAT_8000_0001_EDX] =
1079
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1080 1081 1082 1083 1084 1085
             CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
             CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
             CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
             CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
             CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
             CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1086
        .features[FEAT_8000_0001_ECX] =
1087
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1088 1089 1090 1091 1092 1093
             CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
             CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
             CPUID_EXT3_LAHF_LM,
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1094 1095
};

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
    x86_def_t *def;
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1122
#ifdef CONFIG_KVM
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}
1137
#endif
1138

1139 1140 1141 1142 1143 1144
/* Fill a x86_def_t struct with information about the host CPU, and
 * the CPU features supported by the host hardware + host kernel
 *
 * This function may be called only if KVM is enabled.
 */
static void kvm_cpu_fill_host(x86_def_t *x86_cpu_def)
1145
{
1146
#ifdef CONFIG_KVM
1147
    KVMState *s = kvm_state;
1148 1149
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1150 1151
    assert(kvm_enabled());

1152
    x86_cpu_def->name = "host";
1153
    x86_cpu_def->cache_info_passthrough = true;
1154
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1155
    x86_cpu_vendor_words2str(x86_cpu_def->vendor, ebx, edx, ecx);
1156 1157 1158 1159 1160 1161

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
    x86_cpu_def->family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    x86_cpu_def->model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    x86_cpu_def->stepping = eax & 0x0F;

1162
    x86_cpu_def->level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
1163 1164 1165 1166 1167 1168
    x86_cpu_def->xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    x86_cpu_def->xlevel2 =
        kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);

    cpu_x86_fill_model_id(x86_cpu_def->model_id);

1169 1170 1171 1172 1173 1174 1175
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        x86_cpu_def->features[w] =
            kvm_arch_get_supported_cpuid(s, wi->cpuid_eax, wi->cpuid_ecx,
                                         wi->cpuid_reg);
    }
1176

1177
#endif /* CONFIG_KVM */
1178 1179
}

1180
static int unavailable_host_feature(FeatureWordInfo *f, uint32_t mask)
1181 1182 1183 1184 1185
{
    int i;

    for (i = 0; i < 32; ++i)
        if (1 << i & mask) {
1186
            const char *reg = get_register_name_32(f->cpuid_reg);
1187 1188 1189
            assert(reg);
            fprintf(stderr, "warning: host doesn't support requested feature: "
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1190 1191 1192
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1193 1194 1195 1196 1197
            break;
        }
    return 0;
}

1198 1199 1200
/* Check if all requested cpu flags are making their way to the guest
 *
 * Returns 0 if all flags are supported by the host, non-zero otherwise.
1201 1202
 *
 * This function may be called only if KVM is enabled.
1203
 */
1204
static int kvm_check_features_against_host(X86CPU *cpu)
1205
{
1206
    CPUX86State *env = &cpu->env;
1207 1208 1209 1210
    x86_def_t host_def;
    uint32_t mask;
    int rv, i;
    struct model_features_t ft[] = {
1211 1212
        {&env->features[FEAT_1_EDX],
            &host_def.features[FEAT_1_EDX],
1213
            FEAT_1_EDX },
1214 1215
        {&env->features[FEAT_1_ECX],
            &host_def.features[FEAT_1_ECX],
1216
            FEAT_1_ECX },
1217 1218
        {&env->features[FEAT_8000_0001_EDX],
            &host_def.features[FEAT_8000_0001_EDX],
1219
            FEAT_8000_0001_EDX },
1220 1221
        {&env->features[FEAT_8000_0001_ECX],
            &host_def.features[FEAT_8000_0001_ECX],
1222
            FEAT_8000_0001_ECX },
1223 1224
        {&env->features[FEAT_C000_0001_EDX],
            &host_def.features[FEAT_C000_0001_EDX],
1225
            FEAT_C000_0001_EDX },
1226 1227
        {&env->features[FEAT_7_0_EBX],
            &host_def.features[FEAT_7_0_EBX],
1228
            FEAT_7_0_EBX },
1229 1230
        {&env->features[FEAT_SVM],
            &host_def.features[FEAT_SVM],
1231
            FEAT_SVM },
1232 1233
        {&env->features[FEAT_KVM],
            &host_def.features[FEAT_KVM],
1234
            FEAT_KVM },
1235
    };
1236

1237 1238 1239
    assert(kvm_enabled());

    kvm_cpu_fill_host(&host_def);
1240 1241 1242 1243
    for (rv = 0, i = 0; i < ARRAY_SIZE(ft); ++i) {
        FeatureWord w = ft[i].feat_word;
        FeatureWordInfo *wi = &feature_word_info[w];
        for (mask = 1; mask; mask <<= 1) {
1244
            if (*ft[i].guest_feat & mask &&
1245
                !(*ft[i].host_feat & mask)) {
1246 1247 1248 1249 1250
                unavailable_host_feature(wi, mask);
                rv = 1;
            }
        }
    }
1251 1252 1253
    return rv;
}

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1268 1269
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1270
{
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1287
    env->cpuid_version &= ~0xff00f00;
1288 1289
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1290
    } else {
1291
        env->cpuid_version |= value << 8;
1292 1293 1294
    }
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1307 1308
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1309
{
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1326
    env->cpuid_version &= ~0xf00f0;
1327
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1328 1329
}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1342 1343 1344
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1345
{
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1362
    env->cpuid_version &= ~0xf;
1363
    env->cpuid_version |= value & 0xf;
1364 1365
}

1366 1367 1368 1369 1370
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1371
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1372 1373 1374 1375 1376 1377 1378
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1379
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1380 1381
}

1382 1383 1384 1385 1386
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1387
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1388 1389 1390 1391 1392 1393 1394
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1395
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1396 1397
}

1398 1399 1400 1401 1402 1403
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1404
    value = (char *)g_malloc(CPUID_VENDOR_SZ + 1);
1405 1406
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1417
    if (strlen(value) != CPUID_VENDOR_SZ) {
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1448 1449
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1450
{
1451 1452
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1453 1454 1455 1456 1457 1458
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1459
    memset(env->cpuid_model, 0, 48);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1485
    const int64_t max = INT64_MAX;
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
    int64_t value;

    visit_type_int(v, &value, name, errp);
    if (error_is_set(errp)) {
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->env.cpuid_apic_id;

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1514
    DeviceState *dev = DEVICE(obj);
1515 1516 1517 1518 1519
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1520 1521 1522 1523 1524 1525
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

    if ((value != cpu->env.cpuid_apic_id) && cpu_exists(value)) {
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
    cpu->env.cpuid_apic_id = value;
}

1545
/* Generic getter for "feature-words" and "filtered-features" properties */
1546 1547 1548
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1549
    uint32_t *array = (uint32_t *)opaque;
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1563
        qwi->features = array[w];
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                  " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                  object_get_typename(obj), name ? name : "null",
                  value, min, max);
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1615 1616
static int cpu_x86_find_by_name(X86CPU *cpu, x86_def_t *x86_cpu_def,
                                const char *name)
1617 1618
{
    x86_def_t *def;
1619
    int i;
1620

1621 1622
    if (name == NULL) {
        return -1;
1623
    }
1624
    if (kvm_enabled() && strcmp(name, "host") == 0) {
1625
        kvm_cpu_fill_host(x86_cpu_def);
1626
        object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1627
        return 0;
1628 1629
    }

1630 1631
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1632 1633
        if (strcmp(name, def->name) == 0) {
            memcpy(x86_cpu_def, def, sizeof(*def));
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
            /* sysenter isn't supported in compatibility mode on AMD,
             * syscall isn't supported in compatibility mode on Intel.
             * Normally we advertise the actual CPU vendor, but you can
             * override this using the 'vendor' property if you want to use
             * KVM's sysenter/syscall emulation in compatibility mode and
             * when doing cross vendor migration
             */
            if (kvm_enabled()) {
                uint32_t  ebx = 0, ecx = 0, edx = 0;
                host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
                x86_cpu_vendor_words2str(x86_cpu_def->vendor, ebx, edx, ecx);
            }
1646 1647 1648 1649 1650
            return 0;
        }
    }

    return -1;
1651 1652
}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1663 1664
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1665
static void cpu_x86_parse_featurestr(X86CPU *cpu, char *features, Error **errp)
1666 1667 1668
{
    char *featurestr; /* Single 'key=value" string being parsed */
    /* Features to be added */
1669
    FeatureWordArray plus_features = { 0 };
1670
    /* Features to be removed */
1671
    FeatureWordArray minus_features = { 0 };
1672
    uint32_t numvalue;
1673
    CPUX86State *env = &cpu->env;
1674 1675

    featurestr = features ? strtok(features, ",") : NULL;
1676 1677 1678 1679

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1680
            add_flagname_to_bitmaps(featurestr + 1, plus_features);
1681
        } else if (featurestr[0] == '-') {
1682
            add_flagname_to_bitmaps(featurestr + 1, minus_features);
1683 1684
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1685
            feat2prop(featurestr);
1686
            if (!strcmp(featurestr, "xlevel")) {
1687
                char *err;
1688 1689
                char num[32];

1690 1691
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1692
                    error_setg(errp, "bad numerical value %s", val);
1693
                    goto out;
1694 1695
                }
                if (numvalue < 0x80000000) {
1696 1697
                    fprintf(stderr, "xlevel value shall always be >= 0x80000000"
                            ", fixup will be removed in future versions\n");
A
Aurelien Jarno 已提交
1698
                    numvalue += 0x80000000;
1699
                }
1700 1701
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
                object_property_parse(OBJECT(cpu), num, featurestr, errp);
1702
            } else if (!strcmp(featurestr, "tsc-freq")) {
1703 1704
                int64_t tsc_freq;
                char *err;
1705
                char num[32];
1706 1707 1708

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1709
                if (tsc_freq < 0 || *err) {
1710
                    error_setg(errp, "bad numerical value %s", val);
1711
                    goto out;
1712
                }
1713 1714
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
                object_property_parse(OBJECT(cpu), num, "tsc-frequency", errp);
1715
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1716
                char *err;
1717
                const int min = 0xFFF;
1718
                char num[32];
1719 1720
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1721
                    error_setg(errp, "bad numerical value %s", val);
1722
                    goto out;
1723
                }
1724 1725 1726 1727 1728 1729
                if (numvalue < min) {
                    fprintf(stderr, "hv-spinlocks value shall always be >= 0x%x"
                            ", fixup will be removed in future versions\n",
                            min);
                    numvalue = min;
                }
1730 1731
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
                object_property_parse(OBJECT(cpu), num, featurestr, errp);
1732
            } else {
1733
                object_property_parse(OBJECT(cpu), val, featurestr, errp);
1734 1735
            }
        } else {
1736 1737
            feat2prop(featurestr);
            object_property_parse(OBJECT(cpu), "on", featurestr, errp);
1738 1739 1740
        }
        if (error_is_set(errp)) {
            goto out;
1741 1742 1743
        }
        featurestr = strtok(NULL, ",");
    }
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
    env->features[FEAT_1_EDX] |= plus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] |= plus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] |= plus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] |= plus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] |= plus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] |= plus_features[FEAT_KVM];
    env->features[FEAT_SVM] |= plus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] |= plus_features[FEAT_7_0_EBX];
    env->features[FEAT_1_EDX] &= ~minus_features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] &= ~minus_features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] &= ~minus_features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] &= ~minus_features[FEAT_8000_0001_ECX];
    env->features[FEAT_C000_0001_EDX] &= ~minus_features[FEAT_C000_0001_EDX];
    env->features[FEAT_KVM] &= ~minus_features[FEAT_KVM];
    env->features[FEAT_SVM] &= ~minus_features[FEAT_SVM];
    env->features[FEAT_7_0_EBX] &= ~minus_features[FEAT_7_0_EBX];
1760

1761 1762
out:
    return;
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
}

/* generate a composite string into buf of all cpuid names in featureset
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
 * if flags, suppress names undefined in featureset.
 */
static void listflags(char *buf, int bufsize, uint32_t fbits,
    const char **featureset, uint32_t flags)
{
    const char **p = &featureset[31];
    char *q, *b, bit;
    int nc;

    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
    *buf = '\0';
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
        if (fbits & 1 << bit && (*p || !flags)) {
            if (*p)
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
            else
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
            if (bufsize <= nc) {
                if (b) {
                    memcpy(b, "...", sizeof("..."));
                }
                return;
            }
            q += nc;
            bufsize -= nc;
        }
}

P
Peter Maydell 已提交
1795 1796
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1797 1798 1799
{
    x86_def_t *def;
    char buf[256];
1800
    int i;
1801

1802 1803
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1804
        snprintf(buf, sizeof(buf), "%s", def->name);
1805
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1806
    }
1807 1808 1809 1810 1811 1812
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1813
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1814 1815 1816 1817 1818 1819
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

        listflags(buf, sizeof(buf), (uint32_t)~0, fw->feat_names, 1);
        (*cpu_fprintf)(f, "  %s\n", buf);
    }
1820 1821
}

1822
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1823 1824 1825
{
    CpuDefinitionInfoList *cpu_list = NULL;
    x86_def_t *def;
1826
    int i;
1827

1828
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1829 1830 1831
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1832
        def = &builtin_x86_defs[i];
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1845 1846 1847 1848 1849
#ifdef CONFIG_KVM
static void filter_features_for_kvm(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;
1850
    FeatureWord w;
1851

1852 1853
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
1854 1855 1856 1857 1858 1859
        uint32_t host_feat = kvm_arch_get_supported_cpuid(s, wi->cpuid_eax,
                                                             wi->cpuid_ecx,
                                                             wi->cpuid_reg);
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
1860
    }
1861 1862 1863
}
#endif

1864
static void cpu_x86_register(X86CPU *cpu, const char *name, Error **errp)
1865
{
1866
    CPUX86State *env = &cpu->env;
1867 1868
    x86_def_t def1, *def = &def1;

1869 1870
    memset(def, 0, sizeof(*def));

1871
    if (cpu_x86_find_by_name(cpu, def, name) < 0) {
1872 1873
        error_setg(errp, "Unable to find CPU definition: %s", name);
        return;
1874 1875
    }

1876
    if (kvm_enabled()) {
1877
        def->features[FEAT_KVM] |= kvm_default_features;
1878
    }
1879
    def->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
1880

1881 1882 1883 1884 1885
    object_property_set_str(OBJECT(cpu), def->vendor, "vendor", errp);
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
1886 1887 1888 1889
    env->features[FEAT_1_EDX] = def->features[FEAT_1_EDX];
    env->features[FEAT_1_ECX] = def->features[FEAT_1_ECX];
    env->features[FEAT_8000_0001_EDX] = def->features[FEAT_8000_0001_EDX];
    env->features[FEAT_8000_0001_ECX] = def->features[FEAT_8000_0001_ECX];
1890
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
1891 1892 1893 1894
    env->features[FEAT_KVM] = def->features[FEAT_KVM];
    env->features[FEAT_SVM] = def->features[FEAT_SVM];
    env->features[FEAT_C000_0001_EDX] = def->features[FEAT_C000_0001_EDX];
    env->features[FEAT_7_0_EBX] = def->features[FEAT_7_0_EBX];
1895
    env->cpuid_xlevel2 = def->xlevel2;
1896
    cpu->cache_info_passthrough = def->cache_info_passthrough;
1897

1898
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
1899 1900
}

1901 1902
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
1903
{
1904 1905 1906
    X86CPU *cpu = NULL;
    gchar **model_pieces;
    char *name, *features;
1907
    char *typename;
1908 1909
    Error *error = NULL;

1910 1911 1912 1913 1914 1915 1916 1917
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

1918
    cpu = X86_CPU(object_new(TYPE_X86_CPU));
1919 1920 1921 1922 1923 1924 1925 1926
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
1927

1928 1929 1930 1931 1932
    cpu_x86_register(cpu, name, &error);
    if (error) {
        goto out;
    }

1933 1934 1935 1936 1937 1938 1939 1940
    /* Emulate per-model subclasses for global properties */
    typename = g_strdup_printf("%s-" TYPE_X86_CPU, name);
    qdev_prop_set_globals_for_type(DEVICE(cpu), typename, &error);
    g_free(typename);
    if (error) {
        goto out;
    }

1941 1942 1943
    cpu_x86_parse_featurestr(cpu, features, &error);
    if (error) {
        goto out;
1944 1945
    }

1946
out:
1947 1948 1949 1950 1951
    if (error != NULL) {
        error_propagate(errp, error);
        object_unref(OBJECT(cpu));
        cpu = NULL;
    }
1952 1953 1954 1955 1956 1957 1958 1959 1960
    g_strfreev(model_pieces);
    return cpu;
}

X86CPU *cpu_x86_init(const char *cpu_model)
{
    Error *error = NULL;
    X86CPU *cpu;

1961
    cpu = cpu_x86_create(cpu_model, NULL, &error);
1962
    if (error) {
1963 1964 1965
        goto out;
    }

1966 1967
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);

1968 1969
out:
    if (error) {
1970
        error_report("%s", error_get_pretty(error));
1971
        error_free(error);
1972 1973 1974 1975
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
1976 1977 1978 1979
    }
    return cpu;
}

1980 1981
#if !defined(CONFIG_USER_ONLY)

1982 1983
void cpu_clear_apic_feature(CPUX86State *env)
{
1984
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
1985 1986
}

1987 1988
#endif /* !CONFIG_USER_ONLY */

1989
/* Initialize list of CPU models, filling some non-static fields if necessary
1990 1991 1992
 */
void x86_cpudef_setup(void)
{
1993 1994
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
1995 1996

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
1997
        x86_def_t *def = &builtin_x86_defs[i];
1998 1999

        /* Look for specific "cpudef" models that */
2000
        /* have the QEMU version in .model_id */
2001
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2002 2003 2004 2005 2006
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2007 2008 2009
                break;
            }
        }
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
    }
}

static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
                             uint32_t *ecx, uint32_t *edx)
{
    *ebx = env->cpuid_vendor1;
    *edx = env->cpuid_vendor2;
    *ecx = env->cpuid_vendor3;
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2025 2026 2027
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2028 2029
    /* test if maximum index reached */
    if (index & 0x80000000) {
2030 2031 2032 2033 2034 2035 2036 2037 2038
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2039 2040 2041 2042 2043
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2044 2045
            }
        }
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
        get_cpuid_vendor(env, ebx, ecx, edx);
        break;
    case 1:
        *eax = env->cpuid_version;
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2059 2060
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2061 2062
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2063 2064 2065 2066 2067
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2068 2069 2070 2071
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2072
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2073 2074
        *ebx = 0;
        *ecx = 0;
2075 2076 2077
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2078 2079 2080
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2081 2082
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2083
            *eax &= ~0xFC000000;
2084
        } else {
A
Aurelien Jarno 已提交
2085
            *eax = 0;
2086
            switch (count) {
2087
            case 0: /* L1 dcache info */
2088 2089 2090 2091 2092 2093 2094 2095
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2096 2097
                break;
            case 1: /* L1 icache info */
2098 2099 2100 2101 2102 2103 2104 2105
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2106 2107
                break;
            case 2: /* L2 cache info */
2108 2109 2110
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2111 2112
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2113
                }
2114 2115 2116 2117 2118
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2119 2120 2121 2122 2123 2124 2125
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2126 2127 2128 2129 2130 2131
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2148
    case 7:
2149 2150 2151
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2152
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2153 2154
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2155 2156 2157 2158 2159 2160 2161
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2162 2163 2164 2165 2166 2167 2168 2169 2170
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2171
        if (kvm_enabled() && cpu->enable_pmu) {
2172
            KVMState *s = cs->kvm_state;
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2184
        break;
2185 2186 2187 2188 2189
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2190
        /* Processor Extended State */
2191 2192 2193 2194 2195
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2196 2197
            break;
        }
2198 2199 2200
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2201

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
            *eax = kvm_arch_get_supported_cpuid(s, 0xd, 1, R_EAX);
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2224 2225
                *eax = esa->size;
                *ebx = esa->offset;
2226
            }
S
Sheng Yang 已提交
2227 2228
        }
        break;
2229
    }
2230 2231 2232 2233 2234 2235 2236 2237 2238
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2239 2240
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2241 2242 2243 2244 2245

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2246
        if (cs->nr_cores * cs->nr_threads > 1) {
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
            uint32_t tebx, tecx, tedx;
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
            if (tebx != CPUID_VENDOR_INTEL_1 ||
                tedx != CPUID_VENDOR_INTEL_2 ||
                tecx != CPUID_VENDOR_INTEL_3) {
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2266 2267 2268 2269
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2270 2271 2272 2273 2274 2275 2276 2277
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2278 2279 2280
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2281 2282 2283 2284
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2299 2300 2301 2302
        break;
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2303
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2304 2305
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2306
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2307
        } else {
2308
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2309
                *eax = 0x00000024; /* 36 bits physical */
2310
            } else {
2311
                *eax = 0x00000020; /* 32 bits physical */
2312
            }
2313 2314 2315 2316
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2317 2318
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2319 2320 2321
        }
        break;
    case 0x8000000A:
2322
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2323 2324 2325
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2326
            *edx = env->features[FEAT_SVM]; /* optional features */
2327 2328 2329 2330 2331 2332
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2333
        break;
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2345
        *edx = env->features[FEAT_C000_0001_EDX];
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2356 2357 2358 2359 2360 2361 2362 2363 2364
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2365 2366 2367 2368 2369 2370 2371

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2372 2373
    int i;

A
Andreas Färber 已提交
2374 2375
    xcc->parent_reset(s);

A
Andreas Färber 已提交
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431

    memset(env, 0, offsetof(CPUX86State, breakpoints));

    tlb_flush(env, 1);

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
    env->fpuc = 0x37f;

    env->mxcsr = 0x1f80;
2432
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2433 2434 2435 2436 2437 2438 2439 2440 2441

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
    cpu_breakpoint_remove_all(env, BP_CPU);
    cpu_watchpoint_remove_all(env, BP_CPU);
2442

2443 2444 2445
    env->tsc_adjust = 0;
    env->tsc = 0;

2446 2447
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2448
    if (s->cpu_index == 0) {
2449
        apic_designate_bsp(cpu->apic_state);
2450 2451
    }

2452
    s->halted = !cpu_is_bsp(cpu);
2453
#endif
A
Andreas Färber 已提交
2454 2455
}

2456 2457 2458
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2459
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2460
}
2461 2462 2463 2464 2465 2466 2467

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2468 2469
#endif

A
Andreas Färber 已提交
2470 2471 2472 2473 2474 2475
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2476
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2477 2478 2479 2480 2481 2482 2483 2484 2485
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2486
#ifndef CONFIG_USER_ONLY
2487
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2488 2489
{
    CPUX86State *env = &cpu->env;
2490
    DeviceState *dev = DEVICE(cpu);
2491
    APICCommonState *apic;
2492 2493 2494 2495 2496 2497 2498 2499
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2500 2501
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2502 2503 2504 2505 2506
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2507 2508
                              OBJECT(cpu->apic_state), NULL);
    qdev_prop_set_uint8(cpu->apic_state, "id", env->cpuid_apic_id);
2509
    /* TODO: convert to link<> */
2510
    apic = APIC_COMMON(cpu->apic_state);
2511
    apic->cpu = cpu;
2512 2513 2514 2515
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2516
    if (cpu->apic_state == NULL) {
2517 2518
        return;
    }
2519

2520
    if (qdev_init(cpu->apic_state)) {
2521
        error_setg(errp, "APIC device '%s' could not be initialized",
2522
                   object_get_typename(OBJECT(cpu->apic_state)));
2523 2524 2525
        return;
    }
}
2526 2527 2528 2529
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2530 2531
#endif

2532
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2533
{
2534
    CPUState *cs = CPU(dev);
2535 2536
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2537
    CPUX86State *env = &cpu->env;
2538
    Error *local_err = NULL;
2539

2540
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2541 2542
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2543

2544 2545 2546 2547 2548 2549
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
    if (env->cpuid_vendor1 == CPUID_VENDOR_AMD_1 &&
        env->cpuid_vendor2 == CPUID_VENDOR_AMD_2 &&
        env->cpuid_vendor3 == CPUID_VENDOR_AMD_3) {
2550 2551
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2552 2553 2554
           & CPUID_EXT2_AMD_ALIASES);
    }

2555
    if (!kvm_enabled()) {
2556 2557 2558
        env->features[FEAT_1_EDX] &= TCG_FEATURES;
        env->features[FEAT_1_ECX] &= TCG_EXT_FEATURES;
        env->features[FEAT_8000_0001_EDX] &= (TCG_EXT2_FEATURES
2559 2560 2561 2562
#ifdef TARGET_X86_64
            | CPUID_EXT2_SYSCALL | CPUID_EXT2_LM
#endif
            );
2563 2564
        env->features[FEAT_8000_0001_ECX] &= TCG_EXT3_FEATURES;
        env->features[FEAT_SVM] &= TCG_SVM_FEATURES;
2565
    } else {
2566 2567
        if ((cpu->check_cpuid || cpu->enforce_cpuid)
            && kvm_check_features_against_host(cpu) && cpu->enforce_cpuid) {
2568 2569 2570
            error_setg(&local_err,
                       "Host's CPU doesn't support requested features");
            goto out;
2571
        }
2572 2573 2574
#ifdef CONFIG_KVM
        filter_features_for_kvm(cpu);
#endif
2575 2576
    }

2577 2578
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2579

2580
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2581
        x86_cpu_apic_create(cpu, &local_err);
2582
        if (local_err != NULL) {
2583
            goto out;
2584 2585
        }
    }
2586 2587
#endif

A
Andreas Färber 已提交
2588
    mce_init(cpu);
2589
    qemu_init_vcpu(cs);
2590 2591 2592 2593 2594

    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2595
    cpu_reset(cs);
2596

2597 2598 2599 2600 2601 2602
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2603 2604
}

2605 2606 2607 2608 2609 2610 2611 2612
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2613 2614 2615 2616 2617 2618 2619 2620 2621
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2636 2637
}

A
Andreas Färber 已提交
2638 2639
static void x86_cpu_initfn(Object *obj)
{
2640
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2641 2642
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
2643
    static int inited;
A
Andreas Färber 已提交
2644

2645
    cs->env_ptr = env;
A
Andreas Färber 已提交
2646
    cpu_exec_init(env);
2647 2648

    object_property_add(obj, "family", "int",
2649
                        x86_cpuid_version_get_family,
2650
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2651
    object_property_add(obj, "model", "int",
2652
                        x86_cpuid_version_get_model,
2653
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2654
    object_property_add(obj, "stepping", "int",
2655
                        x86_cpuid_version_get_stepping,
2656
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2657 2658 2659
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2660 2661 2662
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2663 2664 2665
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2666
    object_property_add_str(obj, "model-id",
2667
                            x86_cpuid_get_model_id,
2668
                            x86_cpuid_set_model_id, NULL);
2669 2670 2671
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2672 2673 2674
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2675 2676
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2677 2678 2679 2680
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2681

2682
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
2683
    env->cpuid_apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2684 2685 2686 2687 2688 2689 2690 2691 2692

    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
#ifndef CONFIG_USER_ONLY
        cpu_set_debug_excp_handler(breakpoint_handler);
#endif
    }
A
Andreas Färber 已提交
2693 2694
}

2695 2696 2697 2698 2699 2700 2701 2702
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return env->cpuid_apic_id;
}

2703 2704 2705 2706 2707 2708 2709
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

2710 2711 2712 2713 2714 2715 2716
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

2717 2718 2719 2720 2721 2722 2723
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

2724 2725
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
2726
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
2727
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
2728
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
2729 2730
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
2731 2732 2733
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
2734 2735 2736 2737
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2738 2739 2740 2741
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2742
    dc->bus_type = TYPE_ICC_BUS;
2743
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
2744 2745 2746

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2747
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
2748

2749
    cc->do_interrupt = x86_cpu_do_interrupt;
2750
    cc->dump_state = x86_cpu_dump_state;
2751
    cc->set_pc = x86_cpu_set_pc;
2752
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
2753 2754
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
2755 2756
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
2757
#ifndef CONFIG_USER_ONLY
2758
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
2759
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
2760 2761 2762 2763
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
2764
    cc->vmsd = &vmstate_x86_cpu;
2765
#endif
2766
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
A
Andreas Färber 已提交
2767 2768 2769 2770 2771 2772
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
2773
    .instance_init = x86_cpu_initfn,
A
Andreas Färber 已提交
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
    .abstract = false,
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
    type_register_static(&x86_cpu_type_info);
}

type_init(x86_cpu_register_types)