kvm.c 112.4 KB
Newer Older
A
aliguori 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * QEMU KVM support
 *
 * Copyright (C) 2006-2008 Qumranet Technologies
 * Copyright IBM, Corp. 2008
 *
 * Authors:
 *  Anthony Liguori   <aliguori@us.ibm.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2 or later.
 * See the COPYING file in the top-level directory.
 *
 */

P
Peter Maydell 已提交
15
#include "qemu/osdep.h"
16
#include "qapi/error.h"
A
aliguori 已提交
17
#include <sys/ioctl.h>
18
#include <sys/utsname.h>
A
aliguori 已提交
19 20

#include <linux/kvm.h>
21
#include "standard-headers/asm-x86/kvm_para.h"
A
aliguori 已提交
22 23

#include "qemu-common.h"
24
#include "cpu.h"
25
#include "sysemu/sysemu.h"
26
#include "sysemu/hw_accel.h"
27
#include "sysemu/kvm_int.h"
28
#include "kvm_i386.h"
29
#include "hyperv.h"
30
#include "hyperv-proto.h"
31

32
#include "exec/gdbstub.h"
33 34
#include "qemu/host-utils.h"
#include "qemu/config-file.h"
35
#include "qemu/error-report.h"
P
Paolo Bonzini 已提交
36 37
#include "hw/i386/pc.h"
#include "hw/i386/apic.h"
38 39
#include "hw/i386/apic_internal.h"
#include "hw/i386/apic-msidef.h"
40
#include "hw/i386/intel_iommu.h"
41
#include "hw/i386/x86-iommu.h"
42

43
#include "hw/pci/pci.h"
44
#include "hw/pci/msi.h"
45
#include "hw/pci/msix.h"
46
#include "migration/blocker.h"
47
#include "exec/memattrs.h"
48
#include "trace.h"
A
aliguori 已提交
49 50 51 52

//#define DEBUG_KVM

#ifdef DEBUG_KVM
53
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
54 55
    do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
#else
56
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
57 58 59
    do { } while (0)
#endif

60 61 62
#define MSR_KVM_WALL_CLOCK  0x11
#define MSR_KVM_SYSTEM_TIME 0x12

63 64 65
/* A 4096-byte buffer can hold the 8-byte kvm_msrs header, plus
 * 255 kvm_msr_entry structs */
#define MSR_BUF_SIZE 4096
66

67 68 69 70 71 72
const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
    KVM_CAP_INFO(SET_TSS_ADDR),
    KVM_CAP_INFO(EXT_CPUID),
    KVM_CAP_INFO(MP_STATE),
    KVM_CAP_LAST_INFO
};
73

74 75
static bool has_msr_star;
static bool has_msr_hsave_pa;
76
static bool has_msr_tsc_aux;
77
static bool has_msr_tsc_adjust;
78
static bool has_msr_tsc_deadline;
79
static bool has_msr_feature_control;
A
Avi Kivity 已提交
80
static bool has_msr_misc_enable;
81
static bool has_msr_smbase;
L
Liu Jinsong 已提交
82
static bool has_msr_bndcfgs;
83
static int lm_capable_kernel;
84
static bool has_msr_hv_hypercall;
85
static bool has_msr_hv_crash;
86
static bool has_msr_hv_reset;
87
static bool has_msr_hv_vpindex;
88
static bool has_msr_hv_runtime;
89
static bool has_msr_hv_synic;
90
static bool has_msr_hv_stimer;
91
static bool has_msr_hv_frequencies;
92
static bool has_msr_hv_reenlightenment;
93
static bool has_msr_xss;
94
static bool has_msr_spec_ctrl;
95
static bool has_msr_virt_ssbd;
96
static bool has_msr_smi_count;
97

98 99 100
static uint32_t has_architectural_pmu_version;
static uint32_t num_architectural_pmu_gp_counters;
static uint32_t num_architectural_pmu_fixed_counters;
P
Paolo Bonzini 已提交
101

102 103 104 105
static int has_xsave;
static int has_xcrs;
static int has_pit_state2;

106 107
static bool has_msr_mcg_ext_ctl;

108 109
static struct kvm_cpuid2 *cpuid_cache;

110 111 112 113 114
int kvm_has_pit_state2(void)
{
    return has_pit_state2;
}

P
Paolo Bonzini 已提交
115 116 117 118 119
bool kvm_has_smm(void)
{
    return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM);
}

120 121 122 123 124 125 126
bool kvm_has_adjust_clock_stable(void)
{
    int ret = kvm_check_extension(kvm_state, KVM_CAP_ADJUST_CLOCK);

    return (ret == KVM_CLOCK_TSC_STABLE);
}

127 128 129 130 131
bool kvm_allows_irq0_override(void)
{
    return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
}

R
Radim Krčmář 已提交
132 133 134 135 136 137 138
static bool kvm_x2apic_api_set_flags(uint64_t flags)
{
    KVMState *s = KVM_STATE(current_machine->accelerator);

    return !kvm_vm_enable_cap(s, KVM_CAP_X2APIC_API, 0, flags);
}

139
#define MEMORIZE(fn, _result) \
140 141 142 143 144 145 146 147 148 149
    ({ \
        static bool _memorized; \
        \
        if (_memorized) { \
            return _result; \
        } \
        _memorized = true; \
        _result = fn; \
    })

150 151 152 153 154 155 156
static bool has_x2apic_api;

bool kvm_has_x2apic_api(void)
{
    return has_x2apic_api;
}

R
Radim Krčmář 已提交
157 158
bool kvm_enable_x2apic(void)
{
159 160
    return MEMORIZE(
             kvm_x2apic_api_set_flags(KVM_X2APIC_API_USE_32BIT_IDS |
161 162
                                      KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK),
             has_x2apic_api);
R
Radim Krčmář 已提交
163 164
}

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static int kvm_get_tsc(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entries[1];
    } msr_data;
    int ret;

    if (env->tsc_valid) {
        return 0;
    }

    msr_data.info.nmsrs = 1;
    msr_data.entries[0].index = MSR_IA32_TSC;
    env->tsc_valid = !runstate_is_running();

    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
    if (ret < 0) {
        return ret;
    }

188
    assert(ret == 1);
189 190 191 192
    env->tsc = msr_data.entries[0].data;
    return 0;
}

193
static inline void do_kvm_synchronize_tsc(CPUState *cpu, run_on_cpu_data arg)
194 195 196 197 198 199 200 201 202 203
{
    kvm_get_tsc(cpu);
}

void kvm_synchronize_all_tsc(void)
{
    CPUState *cpu;

    if (kvm_enabled()) {
        CPU_FOREACH(cpu) {
204
            run_on_cpu(cpu, do_kvm_synchronize_tsc, RUN_ON_CPU_NULL);
205 206 207 208
        }
    }
}

209 210 211 212 213 214
static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
{
    struct kvm_cpuid2 *cpuid;
    int r, size;

    size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
215
    cpuid = g_malloc0(size);
216 217
    cpuid->nent = max;
    r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
218 219 220
    if (r == 0 && cpuid->nent >= max) {
        r = -E2BIG;
    }
221 222
    if (r < 0) {
        if (r == -E2BIG) {
223
            g_free(cpuid);
224 225 226 227 228 229 230 231 232 233
            return NULL;
        } else {
            fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
                    strerror(-r));
            exit(1);
        }
    }
    return cpuid;
}

234 235 236 237 238 239 240
/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
 * for all entries.
 */
static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
{
    struct kvm_cpuid2 *cpuid;
    int max = 1;
241 242 243 244

    if (cpuid_cache != NULL) {
        return cpuid_cache;
    }
245 246 247
    while ((cpuid = try_get_cpuid(s, max)) == NULL) {
        max *= 2;
    }
248
    cpuid_cache = cpuid;
249 250 251
    return cpuid;
}

252
static const struct kvm_para_features {
253 254 255 256 257 258 259 260 261
    int cap;
    int feature;
} para_features[] = {
    { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
    { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
    { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
    { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
};

262
static int get_para_features(KVMState *s)
263 264 265
{
    int i, features = 0;

266
    for (i = 0; i < ARRAY_SIZE(para_features); i++) {
267
        if (kvm_check_extension(s, para_features[i].cap)) {
268 269 270 271 272 273 274
            features |= (1 << para_features[i].feature);
        }
    }

    return features;
}

275 276 277 278 279 280 281 282 283 284 285 286 287
static bool host_tsx_blacklisted(void)
{
    int family, model, stepping;\
    char vendor[CPUID_VENDOR_SZ + 1];

    host_vendor_fms(vendor, &family, &model, &stepping);

    /* Check if we are running on a Haswell host known to have broken TSX */
    return !strcmp(vendor, CPUID_VENDOR_INTEL) &&
           (family == 6) &&
           ((model == 63 && stepping < 4) ||
            model == 60 || model == 69 || model == 70);
}
288

289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
/* Returns the value for a specific register on the cpuid entry
 */
static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
{
    uint32_t ret = 0;
    switch (reg) {
    case R_EAX:
        ret = entry->eax;
        break;
    case R_EBX:
        ret = entry->ebx;
        break;
    case R_ECX:
        ret = entry->ecx;
        break;
    case R_EDX:
        ret = entry->edx;
        break;
    }
    return ret;
}

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
/* Find matching entry for function/index on kvm_cpuid2 struct
 */
static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
                                                 uint32_t function,
                                                 uint32_t index)
{
    int i;
    for (i = 0; i < cpuid->nent; ++i) {
        if (cpuid->entries[i].function == function &&
            cpuid->entries[i].index == index) {
            return &cpuid->entries[i];
        }
    }
    /* not found: */
    return NULL;
}

328
uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
329
                                      uint32_t index, int reg)
330 331 332 333
{
    struct kvm_cpuid2 *cpuid;
    uint32_t ret = 0;
    uint32_t cpuid_1_edx;
334
    bool found = false;
335

336
    cpuid = get_supported_cpuid(s);
337

338 339 340 341
    struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
    if (entry) {
        found = true;
        ret = cpuid_entry_get_reg(entry, reg);
342 343
    }

344 345
    /* Fixups for the data returned by KVM, below */

346 347 348
    if (function == 1 && reg == R_EDX) {
        /* KVM before 2.6.30 misreports the following features */
        ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
349 350 351 352 353
    } else if (function == 1 && reg == R_ECX) {
        /* We can set the hypervisor flag, even if KVM does not return it on
         * GET_SUPPORTED_CPUID
         */
        ret |= CPUID_EXT_HYPERVISOR;
354 355 356 357 358 359 360 361
        /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
         * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
         * and the irqchip is in the kernel.
         */
        if (kvm_irqchip_in_kernel() &&
                kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
            ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
        }
362 363 364 365 366 367

        /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
         * without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~CPUID_EXT_X2APIC;
368
        }
J
Jan Kiszka 已提交
369 370
    } else if (function == 6 && reg == R_EAX) {
        ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */
371 372 373 374
    } else if (function == 7 && index == 0 && reg == R_EBX) {
        if (host_tsx_blacklisted()) {
            ret &= ~(CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_HLE);
        }
375 376 377 378 379 380 381
    } else if (function == 0x80000001 && reg == R_ECX) {
        /*
         * It's safe to enable TOPOEXT even if it's not returned by
         * GET_SUPPORTED_CPUID.  Unconditionally enabling TOPOEXT here allows
         * us to keep CPU models including TOPOEXT runnable on older kernels.
         */
        ret |= CPUID_EXT3_TOPOEXT;
382 383 384 385 386 387
    } else if (function == 0x80000001 && reg == R_EDX) {
        /* On Intel, kvm returns cpuid according to the Intel spec,
         * so add missing bits according to the AMD spec:
         */
        cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
        ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
388 389 390 391 392 393 394
    } else if (function == KVM_CPUID_FEATURES && reg == R_EAX) {
        /* kvm_pv_unhalt is reported by GET_SUPPORTED_CPUID, but it can't
         * be enabled without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~(1U << KVM_FEATURE_PV_UNHALT);
        }
395
    } else if (function == KVM_CPUID_FEATURES && reg == R_EDX) {
396
        ret |= 1U << KVM_HINTS_REALTIME;
397
        found = 1;
398 399
    }

400
    /* fallback for older kernels */
401
    if ((function == KVM_CPUID_FEATURES) && !found) {
402
        ret = get_para_features(s);
403
    }
404 405

    return ret;
G
Gleb Natapov 已提交
406 407
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
typedef struct HWPoisonPage {
    ram_addr_t ram_addr;
    QLIST_ENTRY(HWPoisonPage) list;
} HWPoisonPage;

static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
    QLIST_HEAD_INITIALIZER(hwpoison_page_list);

static void kvm_unpoison_all(void *param)
{
    HWPoisonPage *page, *next_page;

    QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
        QLIST_REMOVE(page, list);
        qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
423
        g_free(page);
424 425 426 427 428 429 430 431 432 433 434 435
    }
}

static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
{
    HWPoisonPage *page;

    QLIST_FOREACH(page, &hwpoison_page_list, list) {
        if (page->ram_addr == ram_addr) {
            return;
        }
    }
436
    page = g_new(HWPoisonPage, 1);
437 438 439 440
    page->ram_addr = ram_addr;
    QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
}

M
Marcelo Tosatti 已提交
441 442 443 444 445
static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
                                     int *max_banks)
{
    int r;

446
    r = kvm_check_extension(s, KVM_CAP_MCE);
M
Marcelo Tosatti 已提交
447 448 449 450 451 452 453
    if (r > 0) {
        *max_banks = r;
        return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
    }
    return -ENOSYS;
}

454
static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
M
Marcelo Tosatti 已提交
455
{
456
    CPUState *cs = CPU(cpu);
457
    CPUX86State *env = &cpu->env;
458 459 460
    uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
                      MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
    uint64_t mcg_status = MCG_STATUS_MCIP;
461
    int flags = 0;
M
Marcelo Tosatti 已提交
462

463 464 465 466 467 468
    if (code == BUS_MCEERR_AR) {
        status |= MCI_STATUS_AR | 0x134;
        mcg_status |= MCG_STATUS_EIPV;
    } else {
        status |= 0xc0;
        mcg_status |= MCG_STATUS_RIPV;
469
    }
470 471 472 473 474 475 476 477 478 479 480

    flags = cpu_x86_support_mca_broadcast(env) ? MCE_INJECT_BROADCAST : 0;
    /* We need to read back the value of MSR_EXT_MCG_CTL that was set by the
     * guest kernel back into env->mcg_ext_ctl.
     */
    cpu_synchronize_state(cs);
    if (env->mcg_ext_ctl & MCG_EXT_CTL_LMCE_EN) {
        mcg_status |= MCG_STATUS_LMCE;
        flags = 0;
    }

481
    cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
482
                       (MCM_ADDR_PHYS << 6) | 0xc, flags);
483 484 485 486 487 488 489 490
}

static void hardware_memory_error(void)
{
    fprintf(stderr, "Hardware memory error!\n");
    exit(1);
}

491
void kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
492
{
A
Andreas Färber 已提交
493 494
    X86CPU *cpu = X86_CPU(c);
    CPUX86State *env = &cpu->env;
495
    ram_addr_t ram_addr;
A
Avi Kivity 已提交
496
    hwaddr paddr;
497

P
Paolo Bonzini 已提交
498 499 500 501 502
    /* If we get an action required MCE, it has been injected by KVM
     * while the VM was running.  An action optional MCE instead should
     * be coming from the main thread, which qemu_init_sigbus identifies
     * as the "early kill" thread.
     */
503
    assert(code == BUS_MCEERR_AR || code == BUS_MCEERR_AO);
504 505

    if ((env->mcg_cap & MCG_SER_P) && addr) {
506
        ram_addr = qemu_ram_addr_from_host(addr);
507 508 509 510
        if (ram_addr != RAM_ADDR_INVALID &&
            kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
            kvm_hwpoison_page_add(ram_addr);
            kvm_mce_inject(cpu, paddr, code);
511
            return;
512
        }
513 514 515

        fprintf(stderr, "Hardware memory error for memory used by "
                "QEMU itself instead of guest system!\n");
516
    }
517 518 519 520 521 522

    if (code == BUS_MCEERR_AR) {
        hardware_memory_error();
    }

    /* Hope we are lucky for AO MCE */
523 524
}

525
static int kvm_inject_mce_oldstyle(X86CPU *cpu)
526
{
527 528
    CPUX86State *env = &cpu->env;

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
    if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
        unsigned int bank, bank_num = env->mcg_cap & 0xff;
        struct kvm_x86_mce mce;

        env->exception_injected = -1;

        /*
         * There must be at least one bank in use if an MCE is pending.
         * Find it and use its values for the event injection.
         */
        for (bank = 0; bank < bank_num; bank++) {
            if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
                break;
            }
        }
        assert(bank < bank_num);

        mce.bank = bank;
        mce.status = env->mce_banks[bank * 4 + 1];
        mce.mcg_status = env->mcg_status;
        mce.addr = env->mce_banks[bank * 4 + 2];
        mce.misc = env->mce_banks[bank * 4 + 3];

552
        return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
553 554 555 556
    }
    return 0;
}

557
static void cpu_update_state(void *opaque, int running, RunState state)
558
{
559
    CPUX86State *env = opaque;
560 561 562 563 564 565

    if (running) {
        env->tsc_valid = false;
    }
}

566
unsigned long kvm_arch_vcpu_id(CPUState *cs)
567
{
568
    X86CPU *cpu = X86_CPU(cs);
569
    return cpu->apic_id;
570 571
}

572 573 574 575 576 577 578 579 580 581 582 583
#ifndef KVM_CPUID_SIGNATURE_NEXT
#define KVM_CPUID_SIGNATURE_NEXT                0x40000100
#endif

static bool hyperv_hypercall_available(X86CPU *cpu)
{
    return cpu->hyperv_vapic ||
           (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
}

static bool hyperv_enabled(X86CPU *cpu)
{
584 585 586
    CPUState *cs = CPU(cpu);
    return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
           (hyperv_hypercall_available(cpu) ||
587
            cpu->hyperv_time  ||
588
            cpu->hyperv_relaxed_timing ||
589
            cpu->hyperv_crash ||
590
            cpu->hyperv_reset ||
591
            cpu->hyperv_vpindex ||
592
            cpu->hyperv_runtime ||
593
            cpu->hyperv_synic ||
594 595
            cpu->hyperv_stimer ||
            cpu->hyperv_reenlightenment);
596 597
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
static int kvm_arch_set_tsc_khz(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    int r;

    if (!env->tsc_khz) {
        return 0;
    }

    r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL) ?
        kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz) :
        -ENOTSUP;
    if (r < 0) {
        /* When KVM_SET_TSC_KHZ fails, it's an error only if the current
         * TSC frequency doesn't match the one we want.
         */
        int cur_freq = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
                       kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
                       -ENOTSUP;
        if (cur_freq <= 0 || cur_freq != env->tsc_khz) {
619 620 621 622
            warn_report("TSC frequency mismatch between "
                        "VM (%" PRId64 " kHz) and host (%d kHz), "
                        "and TSC scaling unavailable",
                        env->tsc_khz, cur_freq);
623 624 625 626 627 628 629
            return r;
        }
    }

    return 0;
}

630 631 632 633 634 635 636 637 638
static bool tsc_is_stable_and_known(CPUX86State *env)
{
    if (!env->tsc_khz) {
        return false;
    }
    return (env->features[FEAT_8000_0007_EDX] & CPUID_APM_INVTSC)
        || env->user_tsc_khz;
}

639 640 641 642 643 644
static int hyperv_handle_properties(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    if (cpu->hyperv_relaxed_timing) {
645
        env->features[FEAT_HYPERV_EAX] |= HV_HYPERCALL_AVAILABLE;
646 647
    }
    if (cpu->hyperv_vapic) {
648 649
        env->features[FEAT_HYPERV_EAX] |= HV_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_APIC_ACCESS_AVAILABLE;
650
    }
651
    if (cpu->hyperv_time) {
652 653 654 655 656 657
        if (kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) <= 0) {
            fprintf(stderr, "Hyper-V clocksources "
                    "(requested by 'hv-time' cpu flag) "
                    "are not supported by kernel\n");
            return -ENOSYS;
        }
658 659 660
        env->features[FEAT_HYPERV_EAX] |= HV_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_TIME_REF_COUNT_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_REFERENCE_TSC_AVAILABLE;
661 662 663 664 665 666 667
    }
    if (cpu->hyperv_frequencies) {
        if (!has_msr_hv_frequencies) {
            fprintf(stderr, "Hyper-V frequency MSRs "
                    "(requested by 'hv-frequencies' cpu flag) "
                    "are not supported by kernel\n");
            return -ENOSYS;
668
        }
669 670
        env->features[FEAT_HYPERV_EAX] |= HV_ACCESS_FREQUENCY_MSRS;
        env->features[FEAT_HYPERV_EDX] |= HV_FREQUENCY_MSRS_AVAILABLE;
671
    }
672 673 674 675 676 677 678
    if (cpu->hyperv_crash) {
        if (!has_msr_hv_crash) {
            fprintf(stderr, "Hyper-V crash MSRs "
                    "(requested by 'hv-crash' cpu flag) "
                    "are not supported by kernel\n");
            return -ENOSYS;
        }
679
        env->features[FEAT_HYPERV_EDX] |= HV_GUEST_CRASH_MSR_AVAILABLE;
680
    }
681 682 683 684 685 686 687 688 689 690
    if (cpu->hyperv_reenlightenment) {
        if (!has_msr_hv_reenlightenment) {
            fprintf(stderr,
                    "Hyper-V Reenlightenment MSRs "
                    "(requested by 'hv-reenlightenment' cpu flag) "
                    "are not supported by kernel\n");
            return -ENOSYS;
        }
        env->features[FEAT_HYPERV_EAX] |= HV_ACCESS_REENLIGHTENMENTS_CONTROL;
    }
691
    env->features[FEAT_HYPERV_EDX] |= HV_CPU_DYNAMIC_PARTITIONING_AVAILABLE;
692 693 694 695 696 697 698
    if (cpu->hyperv_reset) {
        if (!has_msr_hv_reset) {
            fprintf(stderr, "Hyper-V reset MSR "
                    "(requested by 'hv-reset' cpu flag) "
                    "is not supported by kernel\n");
            return -ENOSYS;
        }
699
        env->features[FEAT_HYPERV_EAX] |= HV_RESET_AVAILABLE;
700
    }
701 702 703 704 705 706 707
    if (cpu->hyperv_vpindex) {
        if (!has_msr_hv_vpindex) {
            fprintf(stderr, "Hyper-V VP_INDEX MSR "
                    "(requested by 'hv-vpindex' cpu flag) "
                    "is not supported by kernel\n");
            return -ENOSYS;
        }
708
        env->features[FEAT_HYPERV_EAX] |= HV_VP_INDEX_AVAILABLE;
709
    }
710 711 712 713 714 715 716
    if (cpu->hyperv_runtime) {
        if (!has_msr_hv_runtime) {
            fprintf(stderr, "Hyper-V VP_RUNTIME MSR "
                    "(requested by 'hv-runtime' cpu flag) "
                    "is not supported by kernel\n");
            return -ENOSYS;
        }
717
        env->features[FEAT_HYPERV_EAX] |= HV_VP_RUNTIME_AVAILABLE;
718 719 720 721 722 723 724 725
    }
    if (cpu->hyperv_synic) {
        if (!has_msr_hv_synic ||
            kvm_vcpu_enable_cap(cs, KVM_CAP_HYPERV_SYNIC, 0)) {
            fprintf(stderr, "Hyper-V SynIC is not supported by kernel\n");
            return -ENOSYS;
        }

726
        env->features[FEAT_HYPERV_EAX] |= HV_SYNIC_AVAILABLE;
727 728 729 730 731 732
    }
    if (cpu->hyperv_stimer) {
        if (!has_msr_hv_stimer) {
            fprintf(stderr, "Hyper-V timers aren't supported by kernel\n");
            return -ENOSYS;
        }
733
        env->features[FEAT_HYPERV_EAX] |= HV_SYNTIMERS_AVAILABLE;
734 735 736 737
    }
    return 0;
}

738 739
static Error *invtsc_mig_blocker;

740
#define KVM_MAX_CPUID_ENTRIES  100
741

A
Andreas Färber 已提交
742
int kvm_arch_init_vcpu(CPUState *cs)
A
aliguori 已提交
743 744
{
    struct {
745
        struct kvm_cpuid2 cpuid;
746
        struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
747
    } QEMU_PACKED cpuid_data;
A
Andreas Färber 已提交
748 749
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
750
    uint32_t limit, i, j, cpuid_i;
751
    uint32_t unused;
G
Gleb Natapov 已提交
752 753
    struct kvm_cpuid_entry2 *c;
    uint32_t signature[3];
754
    int kvm_base = KVM_CPUID_SIGNATURE;
755
    int r;
756
    Error *local_err = NULL;
A
aliguori 已提交
757

S
Stefan Weil 已提交
758 759
    memset(&cpuid_data, 0, sizeof(cpuid_data));

A
aliguori 已提交
760 761
    cpuid_i = 0;

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
    r = kvm_arch_set_tsc_khz(cs);
    if (r < 0) {
        goto fail;
    }

    /* vcpu's TSC frequency is either specified by user, or following
     * the value used by KVM if the former is not present. In the
     * latter case, we query it from KVM and record in env->tsc_khz,
     * so that vcpu's TSC frequency can be migrated later via this field.
     */
    if (!env->tsc_khz) {
        r = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
            kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
            -ENOTSUP;
        if (r > 0) {
            env->tsc_khz = r;
        }
    }

G
Gleb Natapov 已提交
781
    /* Paravirtualization CPUIDs */
782 783
    if (hyperv_enabled(cpu)) {
        c = &cpuid_data.entries[cpuid_i++];
784
        c->function = HV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
785 786 787 788 789 790 791 792 793 794 795 796
        if (!cpu->hyperv_vendor_id) {
            memcpy(signature, "Microsoft Hv", 12);
        } else {
            size_t len = strlen(cpu->hyperv_vendor_id);

            if (len > 12) {
                error_report("hv-vendor-id truncated to 12 characters");
                len = 12;
            }
            memset(signature, 0, 12);
            memcpy(signature, cpu->hyperv_vendor_id, len);
        }
797
        c->eax = HV_CPUID_MIN;
798 799 800
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
801

802
        c = &cpuid_data.entries[cpuid_i++];
803
        c->function = HV_CPUID_INTERFACE;
804 805
        memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
        c->eax = signature[0];
806 807 808
        c->ebx = 0;
        c->ecx = 0;
        c->edx = 0;
809 810

        c = &cpuid_data.entries[cpuid_i++];
811
        c->function = HV_CPUID_VERSION;
812 813 814 815
        c->eax = 0x00001bbc;
        c->ebx = 0x00060001;

        c = &cpuid_data.entries[cpuid_i++];
816
        c->function = HV_CPUID_FEATURES;
817 818 819
        r = hyperv_handle_properties(cs);
        if (r) {
            return r;
820
        }
821 822 823
        c->eax = env->features[FEAT_HYPERV_EAX];
        c->ebx = env->features[FEAT_HYPERV_EBX];
        c->edx = env->features[FEAT_HYPERV_EDX];
824

825
        c = &cpuid_data.entries[cpuid_i++];
826
        c->function = HV_CPUID_ENLIGHTMENT_INFO;
827
        if (cpu->hyperv_relaxed_timing) {
828
            c->eax |= HV_RELAXED_TIMING_RECOMMENDED;
829
        }
830
        if (cpu->hyperv_vapic) {
831
            c->eax |= HV_APIC_ACCESS_RECOMMENDED;
832
        }
833
        c->ebx = cpu->hyperv_spinlock_attempts;
834 835

        c = &cpuid_data.entries[cpuid_i++];
836
        c->function = HV_CPUID_IMPLEMENT_LIMITS;
837 838

        c->eax = cpu->hv_max_vps;
839 840
        c->ebx = 0x40;

841
        kvm_base = KVM_CPUID_SIGNATURE_NEXT;
842
        has_msr_hv_hypercall = true;
843 844
    }

845 846 847 848
    if (cpu->expose_kvm) {
        memcpy(signature, "KVMKVMKVM\0\0\0", 12);
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | kvm_base;
849
        c->eax = KVM_CPUID_FEATURES | kvm_base;
850 851 852
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
853

854 855 856
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_FEATURES | kvm_base;
        c->eax = env->features[FEAT_KVM];
857
        c->edx = env->features[FEAT_KVM_HINTS];
858
    }
859

860
    cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
861 862

    for (i = 0; i <= limit; i++) {
863 864 865 866
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported level value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
867
        c = &cpuid_data.entries[cpuid_i++];
868 869

        switch (i) {
870 871 872 873 874
        case 2: {
            /* Keep reading function 2 till all the input is received */
            int times;

            c->function = i;
875 876 877 878
            c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
                       KVM_CPUID_FLAG_STATE_READ_NEXT;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            times = c->eax & 0xff;
879 880

            for (j = 1; j < times; ++j) {
881 882 883 884 885
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
                    abort();
                }
886
                c = &cpuid_data.entries[cpuid_i++];
887
                c->function = i;
888 889
                c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
                cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
890 891 892
            }
            break;
        }
893 894 895 896
        case 4:
        case 0xb:
        case 0xd:
            for (j = 0; ; j++) {
897 898 899
                if (i == 0xd && j == 64) {
                    break;
                }
900 901 902
                c->function = i;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                c->index = j;
903
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
904

905
                if (i == 4 && c->eax == 0) {
906
                    break;
907 908
                }
                if (i == 0xb && !(c->ecx & 0xff00)) {
909
                    break;
910 911
                }
                if (i == 0xd && c->eax == 0) {
912
                    continue;
913
                }
914 915 916 917 918
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
                    abort();
                }
919
                c = &cpuid_data.entries[cpuid_i++];
920 921
            }
            break;
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
        case 0x14: {
            uint32_t times;

            c->function = i;
            c->index = 0;
            c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            times = c->eax;

            for (j = 1; j <= times; ++j) {
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                                "cpuid(eax:0x14,ecx:0x%x)\n", j);
                    abort();
                }
                c = &cpuid_data.entries[cpuid_i++];
                c->function = i;
                c->index = j;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
            }
            break;
        }
945 946
        default:
            c->function = i;
947 948
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
949 950
            break;
        }
A
aliguori 已提交
951
    }
P
Paolo Bonzini 已提交
952 953

    if (limit >= 0x0a) {
954
        uint32_t eax, edx;
P
Paolo Bonzini 已提交
955

956 957 958 959 960
        cpu_x86_cpuid(env, 0x0a, 0, &eax, &unused, &unused, &edx);

        has_architectural_pmu_version = eax & 0xff;
        if (has_architectural_pmu_version > 0) {
            num_architectural_pmu_gp_counters = (eax & 0xff00) >> 8;
P
Paolo Bonzini 已提交
961 962 963 964 965

            /* Shouldn't be more than 32, since that's the number of bits
             * available in EBX to tell us _which_ counters are available.
             * Play it safe.
             */
966 967 968 969 970 971 972 973 974 975
            if (num_architectural_pmu_gp_counters > MAX_GP_COUNTERS) {
                num_architectural_pmu_gp_counters = MAX_GP_COUNTERS;
            }

            if (has_architectural_pmu_version > 1) {
                num_architectural_pmu_fixed_counters = edx & 0x1f;

                if (num_architectural_pmu_fixed_counters > MAX_FIXED_COUNTERS) {
                    num_architectural_pmu_fixed_counters = MAX_FIXED_COUNTERS;
                }
P
Paolo Bonzini 已提交
976 977 978 979
            }
        }
    }

980
    cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
981 982

    for (i = 0x80000000; i <= limit; i++) {
983 984 985 986
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
987
        c = &cpuid_data.entries[cpuid_i++];
A
aliguori 已提交
988

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
        switch (i) {
        case 0x8000001d:
            /* Query for all AMD cache information leaves */
            for (j = 0; ; j++) {
                c->function = i;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                c->index = j;
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);

                if (c->eax == 0) {
                    break;
                }
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
                    abort();
                }
                c = &cpuid_data.entries[cpuid_i++];
            }
            break;
        default:
            c->function = i;
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            break;
        }
A
aliguori 已提交
1015 1016
    }

1017 1018 1019 1020 1021
    /* Call Centaur's CPUID instructions they are supported. */
    if (env->cpuid_xlevel2 > 0) {
        cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);

        for (i = 0xC0000000; i <= limit; i++) {
1022 1023 1024 1025
            if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
                abort();
            }
1026 1027 1028 1029 1030 1031 1032 1033
            c = &cpuid_data.entries[cpuid_i++];

            c->function = i;
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
        }
    }

A
aliguori 已提交
1034 1035
    cpuid_data.cpuid.nent = cpuid_i;

M
Marcelo Tosatti 已提交
1036
    if (((env->cpuid_version >> 8)&0xF) >= 6
1037
        && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
1038
           (CPUID_MCE | CPUID_MCA)
1039
        && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
1040
        uint64_t mcg_cap, unsupported_caps;
M
Marcelo Tosatti 已提交
1041
        int banks;
J
Jan Kiszka 已提交
1042
        int ret;
M
Marcelo Tosatti 已提交
1043

1044
        ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
1045 1046 1047
        if (ret < 0) {
            fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
            return ret;
M
Marcelo Tosatti 已提交
1048
        }
1049

1050
        if (banks < (env->mcg_cap & MCG_CAP_BANKS_MASK)) {
1051
            error_report("kvm: Unsupported MCE bank count (QEMU = %d, KVM = %d)",
1052
                         (int)(env->mcg_cap & MCG_CAP_BANKS_MASK), banks);
1053
            return -ENOTSUP;
1054
        }
1055

1056 1057
        unsupported_caps = env->mcg_cap & ~(mcg_cap | MCG_CAP_BANKS_MASK);
        if (unsupported_caps) {
1058 1059 1060 1061
            if (unsupported_caps & MCG_LMCE_P) {
                error_report("kvm: LMCE not supported");
                return -ENOTSUP;
            }
1062 1063
            warn_report("Unsupported MCG_CAP bits: 0x%" PRIx64,
                        unsupported_caps);
1064 1065
        }

1066 1067
        env->mcg_cap &= mcg_cap | MCG_CAP_BANKS_MASK;
        ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &env->mcg_cap);
1068 1069 1070 1071
        if (ret < 0) {
            fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
            return ret;
        }
M
Marcelo Tosatti 已提交
1072 1073
    }

1074 1075
    qemu_add_vm_change_state_handler(cpu_update_state, env);

1076 1077 1078 1079 1080 1081
    c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
    if (c) {
        has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
                                  !!(c->ecx & CPUID_EXT_SMX);
    }

1082 1083 1084 1085
    if (env->mcg_cap & MCG_LMCE_P) {
        has_msr_mcg_ext_ctl = has_msr_feature_control = true;
    }

1086 1087 1088 1089 1090 1091 1092
    if (!env->user_tsc_khz) {
        if ((env->features[FEAT_8000_0007_EDX] & CPUID_APM_INVTSC) &&
            invtsc_mig_blocker == NULL) {
            /* for migration */
            error_setg(&invtsc_mig_blocker,
                       "State blocked by non-migratable CPU device"
                       " (invtsc flag)");
1093 1094 1095 1096 1097 1098
            r = migrate_add_blocker(invtsc_mig_blocker, &local_err);
            if (local_err) {
                error_report_err(local_err);
                error_free(invtsc_mig_blocker);
                goto fail;
            }
1099 1100 1101
            /* for savevm */
            vmstate_x86_cpu.unmigratable = 1;
        }
1102 1103
    }

1104 1105 1106 1107 1108 1109
    if (cpu->vmware_cpuid_freq
        /* Guests depend on 0x40000000 to detect this feature, so only expose
         * it if KVM exposes leaf 0x40000000. (Conflicts with Hyper-V) */
        && cpu->expose_kvm
        && kvm_base == KVM_CPUID_SIGNATURE
        /* TSC clock must be stable and known for this feature. */
1110
        && tsc_is_stable_and_known(env)) {
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | 0x10;
        c->eax = env->tsc_khz;
        /* LAPIC resolution of 1ns (freq: 1GHz) is hardcoded in KVM's
         * APIC_BUS_CYCLE_NS */
        c->ebx = 1000000;
        c->ecx = c->edx = 0;

        c = cpuid_find_entry(&cpuid_data.cpuid, kvm_base, 0);
        c->eax = MAX(c->eax, KVM_CPUID_SIGNATURE | 0x10);
    }

    cpuid_data.cpuid.nent = cpuid_i;

    cpuid_data.cpuid.padding = 0;
    r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
    if (r) {
        goto fail;
    }

1132
    if (has_xsave) {
1133 1134
        env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
    }
1135
    cpu->kvm_msr_buf = g_malloc0(MSR_BUF_SIZE);
1136

1137 1138 1139
    if (!(env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_RDTSCP)) {
        has_msr_tsc_aux = false;
    }
1140

1141
    return 0;
1142 1143 1144 1145

 fail:
    migrate_del_blocker(invtsc_mig_blocker);
    return r;
A
aliguori 已提交
1146 1147
}

1148
void kvm_arch_reset_vcpu(X86CPU *cpu)
J
Jan Kiszka 已提交
1149
{
A
Andreas Färber 已提交
1150
    CPUX86State *env = &cpu->env;
1151

J
Jan Kiszka 已提交
1152
    env->xcr0 = 1;
M
Marcelo Tosatti 已提交
1153
    if (kvm_irqchip_in_kernel()) {
1154
        env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
M
Marcelo Tosatti 已提交
1155 1156 1157 1158
                                          KVM_MP_STATE_UNINITIALIZED;
    } else {
        env->mp_state = KVM_MP_STATE_RUNNABLE;
    }
1159 1160 1161 1162 1163 1164 1165

    if (cpu->hyperv_synic) {
        int i;
        for (i = 0; i < ARRAY_SIZE(env->msr_hv_synic_sint); i++) {
            env->msr_hv_synic_sint[i] = HV_SINT_MASKED;
        }
    }
J
Jan Kiszka 已提交
1166 1167
}

1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
void kvm_arch_do_init_vcpu(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;

    /* APs get directly into wait-for-SIPI state.  */
    if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
        env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
    }
}

1178
static int kvm_get_supported_msrs(KVMState *s)
A
aliguori 已提交
1179
{
M
Marcelo Tosatti 已提交
1180
    static int kvm_supported_msrs;
1181
    int ret = 0;
A
aliguori 已提交
1182 1183

    /* first time */
M
Marcelo Tosatti 已提交
1184
    if (kvm_supported_msrs == 0) {
A
aliguori 已提交
1185 1186
        struct kvm_msr_list msr_list, *kvm_msr_list;

M
Marcelo Tosatti 已提交
1187
        kvm_supported_msrs = -1;
A
aliguori 已提交
1188 1189 1190

        /* Obtain MSR list from KVM.  These are the MSRs that we must
         * save/restore */
A
aliguori 已提交
1191
        msr_list.nmsrs = 0;
1192
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
1193
        if (ret < 0 && ret != -E2BIG) {
1194
            return ret;
1195
        }
1196 1197
        /* Old kernel modules had a bug and could write beyond the provided
           memory. Allocate at least a safe amount of 1K. */
1198
        kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
1199 1200
                                              msr_list.nmsrs *
                                              sizeof(msr_list.indices[0])));
A
aliguori 已提交
1201

1202
        kvm_msr_list->nmsrs = msr_list.nmsrs;
1203
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
A
aliguori 已提交
1204 1205 1206 1207
        if (ret >= 0) {
            int i;

            for (i = 0; i < kvm_msr_list->nmsrs; i++) {
1208 1209
                switch (kvm_msr_list->indices[i]) {
                case MSR_STAR:
1210
                    has_msr_star = true;
1211 1212
                    break;
                case MSR_VM_HSAVE_PA:
1213
                    has_msr_hsave_pa = true;
1214 1215
                    break;
                case MSR_TSC_AUX:
1216
                    has_msr_tsc_aux = true;
1217 1218
                    break;
                case MSR_TSC_ADJUST:
1219
                    has_msr_tsc_adjust = true;
1220 1221
                    break;
                case MSR_IA32_TSCDEADLINE:
1222
                    has_msr_tsc_deadline = true;
1223 1224
                    break;
                case MSR_IA32_SMBASE:
1225
                    has_msr_smbase = true;
1226
                    break;
1227 1228 1229
                case MSR_SMI_COUNT:
                    has_msr_smi_count = true;
                    break;
1230
                case MSR_IA32_MISC_ENABLE:
A
Avi Kivity 已提交
1231
                    has_msr_misc_enable = true;
1232 1233
                    break;
                case MSR_IA32_BNDCFGS:
L
Liu Jinsong 已提交
1234
                    has_msr_bndcfgs = true;
1235 1236
                    break;
                case MSR_IA32_XSS:
1237
                    has_msr_xss = true;
L
Ladi Prosek 已提交
1238
                    break;
1239
                case HV_X64_MSR_CRASH_CTL:
1240
                    has_msr_hv_crash = true;
1241 1242
                    break;
                case HV_X64_MSR_RESET:
1243
                    has_msr_hv_reset = true;
1244 1245
                    break;
                case HV_X64_MSR_VP_INDEX:
1246
                    has_msr_hv_vpindex = true;
1247 1248
                    break;
                case HV_X64_MSR_VP_RUNTIME:
1249
                    has_msr_hv_runtime = true;
1250 1251
                    break;
                case HV_X64_MSR_SCONTROL:
1252
                    has_msr_hv_synic = true;
1253 1254
                    break;
                case HV_X64_MSR_STIMER0_CONFIG:
1255
                    has_msr_hv_stimer = true;
1256
                    break;
1257 1258 1259
                case HV_X64_MSR_TSC_FREQUENCY:
                    has_msr_hv_frequencies = true;
                    break;
1260 1261 1262
                case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
                    has_msr_hv_reenlightenment = true;
                    break;
1263 1264 1265
                case MSR_IA32_SPEC_CTRL:
                    has_msr_spec_ctrl = true;
                    break;
1266 1267 1268
                case MSR_VIRT_SSBD:
                    has_msr_virt_ssbd = true;
                    break;
1269
                }
A
aliguori 已提交
1270 1271 1272
            }
        }

1273
        g_free(kvm_msr_list);
A
aliguori 已提交
1274 1275
    }

1276
    return ret;
A
aliguori 已提交
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
static Notifier smram_machine_done;
static KVMMemoryListener smram_listener;
static AddressSpace smram_address_space;
static MemoryRegion smram_as_root;
static MemoryRegion smram_as_mem;

static void register_smram_listener(Notifier *n, void *unused)
{
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    /* Outer container... */
    memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull);
    memory_region_set_enabled(&smram_as_root, true);

    /* ... with two regions inside: normal system memory with low
     * priority, and...
     */
    memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram",
                             get_system_memory(), 0, ~0ull);
    memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0);
    memory_region_set_enabled(&smram_as_mem, true);

    if (smram) {
        /* ... SMRAM with higher priority */
        memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10);
        memory_region_set_enabled(smram, true);
    }

    address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM");
    kvm_memory_listener_register(kvm_state, &smram_listener,
                                 &smram_address_space, 1);
}

1313
int kvm_arch_init(MachineState *ms, KVMState *s)
1314
{
1315
    uint64_t identity_base = 0xfffbc000;
J
Jan Kiszka 已提交
1316
    uint64_t shadow_mem;
1317
    int ret;
1318
    struct utsname utsname;
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
#ifdef KVM_CAP_XSAVE
    has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE);
#endif

#ifdef KVM_CAP_XCRS
    has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS);
#endif

#ifdef KVM_CAP_PIT_STATE2
    has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2);
#endif

1332
    ret = kvm_get_supported_msrs(s);
1333 1334 1335
    if (ret < 0) {
        return ret;
    }
1336 1337 1338 1339

    uname(&utsname);
    lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;

J
Jes Sorensen 已提交
1340
    /*
1341 1342 1343 1344 1345 1346 1347 1348 1349
     * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
     * In order to use vm86 mode, an EPT identity map and a TSS  are needed.
     * Since these must be part of guest physical memory, we need to allocate
     * them, both by setting their start addresses in the kernel and by
     * creating a corresponding e820 entry. We need 4 pages before the BIOS.
     *
     * Older KVM versions may not support setting the identity map base. In
     * that case we need to stick with the default, i.e. a 256K maximum BIOS
     * size.
J
Jes Sorensen 已提交
1350
     */
1351 1352 1353 1354 1355 1356 1357 1358
    if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
        /* Allows up to 16M BIOSes. */
        identity_base = 0xfeffc000;

        ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
        if (ret < 0) {
            return ret;
        }
J
Jes Sorensen 已提交
1359
    }
1360

1361 1362
    /* Set TSS base one page after EPT identity map. */
    ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
1363 1364 1365 1366
    if (ret < 0) {
        return ret;
    }

1367 1368
    /* Tell fw_cfg to notify the BIOS to reserve the range. */
    ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
1369
    if (ret < 0) {
1370
        fprintf(stderr, "e820_add_entry() table is full\n");
1371 1372
        return ret;
    }
1373
    qemu_register_reset(kvm_unpoison_all, NULL);
1374

1375
    shadow_mem = machine_kvm_shadow_mem(ms);
1376 1377 1378 1379 1380
    if (shadow_mem != -1) {
        shadow_mem /= 4096;
        ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
        if (ret < 0) {
            return ret;
J
Jan Kiszka 已提交
1381 1382
        }
    }
1383

1384 1385 1386
    if (kvm_check_extension(s, KVM_CAP_X86_SMM) &&
        object_dynamic_cast(OBJECT(ms), TYPE_PC_MACHINE) &&
        pc_machine_is_smm_enabled(PC_MACHINE(ms))) {
1387 1388 1389
        smram_machine_done.notify = register_smram_listener;
        qemu_add_machine_init_done_notifier(&smram_machine_done);
    }
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412

    if (enable_cpu_pm) {
        int disable_exits = kvm_check_extension(s, KVM_CAP_X86_DISABLE_EXITS);
        int ret;

/* Work around for kernel header with a typo. TODO: fix header and drop. */
#if defined(KVM_X86_DISABLE_EXITS_HTL) && !defined(KVM_X86_DISABLE_EXITS_HLT)
#define KVM_X86_DISABLE_EXITS_HLT KVM_X86_DISABLE_EXITS_HTL
#endif
        if (disable_exits) {
            disable_exits &= (KVM_X86_DISABLE_EXITS_MWAIT |
                              KVM_X86_DISABLE_EXITS_HLT |
                              KVM_X86_DISABLE_EXITS_PAUSE);
        }

        ret = kvm_vm_enable_cap(s, KVM_CAP_X86_DISABLE_EXITS, 0,
                                disable_exits);
        if (ret < 0) {
            error_report("kvm: guest stopping CPU not supported: %s",
                         strerror(-ret));
        }
    }

1413
    return 0;
A
aliguori 已提交
1414
}
1415

A
aliguori 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = 3;
    lhs->present = 1;
    lhs->dpl = 3;
    lhs->db = 0;
    lhs->s = 1;
    lhs->l = 0;
    lhs->g = 0;
    lhs->avl = 0;
    lhs->unusable = 0;
}

static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    unsigned flags = rhs->flags;
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
    lhs->present = (flags & DESC_P_MASK) != 0;
1440
    lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
A
aliguori 已提交
1441 1442 1443 1444 1445
    lhs->db = (flags >> DESC_B_SHIFT) & 1;
    lhs->s = (flags & DESC_S_MASK) != 0;
    lhs->l = (flags >> DESC_L_SHIFT) & 1;
    lhs->g = (flags & DESC_G_MASK) != 0;
    lhs->avl = (flags & DESC_AVL_MASK) != 0;
1446
    lhs->unusable = !lhs->present;
1447
    lhs->padding = 0;
A
aliguori 已提交
1448 1449 1450 1451 1452 1453 1454
}

static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
1455 1456 1457 1458 1459 1460 1461 1462
    lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
                 ((rhs->present && !rhs->unusable) * DESC_P_MASK) |
                 (rhs->dpl << DESC_DPL_SHIFT) |
                 (rhs->db << DESC_B_SHIFT) |
                 (rhs->s * DESC_S_MASK) |
                 (rhs->l << DESC_L_SHIFT) |
                 (rhs->g * DESC_G_MASK) |
                 (rhs->avl * DESC_AVL_MASK);
A
aliguori 已提交
1463 1464 1465 1466
}

static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
{
1467
    if (set) {
A
aliguori 已提交
1468
        *kvm_reg = *qemu_reg;
1469
    } else {
A
aliguori 已提交
1470
        *qemu_reg = *kvm_reg;
1471
    }
A
aliguori 已提交
1472 1473
}

1474
static int kvm_getput_regs(X86CPU *cpu, int set)
A
aliguori 已提交
1475
{
1476
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1477 1478 1479 1480
    struct kvm_regs regs;
    int ret = 0;

    if (!set) {
1481
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
1482
        if (ret < 0) {
A
aliguori 已提交
1483
            return ret;
1484
        }
A
aliguori 已提交
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
    }

    kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
    kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
    kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
    kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
    kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
    kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
    kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
    kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
#ifdef TARGET_X86_64
    kvm_getput_reg(&regs.r8, &env->regs[8], set);
    kvm_getput_reg(&regs.r9, &env->regs[9], set);
    kvm_getput_reg(&regs.r10, &env->regs[10], set);
    kvm_getput_reg(&regs.r11, &env->regs[11], set);
    kvm_getput_reg(&regs.r12, &env->regs[12], set);
    kvm_getput_reg(&regs.r13, &env->regs[13], set);
    kvm_getput_reg(&regs.r14, &env->regs[14], set);
    kvm_getput_reg(&regs.r15, &env->regs[15], set);
#endif

    kvm_getput_reg(&regs.rflags, &env->eflags, set);
    kvm_getput_reg(&regs.rip, &env->eip, set);

1509
    if (set) {
1510
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
1511
    }
A
aliguori 已提交
1512 1513 1514 1515

    return ret;
}

1516
static int kvm_put_fpu(X86CPU *cpu)
A
aliguori 已提交
1517
{
1518
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1519 1520 1521 1522 1523 1524 1525
    struct kvm_fpu fpu;
    int i;

    memset(&fpu, 0, sizeof fpu);
    fpu.fsw = env->fpus & ~(7 << 11);
    fpu.fsw |= (env->fpstt & 7) << 11;
    fpu.fcw = env->fpuc;
1526 1527 1528
    fpu.last_opcode = env->fpop;
    fpu.last_ip = env->fpip;
    fpu.last_dp = env->fpdp;
1529 1530 1531
    for (i = 0; i < 8; ++i) {
        fpu.ftwx |= (!env->fptags[i]) << i;
    }
A
aliguori 已提交
1532
    memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
1533
    for (i = 0; i < CPU_NB_REGS; i++) {
1534 1535
        stq_p(&fpu.xmm[i][0], env->xmm_regs[i].ZMM_Q(0));
        stq_p(&fpu.xmm[i][8], env->xmm_regs[i].ZMM_Q(1));
1536
    }
A
aliguori 已提交
1537 1538
    fpu.mxcsr = env->mxcsr;

1539
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
A
aliguori 已提交
1540 1541
}

1542 1543
#define XSAVE_FCW_FSW     0
#define XSAVE_FTW_FOP     1
1544 1545 1546 1547 1548 1549 1550
#define XSAVE_CWD_RIP     2
#define XSAVE_CWD_RDP     4
#define XSAVE_MXCSR       6
#define XSAVE_ST_SPACE    8
#define XSAVE_XMM_SPACE   40
#define XSAVE_XSTATE_BV   128
#define XSAVE_YMMH_SPACE  144
L
Liu Jinsong 已提交
1551 1552
#define XSAVE_BNDREGS     240
#define XSAVE_BNDCSR      256
C
Chao Peng 已提交
1553 1554 1555
#define XSAVE_OPMASK      272
#define XSAVE_ZMM_Hi256   288
#define XSAVE_Hi16_ZMM    416
1556
#define XSAVE_PKRU        672
1557

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
#define XSAVE_BYTE_OFFSET(word_offset) \
    ((word_offset) * sizeof(((struct kvm_xsave *)0)->region[0]))

#define ASSERT_OFFSET(word_offset, field) \
    QEMU_BUILD_BUG_ON(XSAVE_BYTE_OFFSET(word_offset) != \
                      offsetof(X86XSaveArea, field))

ASSERT_OFFSET(XSAVE_FCW_FSW, legacy.fcw);
ASSERT_OFFSET(XSAVE_FTW_FOP, legacy.ftw);
ASSERT_OFFSET(XSAVE_CWD_RIP, legacy.fpip);
ASSERT_OFFSET(XSAVE_CWD_RDP, legacy.fpdp);
ASSERT_OFFSET(XSAVE_MXCSR, legacy.mxcsr);
ASSERT_OFFSET(XSAVE_ST_SPACE, legacy.fpregs);
ASSERT_OFFSET(XSAVE_XMM_SPACE, legacy.xmm_regs);
ASSERT_OFFSET(XSAVE_XSTATE_BV, header.xstate_bv);
ASSERT_OFFSET(XSAVE_YMMH_SPACE, avx_state);
ASSERT_OFFSET(XSAVE_BNDREGS, bndreg_state);
ASSERT_OFFSET(XSAVE_BNDCSR, bndcsr_state);
ASSERT_OFFSET(XSAVE_OPMASK, opmask_state);
ASSERT_OFFSET(XSAVE_ZMM_Hi256, zmm_hi256_state);
ASSERT_OFFSET(XSAVE_Hi16_ZMM, hi16_zmm_state);
ASSERT_OFFSET(XSAVE_PKRU, pkru_state);

1581
static int kvm_put_xsave(X86CPU *cpu)
1582
{
1583
    CPUX86State *env = &cpu->env;
1584
    X86XSaveArea *xsave = env->kvm_xsave_buf;
1585

1586
    if (!has_xsave) {
1587
        return kvm_put_fpu(cpu);
1588
    }
1589
    x86_cpu_xsave_all_areas(cpu, xsave);
1590

1591
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
1592 1593
}

1594
static int kvm_put_xcrs(X86CPU *cpu)
1595
{
1596
    CPUX86State *env = &cpu->env;
1597
    struct kvm_xcrs xcrs = {};
1598

1599
    if (!has_xcrs) {
1600
        return 0;
1601
    }
1602 1603 1604 1605 1606

    xcrs.nr_xcrs = 1;
    xcrs.flags = 0;
    xcrs.xcrs[0].xcr = 0;
    xcrs.xcrs[0].value = env->xcr0;
1607
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
1608 1609
}

1610
static int kvm_put_sregs(X86CPU *cpu)
A
aliguori 已提交
1611
{
1612
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1613 1614
    struct kvm_sregs sregs;

1615 1616 1617 1618 1619
    memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
    if (env->interrupt_injected >= 0) {
        sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
                (uint64_t)1 << (env->interrupt_injected % 64);
    }
A
aliguori 已提交
1620 1621

    if ((env->eflags & VM_MASK)) {
1622 1623 1624 1625 1626 1627
        set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
        set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
        set_v8086_seg(&sregs.es, &env->segs[R_ES]);
        set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
        set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
        set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1628
    } else {
1629 1630 1631 1632 1633 1634
        set_seg(&sregs.cs, &env->segs[R_CS]);
        set_seg(&sregs.ds, &env->segs[R_DS]);
        set_seg(&sregs.es, &env->segs[R_ES]);
        set_seg(&sregs.fs, &env->segs[R_FS]);
        set_seg(&sregs.gs, &env->segs[R_GS]);
        set_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1635 1636 1637 1638 1639 1640 1641
    }

    set_seg(&sregs.tr, &env->tr);
    set_seg(&sregs.ldt, &env->ldt);

    sregs.idt.limit = env->idt.limit;
    sregs.idt.base = env->idt.base;
1642
    memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
A
aliguori 已提交
1643 1644
    sregs.gdt.limit = env->gdt.limit;
    sregs.gdt.base = env->gdt.base;
1645
    memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
A
aliguori 已提交
1646 1647 1648 1649 1650 1651

    sregs.cr0 = env->cr[0];
    sregs.cr2 = env->cr[2];
    sregs.cr3 = env->cr[3];
    sregs.cr4 = env->cr[4];

1652 1653
    sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
    sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
A
aliguori 已提交
1654 1655 1656

    sregs.efer = env->efer;

1657
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
A
aliguori 已提交
1658 1659
}

1660 1661 1662 1663 1664
static void kvm_msr_buf_reset(X86CPU *cpu)
{
    memset(cpu->kvm_msr_buf, 0, MSR_BUF_SIZE);
}

1665 1666 1667 1668 1669 1670 1671 1672
static void kvm_msr_entry_add(X86CPU *cpu, uint32_t index, uint64_t value)
{
    struct kvm_msrs *msrs = cpu->kvm_msr_buf;
    void *limit = ((void *)msrs) + MSR_BUF_SIZE;
    struct kvm_msr_entry *entry = &msrs->entries[msrs->nmsrs];

    assert((void *)(entry + 1) <= limit);

1673 1674 1675
    entry->index = index;
    entry->reserved = 0;
    entry->data = value;
1676 1677 1678
    msrs->nmsrs++;
}

1679 1680 1681 1682 1683 1684 1685 1686
static int kvm_put_one_msr(X86CPU *cpu, int index, uint64_t value)
{
    kvm_msr_buf_reset(cpu);
    kvm_msr_entry_add(cpu, index, value);

    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
}

1687 1688 1689 1690 1691 1692 1693 1694
void kvm_put_apicbase(X86CPU *cpu, uint64_t value)
{
    int ret;

    ret = kvm_put_one_msr(cpu, MSR_IA32_APICBASE, value);
    assert(ret == 1);
}

1695 1696 1697
static int kvm_put_tscdeadline_msr(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
1698
    int ret;
1699 1700 1701 1702 1703

    if (!has_msr_tsc_deadline) {
        return 0;
    }

1704
    ret = kvm_put_one_msr(cpu, MSR_IA32_TSCDEADLINE, env->tsc_deadline);
1705 1706 1707 1708 1709 1710
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1711 1712
}

1713 1714 1715 1716 1717 1718 1719 1720
/*
 * Provide a separate write service for the feature control MSR in order to
 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
 * before writing any other state because forcibly leaving nested mode
 * invalidates the VCPU state.
 */
static int kvm_put_msr_feature_control(X86CPU *cpu)
{
1721 1722 1723 1724 1725
    int ret;

    if (!has_msr_feature_control) {
        return 0;
    }
1726

1727 1728
    ret = kvm_put_one_msr(cpu, MSR_IA32_FEATURE_CONTROL,
                          cpu->env.msr_ia32_feature_control);
1729 1730 1731 1732 1733 1734
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1735 1736
}

1737
static int kvm_put_msrs(X86CPU *cpu, int level)
A
aliguori 已提交
1738
{
1739
    CPUX86State *env = &cpu->env;
1740
    int i;
1741
    int ret;
A
aliguori 已提交
1742

1743 1744
    kvm_msr_buf_reset(cpu);

1745 1746 1747 1748
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, env->sysenter_cs);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
    kvm_msr_entry_add(cpu, MSR_PAT, env->pat);
1749
    if (has_msr_star) {
1750
        kvm_msr_entry_add(cpu, MSR_STAR, env->star);
1751
    }
1752
    if (has_msr_hsave_pa) {
1753
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, env->vm_hsave);
1754
    }
1755
    if (has_msr_tsc_aux) {
1756
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, env->tsc_aux);
1757
    }
1758
    if (has_msr_tsc_adjust) {
1759
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, env->tsc_adjust);
1760
    }
A
Avi Kivity 已提交
1761
    if (has_msr_misc_enable) {
1762
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE,
A
Avi Kivity 已提交
1763 1764
                          env->msr_ia32_misc_enable);
    }
1765
    if (has_msr_smbase) {
1766
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, env->smbase);
1767
    }
1768 1769 1770
    if (has_msr_smi_count) {
        kvm_msr_entry_add(cpu, MSR_SMI_COUNT, env->msr_smi_count);
    }
1771
    if (has_msr_bndcfgs) {
1772
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, env->msr_bndcfgs);
1773
    }
1774
    if (has_msr_xss) {
1775
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, env->xss);
1776
    }
1777 1778 1779
    if (has_msr_spec_ctrl) {
        kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, env->spec_ctrl);
    }
1780 1781 1782 1783
    if (has_msr_virt_ssbd) {
        kvm_msr_entry_add(cpu, MSR_VIRT_SSBD, env->virt_ssbd);
    }

A
aliguori 已提交
1784
#ifdef TARGET_X86_64
1785
    if (lm_capable_kernel) {
1786 1787 1788 1789
        kvm_msr_entry_add(cpu, MSR_CSTAR, env->cstar);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, env->kernelgsbase);
        kvm_msr_entry_add(cpu, MSR_FMASK, env->fmask);
        kvm_msr_entry_add(cpu, MSR_LSTAR, env->lstar);
1790
    }
A
aliguori 已提交
1791
#endif
1792

J
Jan Kiszka 已提交
1793
    /*
P
Paolo Bonzini 已提交
1794 1795
     * The following MSRs have side effects on the guest or are too heavy
     * for normal writeback. Limit them to reset or full state updates.
J
Jan Kiszka 已提交
1796 1797
     */
    if (level >= KVM_PUT_RESET_STATE) {
1798 1799 1800
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, env->tsc);
        kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, env->system_time_msr);
        kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
1801
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_ASYNC_PF)) {
1802
            kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, env->async_pf_en_msr);
1803
        }
1804
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_PV_EOI)) {
1805
            kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, env->pv_eoi_en_msr);
M
Michael S. Tsirkin 已提交
1806
        }
1807
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_STEAL_TIME)) {
1808
            kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, env->steal_time_msr);
1809
        }
1810 1811 1812 1813 1814 1815
        if (has_architectural_pmu_version > 0) {
            if (has_architectural_pmu_version > 1) {
                /* Stop the counter.  */
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
            }
P
Paolo Bonzini 已提交
1816 1817

            /* Set the counter values.  */
1818
            for (i = 0; i < num_architectural_pmu_fixed_counters; i++) {
1819
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i,
P
Paolo Bonzini 已提交
1820 1821
                                  env->msr_fixed_counters[i]);
            }
1822
            for (i = 0; i < num_architectural_pmu_gp_counters; i++) {
1823
                kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i,
P
Paolo Bonzini 已提交
1824
                                  env->msr_gp_counters[i]);
1825
                kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i,
P
Paolo Bonzini 已提交
1826 1827
                                  env->msr_gp_evtsel[i]);
            }
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
            if (has_architectural_pmu_version > 1) {
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS,
                                  env->msr_global_status);
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
                                  env->msr_global_ovf_ctrl);

                /* Now start the PMU.  */
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL,
                                  env->msr_fixed_ctr_ctrl);
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL,
                                  env->msr_global_ctrl);
            }
P
Paolo Bonzini 已提交
1840
        }
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
        /*
         * Hyper-V partition-wide MSRs: to avoid clearing them on cpu hot-add,
         * only sync them to KVM on the first cpu
         */
        if (current_cpu == first_cpu) {
            if (has_msr_hv_hypercall) {
                kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID,
                                  env->msr_hv_guest_os_id);
                kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL,
                                  env->msr_hv_hypercall);
            }
            if (cpu->hyperv_time) {
                kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC,
                                  env->msr_hv_tsc);
            }
1856 1857 1858 1859 1860 1861 1862 1863
            if (cpu->hyperv_reenlightenment) {
                kvm_msr_entry_add(cpu, HV_X64_MSR_REENLIGHTENMENT_CONTROL,
                                  env->msr_hv_reenlightenment_control);
                kvm_msr_entry_add(cpu, HV_X64_MSR_TSC_EMULATION_CONTROL,
                                  env->msr_hv_tsc_emulation_control);
                kvm_msr_entry_add(cpu, HV_X64_MSR_TSC_EMULATION_STATUS,
                                  env->msr_hv_tsc_emulation_status);
            }
1864
        }
1865
        if (cpu->hyperv_vapic) {
1866
            kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE,
1867
                              env->msr_hv_vapic);
1868
        }
1869 1870 1871
        if (has_msr_hv_crash) {
            int j;

1872
            for (j = 0; j < HV_CRASH_PARAMS; j++)
1873
                kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j,
1874 1875
                                  env->msr_hv_crash_params[j]);

1876
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_CTL, HV_CRASH_CTL_NOTIFY);
1877
        }
1878
        if (has_msr_hv_runtime) {
1879
            kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, env->msr_hv_runtime);
1880
        }
1881 1882 1883
        if (cpu->hyperv_synic) {
            int j;

1884 1885
            kvm_msr_entry_add(cpu, HV_X64_MSR_SVERSION, HV_SYNIC_VERSION);

1886
            kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL,
1887
                              env->msr_hv_synic_control);
1888
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP,
1889
                              env->msr_hv_synic_evt_page);
1890
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP,
1891 1892 1893
                              env->msr_hv_synic_msg_page);

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_synic_sint); j++) {
1894
                kvm_msr_entry_add(cpu, HV_X64_MSR_SINT0 + j,
1895 1896 1897
                                  env->msr_hv_synic_sint[j]);
            }
        }
1898 1899 1900 1901
        if (has_msr_hv_stimer) {
            int j;

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_config); j++) {
1902
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_CONFIG + j * 2,
1903 1904 1905 1906
                                env->msr_hv_stimer_config[j]);
            }

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_count); j++) {
1907
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_COUNT + j * 2,
1908 1909 1910
                                env->msr_hv_stimer_count[j]);
            }
        }
1911
        if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
1912 1913
            uint64_t phys_mask = MAKE_64BIT_MASK(0, cpu->phys_bits);

1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
            kvm_msr_entry_add(cpu, MSR_MTRRdefType, env->mtrr_deftype);
            kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, env->mtrr_fixed[0]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, env->mtrr_fixed[1]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]);
1926
            for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
1927 1928 1929 1930 1931 1932
                /* The CPU GPs if we write to a bit above the physical limit of
                 * the host CPU (and KVM emulates that)
                 */
                uint64_t mask = env->mtrr_var[i].mask;
                mask &= phys_mask;

1933 1934
                kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i),
                                  env->mtrr_var[i].base);
1935
                kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i), mask);
1936 1937
            }
        }
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
        if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_INTEL_PT) {
            int addr_num = kvm_arch_get_supported_cpuid(kvm_state,
                                                    0x14, 1, R_EAX) & 0x7;

            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_CTL,
                            env->msr_rtit_ctrl);
            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_STATUS,
                            env->msr_rtit_status);
            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_OUTPUT_BASE,
                            env->msr_rtit_output_base);
            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_OUTPUT_MASK,
                            env->msr_rtit_output_mask);
            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_CR3_MATCH,
                            env->msr_rtit_cr3_match);
            for (i = 0; i < addr_num; i++) {
                kvm_msr_entry_add(cpu, MSR_IA32_RTIT_ADDR0_A + i,
                            env->msr_rtit_addrs[i]);
            }
        }
1957 1958 1959

        /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
         *       kvm_put_msr_feature_control. */
1960
    }
1961
    if (env->mcg_cap) {
H
Hidetoshi Seto 已提交
1962
        int i;
1963

1964 1965
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, env->mcg_status);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, env->mcg_ctl);
1966 1967 1968
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, env->mcg_ext_ctl);
        }
1969
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1970
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, env->mce_banks[i]);
1971 1972
        }
    }
1973

1974
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
1975 1976 1977
    if (ret < 0) {
        return ret;
    }
A
aliguori 已提交
1978

1979 1980 1981 1982 1983 1984
    if (ret < cpu->kvm_msr_buf->nmsrs) {
        struct kvm_msr_entry *e = &cpu->kvm_msr_buf->entries[ret];
        error_report("error: failed to set MSR 0x%" PRIx32 " to 0x%" PRIx64,
                     (uint32_t)e->index, (uint64_t)e->data);
    }

1985
    assert(ret == cpu->kvm_msr_buf->nmsrs);
1986
    return 0;
A
aliguori 已提交
1987 1988 1989
}


1990
static int kvm_get_fpu(X86CPU *cpu)
A
aliguori 已提交
1991
{
1992
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1993 1994 1995
    struct kvm_fpu fpu;
    int i, ret;

1996
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
1997
    if (ret < 0) {
A
aliguori 已提交
1998
        return ret;
1999
    }
A
aliguori 已提交
2000 2001 2002 2003

    env->fpstt = (fpu.fsw >> 11) & 7;
    env->fpus = fpu.fsw;
    env->fpuc = fpu.fcw;
2004 2005 2006
    env->fpop = fpu.last_opcode;
    env->fpip = fpu.last_ip;
    env->fpdp = fpu.last_dp;
2007 2008 2009
    for (i = 0; i < 8; ++i) {
        env->fptags[i] = !((fpu.ftwx >> i) & 1);
    }
A
aliguori 已提交
2010
    memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
2011
    for (i = 0; i < CPU_NB_REGS; i++) {
2012 2013
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(&fpu.xmm[i][0]);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(&fpu.xmm[i][8]);
2014
    }
A
aliguori 已提交
2015 2016 2017 2018 2019
    env->mxcsr = fpu.mxcsr;

    return 0;
}

2020
static int kvm_get_xsave(X86CPU *cpu)
2021
{
2022
    CPUX86State *env = &cpu->env;
2023
    X86XSaveArea *xsave = env->kvm_xsave_buf;
2024
    int ret;
2025

2026
    if (!has_xsave) {
2027
        return kvm_get_fpu(cpu);
2028
    }
2029

2030
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
2031
    if (ret < 0) {
2032
        return ret;
2033
    }
2034
    x86_cpu_xrstor_all_areas(cpu, xsave);
2035 2036 2037 2038

    return 0;
}

2039
static int kvm_get_xcrs(X86CPU *cpu)
2040
{
2041
    CPUX86State *env = &cpu->env;
2042 2043 2044
    int i, ret;
    struct kvm_xcrs xcrs;

2045
    if (!has_xcrs) {
2046
        return 0;
2047
    }
2048

2049
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
2050
    if (ret < 0) {
2051
        return ret;
2052
    }
2053

2054
    for (i = 0; i < xcrs.nr_xcrs; i++) {
2055
        /* Only support xcr0 now */
P
Paolo Bonzini 已提交
2056 2057
        if (xcrs.xcrs[i].xcr == 0) {
            env->xcr0 = xcrs.xcrs[i].value;
2058 2059
            break;
        }
2060
    }
2061 2062 2063
    return 0;
}

2064
static int kvm_get_sregs(X86CPU *cpu)
A
aliguori 已提交
2065
{
2066
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
2067
    struct kvm_sregs sregs;
2068
    int bit, i, ret;
A
aliguori 已提交
2069

2070
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
2071
    if (ret < 0) {
A
aliguori 已提交
2072
        return ret;
2073
    }
A
aliguori 已提交
2074

2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
    /* There can only be one pending IRQ set in the bitmap at a time, so try
       to find it and save its number instead (-1 for none). */
    env->interrupt_injected = -1;
    for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
        if (sregs.interrupt_bitmap[i]) {
            bit = ctz64(sregs.interrupt_bitmap[i]);
            env->interrupt_injected = i * 64 + bit;
            break;
        }
    }
A
aliguori 已提交
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106

    get_seg(&env->segs[R_CS], &sregs.cs);
    get_seg(&env->segs[R_DS], &sregs.ds);
    get_seg(&env->segs[R_ES], &sregs.es);
    get_seg(&env->segs[R_FS], &sregs.fs);
    get_seg(&env->segs[R_GS], &sregs.gs);
    get_seg(&env->segs[R_SS], &sregs.ss);

    get_seg(&env->tr, &sregs.tr);
    get_seg(&env->ldt, &sregs.ldt);

    env->idt.limit = sregs.idt.limit;
    env->idt.base = sregs.idt.base;
    env->gdt.limit = sregs.gdt.limit;
    env->gdt.base = sregs.gdt.base;

    env->cr[0] = sregs.cr0;
    env->cr[2] = sregs.cr2;
    env->cr[3] = sregs.cr3;
    env->cr[4] = sregs.cr4;

    env->efer = sregs.efer;
2107 2108

    /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
2109
    x86_update_hflags(env);
A
aliguori 已提交
2110 2111 2112 2113

    return 0;
}

2114
static int kvm_get_msrs(X86CPU *cpu)
A
aliguori 已提交
2115
{
2116
    CPUX86State *env = &cpu->env;
2117
    struct kvm_msr_entry *msrs = cpu->kvm_msr_buf->entries;
2118
    int ret, i;
2119
    uint64_t mtrr_top_bits;
A
aliguori 已提交
2120

2121 2122
    kvm_msr_buf_reset(cpu);

2123 2124 2125 2126
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, 0);
    kvm_msr_entry_add(cpu, MSR_PAT, 0);
2127
    if (has_msr_star) {
2128
        kvm_msr_entry_add(cpu, MSR_STAR, 0);
2129
    }
2130
    if (has_msr_hsave_pa) {
2131
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, 0);
2132
    }
2133
    if (has_msr_tsc_aux) {
2134
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, 0);
2135
    }
2136
    if (has_msr_tsc_adjust) {
2137
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, 0);
2138
    }
2139
    if (has_msr_tsc_deadline) {
2140
        kvm_msr_entry_add(cpu, MSR_IA32_TSCDEADLINE, 0);
2141
    }
A
Avi Kivity 已提交
2142
    if (has_msr_misc_enable) {
2143
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE, 0);
A
Avi Kivity 已提交
2144
    }
2145
    if (has_msr_smbase) {
2146
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, 0);
2147
    }
2148 2149 2150
    if (has_msr_smi_count) {
        kvm_msr_entry_add(cpu, MSR_SMI_COUNT, 0);
    }
2151
    if (has_msr_feature_control) {
2152
        kvm_msr_entry_add(cpu, MSR_IA32_FEATURE_CONTROL, 0);
2153
    }
L
Liu Jinsong 已提交
2154
    if (has_msr_bndcfgs) {
2155
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, 0);
L
Liu Jinsong 已提交
2156
    }
2157
    if (has_msr_xss) {
2158
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, 0);
2159
    }
2160 2161 2162
    if (has_msr_spec_ctrl) {
        kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, 0);
    }
2163 2164 2165
    if (has_msr_virt_ssbd) {
        kvm_msr_entry_add(cpu, MSR_VIRT_SSBD, 0);
    }
2166
    if (!env->tsc_valid) {
2167
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, 0);
2168
        env->tsc_valid = !runstate_is_running();
2169 2170
    }

A
aliguori 已提交
2171
#ifdef TARGET_X86_64
2172
    if (lm_capable_kernel) {
2173 2174 2175 2176
        kvm_msr_entry_add(cpu, MSR_CSTAR, 0);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, 0);
        kvm_msr_entry_add(cpu, MSR_FMASK, 0);
        kvm_msr_entry_add(cpu, MSR_LSTAR, 0);
2177
    }
A
aliguori 已提交
2178
#endif
2179 2180
    kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, 0);
    kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, 0);
2181
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_ASYNC_PF)) {
2182
        kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, 0);
2183
    }
2184
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_PV_EOI)) {
2185
        kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, 0);
M
Michael S. Tsirkin 已提交
2186
    }
2187
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_STEAL_TIME)) {
2188
        kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, 0);
2189
    }
2190 2191 2192 2193 2194 2195 2196 2197
    if (has_architectural_pmu_version > 0) {
        if (has_architectural_pmu_version > 1) {
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS, 0);
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL, 0);
        }
        for (i = 0; i < num_architectural_pmu_fixed_counters; i++) {
2198
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i, 0);
P
Paolo Bonzini 已提交
2199
        }
2200
        for (i = 0; i < num_architectural_pmu_gp_counters; i++) {
2201 2202
            kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i, 0);
            kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i, 0);
P
Paolo Bonzini 已提交
2203 2204
        }
    }
2205

2206
    if (env->mcg_cap) {
2207 2208
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, 0);
2209 2210 2211
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, 0);
        }
2212
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
2213
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, 0);
2214
        }
2215 2216
    }

2217
    if (has_msr_hv_hypercall) {
2218 2219
        kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID, 0);
2220
    }
2221
    if (cpu->hyperv_vapic) {
2222
        kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE, 0);
2223
    }
2224
    if (cpu->hyperv_time) {
2225
        kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC, 0);
2226
    }
2227 2228 2229 2230 2231
    if (cpu->hyperv_reenlightenment) {
        kvm_msr_entry_add(cpu, HV_X64_MSR_REENLIGHTENMENT_CONTROL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_TSC_EMULATION_CONTROL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_TSC_EMULATION_STATUS, 0);
    }
2232 2233 2234
    if (has_msr_hv_crash) {
        int j;

2235
        for (j = 0; j < HV_CRASH_PARAMS; j++) {
2236
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j, 0);
2237 2238
        }
    }
2239
    if (has_msr_hv_runtime) {
2240
        kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, 0);
2241
    }
2242 2243 2244
    if (cpu->hyperv_synic) {
        uint32_t msr;

2245 2246 2247
        kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP, 0);
2248
        for (msr = HV_X64_MSR_SINT0; msr <= HV_X64_MSR_SINT15; msr++) {
2249
            kvm_msr_entry_add(cpu, msr, 0);
2250 2251
        }
    }
2252 2253 2254 2255 2256
    if (has_msr_hv_stimer) {
        uint32_t msr;

        for (msr = HV_X64_MSR_STIMER0_CONFIG; msr <= HV_X64_MSR_STIMER3_COUNT;
             msr++) {
2257
            kvm_msr_entry_add(cpu, msr, 0);
2258 2259
        }
    }
2260
    if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
        kvm_msr_entry_add(cpu, MSR_MTRRdefType, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, 0);
2273
        for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
2274 2275
            kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i), 0);
            kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i), 0);
2276 2277
        }
    }
2278

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_INTEL_PT) {
        int addr_num =
            kvm_arch_get_supported_cpuid(kvm_state, 0x14, 1, R_EAX) & 0x7;

        kvm_msr_entry_add(cpu, MSR_IA32_RTIT_CTL, 0);
        kvm_msr_entry_add(cpu, MSR_IA32_RTIT_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_IA32_RTIT_OUTPUT_BASE, 0);
        kvm_msr_entry_add(cpu, MSR_IA32_RTIT_OUTPUT_MASK, 0);
        kvm_msr_entry_add(cpu, MSR_IA32_RTIT_CR3_MATCH, 0);
        for (i = 0; i < addr_num; i++) {
            kvm_msr_entry_add(cpu, MSR_IA32_RTIT_ADDR0_A + i, 0);
        }
    }

2293
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, cpu->kvm_msr_buf);
2294
    if (ret < 0) {
A
aliguori 已提交
2295
        return ret;
2296
    }
A
aliguori 已提交
2297

2298 2299 2300 2301 2302 2303
    if (ret < cpu->kvm_msr_buf->nmsrs) {
        struct kvm_msr_entry *e = &cpu->kvm_msr_buf->entries[ret];
        error_report("error: failed to get MSR 0x%" PRIx32,
                     (uint32_t)e->index);
    }

2304
    assert(ret == cpu->kvm_msr_buf->nmsrs);
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
    /*
     * MTRR masks: Each mask consists of 5 parts
     * a  10..0: must be zero
     * b  11   : valid bit
     * c n-1.12: actual mask bits
     * d  51..n: reserved must be zero
     * e  63.52: reserved must be zero
     *
     * 'n' is the number of physical bits supported by the CPU and is
     * apparently always <= 52.   We know our 'n' but don't know what
     * the destinations 'n' is; it might be smaller, in which case
     * it masks (c) on loading. It might be larger, in which case
     * we fill 'd' so that d..c is consistent irrespetive of the 'n'
     * we're migrating to.
     */

    if (cpu->fill_mtrr_mask) {
        QEMU_BUILD_BUG_ON(TARGET_PHYS_ADDR_SPACE_BITS > 52);
        assert(cpu->phys_bits <= TARGET_PHYS_ADDR_SPACE_BITS);
        mtrr_top_bits = MAKE_64BIT_MASK(cpu->phys_bits, 52 - cpu->phys_bits);
    } else {
        mtrr_top_bits = 0;
    }

A
aliguori 已提交
2329
    for (i = 0; i < ret; i++) {
P
Paolo Bonzini 已提交
2330 2331
        uint32_t index = msrs[i].index;
        switch (index) {
A
aliguori 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340
        case MSR_IA32_SYSENTER_CS:
            env->sysenter_cs = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_ESP:
            env->sysenter_esp = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_EIP:
            env->sysenter_eip = msrs[i].data;
            break;
2341 2342 2343
        case MSR_PAT:
            env->pat = msrs[i].data;
            break;
A
aliguori 已提交
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
        case MSR_STAR:
            env->star = msrs[i].data;
            break;
#ifdef TARGET_X86_64
        case MSR_CSTAR:
            env->cstar = msrs[i].data;
            break;
        case MSR_KERNELGSBASE:
            env->kernelgsbase = msrs[i].data;
            break;
        case MSR_FMASK:
            env->fmask = msrs[i].data;
            break;
        case MSR_LSTAR:
            env->lstar = msrs[i].data;
            break;
#endif
        case MSR_IA32_TSC:
            env->tsc = msrs[i].data;
            break;
2364 2365 2366
        case MSR_TSC_AUX:
            env->tsc_aux = msrs[i].data;
            break;
2367 2368 2369
        case MSR_TSC_ADJUST:
            env->tsc_adjust = msrs[i].data;
            break;
2370 2371 2372
        case MSR_IA32_TSCDEADLINE:
            env->tsc_deadline = msrs[i].data;
            break;
2373 2374 2375
        case MSR_VM_HSAVE_PA:
            env->vm_hsave = msrs[i].data;
            break;
2376 2377 2378 2379 2380 2381
        case MSR_KVM_SYSTEM_TIME:
            env->system_time_msr = msrs[i].data;
            break;
        case MSR_KVM_WALL_CLOCK:
            env->wall_clock_msr = msrs[i].data;
            break;
2382 2383 2384 2385 2386 2387
        case MSR_MCG_STATUS:
            env->mcg_status = msrs[i].data;
            break;
        case MSR_MCG_CTL:
            env->mcg_ctl = msrs[i].data;
            break;
2388 2389 2390
        case MSR_MCG_EXT_CTL:
            env->mcg_ext_ctl = msrs[i].data;
            break;
A
Avi Kivity 已提交
2391 2392 2393
        case MSR_IA32_MISC_ENABLE:
            env->msr_ia32_misc_enable = msrs[i].data;
            break;
2394 2395 2396
        case MSR_IA32_SMBASE:
            env->smbase = msrs[i].data;
            break;
2397 2398 2399
        case MSR_SMI_COUNT:
            env->msr_smi_count = msrs[i].data;
            break;
2400 2401
        case MSR_IA32_FEATURE_CONTROL:
            env->msr_ia32_feature_control = msrs[i].data;
2402
            break;
L
Liu Jinsong 已提交
2403 2404 2405
        case MSR_IA32_BNDCFGS:
            env->msr_bndcfgs = msrs[i].data;
            break;
2406 2407 2408
        case MSR_IA32_XSS:
            env->xss = msrs[i].data;
            break;
2409 2410 2411 2412 2413
        default:
            if (msrs[i].index >= MSR_MC0_CTL &&
                msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
                env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
            }
H
Hidetoshi Seto 已提交
2414
            break;
2415 2416 2417
        case MSR_KVM_ASYNC_PF_EN:
            env->async_pf_en_msr = msrs[i].data;
            break;
M
Michael S. Tsirkin 已提交
2418 2419 2420
        case MSR_KVM_PV_EOI_EN:
            env->pv_eoi_en_msr = msrs[i].data;
            break;
2421 2422 2423
        case MSR_KVM_STEAL_TIME:
            env->steal_time_msr = msrs[i].data;
            break;
P
Paolo Bonzini 已提交
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
        case MSR_CORE_PERF_FIXED_CTR_CTRL:
            env->msr_fixed_ctr_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_CTRL:
            env->msr_global_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_STATUS:
            env->msr_global_status = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
            env->msr_global_ovf_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
            env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
            break;
        case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
            break;
        case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
            break;
2445 2446 2447 2448 2449 2450
        case HV_X64_MSR_HYPERCALL:
            env->msr_hv_hypercall = msrs[i].data;
            break;
        case HV_X64_MSR_GUEST_OS_ID:
            env->msr_hv_guest_os_id = msrs[i].data;
            break;
2451 2452 2453
        case HV_X64_MSR_APIC_ASSIST_PAGE:
            env->msr_hv_vapic = msrs[i].data;
            break;
2454 2455 2456
        case HV_X64_MSR_REFERENCE_TSC:
            env->msr_hv_tsc = msrs[i].data;
            break;
2457 2458 2459
        case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
            env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data;
            break;
2460 2461 2462
        case HV_X64_MSR_VP_RUNTIME:
            env->msr_hv_runtime = msrs[i].data;
            break;
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
        case HV_X64_MSR_SCONTROL:
            env->msr_hv_synic_control = msrs[i].data;
            break;
        case HV_X64_MSR_SIEFP:
            env->msr_hv_synic_evt_page = msrs[i].data;
            break;
        case HV_X64_MSR_SIMP:
            env->msr_hv_synic_msg_page = msrs[i].data;
            break;
        case HV_X64_MSR_SINT0 ... HV_X64_MSR_SINT15:
            env->msr_hv_synic_sint[index - HV_X64_MSR_SINT0] = msrs[i].data;
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
            break;
        case HV_X64_MSR_STIMER0_CONFIG:
        case HV_X64_MSR_STIMER1_CONFIG:
        case HV_X64_MSR_STIMER2_CONFIG:
        case HV_X64_MSR_STIMER3_CONFIG:
            env->msr_hv_stimer_config[(index - HV_X64_MSR_STIMER0_CONFIG)/2] =
                                msrs[i].data;
            break;
        case HV_X64_MSR_STIMER0_COUNT:
        case HV_X64_MSR_STIMER1_COUNT:
        case HV_X64_MSR_STIMER2_COUNT:
        case HV_X64_MSR_STIMER3_COUNT:
            env->msr_hv_stimer_count[(index - HV_X64_MSR_STIMER0_COUNT)/2] =
                                msrs[i].data;
2488
            break;
2489 2490 2491 2492 2493 2494 2495 2496 2497
        case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
            env->msr_hv_reenlightenment_control = msrs[i].data;
            break;
        case HV_X64_MSR_TSC_EMULATION_CONTROL:
            env->msr_hv_tsc_emulation_control = msrs[i].data;
            break;
        case HV_X64_MSR_TSC_EMULATION_STATUS:
            env->msr_hv_tsc_emulation_status = msrs[i].data;
            break;
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
        case MSR_MTRRdefType:
            env->mtrr_deftype = msrs[i].data;
            break;
        case MSR_MTRRfix64K_00000:
            env->mtrr_fixed[0] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_80000:
            env->mtrr_fixed[1] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_A0000:
            env->mtrr_fixed[2] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C0000:
            env->mtrr_fixed[3] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C8000:
            env->mtrr_fixed[4] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D0000:
            env->mtrr_fixed[5] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D8000:
            env->mtrr_fixed[6] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E0000:
            env->mtrr_fixed[7] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E8000:
            env->mtrr_fixed[8] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F0000:
            env->mtrr_fixed[9] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F8000:
            env->mtrr_fixed[10] = msrs[i].data;
            break;
        case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1):
            if (index & 1) {
2536 2537
                env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data |
                                                               mtrr_top_bits;
2538 2539 2540 2541
            } else {
                env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data;
            }
            break;
2542 2543 2544
        case MSR_IA32_SPEC_CTRL:
            env->spec_ctrl = msrs[i].data;
            break;
2545 2546 2547
        case MSR_VIRT_SSBD:
            env->virt_ssbd = msrs[i].data;
            break;
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
        case MSR_IA32_RTIT_CTL:
            env->msr_rtit_ctrl = msrs[i].data;
            break;
        case MSR_IA32_RTIT_STATUS:
            env->msr_rtit_status = msrs[i].data;
            break;
        case MSR_IA32_RTIT_OUTPUT_BASE:
            env->msr_rtit_output_base = msrs[i].data;
            break;
        case MSR_IA32_RTIT_OUTPUT_MASK:
            env->msr_rtit_output_mask = msrs[i].data;
            break;
        case MSR_IA32_RTIT_CR3_MATCH:
            env->msr_rtit_cr3_match = msrs[i].data;
            break;
        case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
            env->msr_rtit_addrs[index - MSR_IA32_RTIT_ADDR0_A] = msrs[i].data;
            break;
A
aliguori 已提交
2566 2567 2568 2569 2570 2571
        }
    }

    return 0;
}

2572
static int kvm_put_mp_state(X86CPU *cpu)
2573
{
2574
    struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
2575

2576
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
2577 2578
}

2579
static int kvm_get_mp_state(X86CPU *cpu)
2580
{
2581
    CPUState *cs = CPU(cpu);
2582
    CPUX86State *env = &cpu->env;
2583 2584 2585
    struct kvm_mp_state mp_state;
    int ret;

2586
    ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
2587 2588 2589 2590
    if (ret < 0) {
        return ret;
    }
    env->mp_state = mp_state.mp_state;
2591
    if (kvm_irqchip_in_kernel()) {
2592
        cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
2593
    }
2594 2595 2596
    return 0;
}

2597
static int kvm_get_apic(X86CPU *cpu)
2598
{
2599
    DeviceState *apic = cpu->apic_state;
2600 2601 2602
    struct kvm_lapic_state kapic;
    int ret;

2603
    if (apic && kvm_irqchip_in_kernel()) {
2604
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
2605 2606 2607 2608 2609 2610 2611 2612 2613
        if (ret < 0) {
            return ret;
        }

        kvm_get_apic_state(apic, &kapic);
    }
    return 0;
}

2614
static int kvm_put_vcpu_events(X86CPU *cpu, int level)
2615
{
2616
    CPUState *cs = CPU(cpu);
2617
    CPUX86State *env = &cpu->env;
2618
    struct kvm_vcpu_events events = {};
2619 2620 2621 2622 2623

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2624 2625
    events.exception.injected = (env->exception_injected >= 0);
    events.exception.nr = env->exception_injected;
2626 2627
    events.exception.has_error_code = env->has_error_code;
    events.exception.error_code = env->error_code;
2628
    events.exception.pad = 0;
2629 2630 2631 2632 2633 2634 2635 2636

    events.interrupt.injected = (env->interrupt_injected >= 0);
    events.interrupt.nr = env->interrupt_injected;
    events.interrupt.soft = env->soft_interrupt;

    events.nmi.injected = env->nmi_injected;
    events.nmi.pending = env->nmi_pending;
    events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
2637
    events.nmi.pad = 0;
2638 2639

    events.sipi_vector = env->sipi_vector;
2640
    events.flags = 0;
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
    if (has_msr_smbase) {
        events.smi.smm = !!(env->hflags & HF_SMM_MASK);
        events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK);
        if (kvm_irqchip_in_kernel()) {
            /* As soon as these are moved to the kernel, remove them
             * from cs->interrupt_request.
             */
            events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI;
            events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT;
            cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI);
        } else {
            /* Keep these in cs->interrupt_request.  */
            events.smi.pending = 0;
            events.smi.latched_init = 0;
        }
2657 2658 2659 2660 2661 2662
        /* Stop SMI delivery on old machine types to avoid a reboot
         * on an inward migration of an old VM.
         */
        if (!cpu->kvm_no_smi_migration) {
            events.flags |= KVM_VCPUEVENT_VALID_SMM;
        }
2663 2664
    }

2665
    if (level >= KVM_PUT_RESET_STATE) {
2666 2667 2668 2669
        events.flags |= KVM_VCPUEVENT_VALID_NMI_PENDING;
        if (env->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
            events.flags |= KVM_VCPUEVENT_VALID_SIPI_VECTOR;
        }
2670
    }
2671

2672
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
2673 2674
}

2675
static int kvm_get_vcpu_events(X86CPU *cpu)
2676
{
2677
    CPUX86State *env = &cpu->env;
2678 2679 2680 2681 2682 2683 2684
    struct kvm_vcpu_events events;
    int ret;

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2685
    memset(&events, 0, sizeof(events));
2686
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
2687 2688 2689
    if (ret < 0) {
       return ret;
    }
2690
    env->exception_injected =
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
       events.exception.injected ? events.exception.nr : -1;
    env->has_error_code = events.exception.has_error_code;
    env->error_code = events.exception.error_code;

    env->interrupt_injected =
        events.interrupt.injected ? events.interrupt.nr : -1;
    env->soft_interrupt = events.interrupt.soft;

    env->nmi_injected = events.nmi.injected;
    env->nmi_pending = events.nmi.pending;
    if (events.nmi.masked) {
        env->hflags2 |= HF2_NMI_MASK;
    } else {
        env->hflags2 &= ~HF2_NMI_MASK;
    }

2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
    if (events.flags & KVM_VCPUEVENT_VALID_SMM) {
        if (events.smi.smm) {
            env->hflags |= HF_SMM_MASK;
        } else {
            env->hflags &= ~HF_SMM_MASK;
        }
        if (events.smi.pending) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        }
        if (events.smi.smm_inside_nmi) {
            env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
        } else {
            env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
        }
        if (events.smi.latched_init) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        }
    }

2730 2731 2732 2733 2734
    env->sipi_vector = events.sipi_vector;

    return 0;
}

2735
static int kvm_guest_debug_workarounds(X86CPU *cpu)
2736
{
2737
    CPUState *cs = CPU(cpu);
2738
    CPUX86State *env = &cpu->env;
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
    int ret = 0;
    unsigned long reinject_trap = 0;

    if (!kvm_has_vcpu_events()) {
        if (env->exception_injected == 1) {
            reinject_trap = KVM_GUESTDBG_INJECT_DB;
        } else if (env->exception_injected == 3) {
            reinject_trap = KVM_GUESTDBG_INJECT_BP;
        }
        env->exception_injected = -1;
    }

    /*
     * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
     * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
     * by updating the debug state once again if single-stepping is on.
     * Another reason to call kvm_update_guest_debug here is a pending debug
     * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
     * reinject them via SET_GUEST_DEBUG.
     */
    if (reinject_trap ||
2760
        (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
2761
        ret = kvm_update_guest_debug(cs, reinject_trap);
2762 2763 2764 2765
    }
    return ret;
}

2766
static int kvm_put_debugregs(X86CPU *cpu)
2767
{
2768
    CPUX86State *env = &cpu->env;
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
    struct kvm_debugregs dbgregs;
    int i;

    if (!kvm_has_debugregs()) {
        return 0;
    }

    for (i = 0; i < 4; i++) {
        dbgregs.db[i] = env->dr[i];
    }
    dbgregs.dr6 = env->dr[6];
    dbgregs.dr7 = env->dr[7];
    dbgregs.flags = 0;

2783
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
2784 2785
}

2786
static int kvm_get_debugregs(X86CPU *cpu)
2787
{
2788
    CPUX86State *env = &cpu->env;
2789 2790 2791 2792 2793 2794 2795
    struct kvm_debugregs dbgregs;
    int i, ret;

    if (!kvm_has_debugregs()) {
        return 0;
    }

2796
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
2797
    if (ret < 0) {
2798
        return ret;
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
    }
    for (i = 0; i < 4; i++) {
        env->dr[i] = dbgregs.db[i];
    }
    env->dr[4] = env->dr[6] = dbgregs.dr6;
    env->dr[5] = env->dr[7] = dbgregs.dr7;

    return 0;
}

A
Andreas Färber 已提交
2809
int kvm_arch_put_registers(CPUState *cpu, int level)
A
aliguori 已提交
2810
{
A
Andreas Färber 已提交
2811
    X86CPU *x86_cpu = X86_CPU(cpu);
A
aliguori 已提交
2812 2813
    int ret;

2814
    assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
2815

2816
    if (level >= KVM_PUT_RESET_STATE) {
2817 2818 2819 2820 2821 2822
        ret = kvm_put_msr_feature_control(x86_cpu);
        if (ret < 0) {
            return ret;
        }
    }

2823 2824 2825 2826 2827 2828 2829 2830 2831
    if (level == KVM_PUT_FULL_STATE) {
        /* We don't check for kvm_arch_set_tsc_khz() errors here,
         * because TSC frequency mismatch shouldn't abort migration,
         * unless the user explicitly asked for a more strict TSC
         * setting (e.g. using an explicit "tsc-freq" option).
         */
        kvm_arch_set_tsc_khz(cpu);
    }

2832
    ret = kvm_getput_regs(x86_cpu, 1);
2833
    if (ret < 0) {
A
aliguori 已提交
2834
        return ret;
2835
    }
2836
    ret = kvm_put_xsave(x86_cpu);
2837
    if (ret < 0) {
2838
        return ret;
2839
    }
2840
    ret = kvm_put_xcrs(x86_cpu);
2841
    if (ret < 0) {
A
aliguori 已提交
2842
        return ret;
2843
    }
2844
    ret = kvm_put_sregs(x86_cpu);
2845
    if (ret < 0) {
A
aliguori 已提交
2846
        return ret;
2847
    }
2848
    /* must be before kvm_put_msrs */
2849
    ret = kvm_inject_mce_oldstyle(x86_cpu);
2850 2851 2852
    if (ret < 0) {
        return ret;
    }
2853
    ret = kvm_put_msrs(x86_cpu, level);
2854
    if (ret < 0) {
A
aliguori 已提交
2855
        return ret;
2856
    }
2857 2858 2859 2860
    ret = kvm_put_vcpu_events(x86_cpu, level);
    if (ret < 0) {
        return ret;
    }
2861
    if (level >= KVM_PUT_RESET_STATE) {
2862
        ret = kvm_put_mp_state(x86_cpu);
2863
        if (ret < 0) {
2864 2865
            return ret;
        }
2866
    }
2867 2868 2869 2870 2871

    ret = kvm_put_tscdeadline_msr(x86_cpu);
    if (ret < 0) {
        return ret;
    }
2872
    ret = kvm_put_debugregs(x86_cpu);
2873
    if (ret < 0) {
2874
        return ret;
2875
    }
2876
    /* must be last */
2877
    ret = kvm_guest_debug_workarounds(x86_cpu);
2878
    if (ret < 0) {
2879
        return ret;
2880
    }
A
aliguori 已提交
2881 2882 2883
    return 0;
}

A
Andreas Färber 已提交
2884
int kvm_arch_get_registers(CPUState *cs)
A
aliguori 已提交
2885
{
A
Andreas Färber 已提交
2886
    X86CPU *cpu = X86_CPU(cs);
A
aliguori 已提交
2887 2888
    int ret;

A
Andreas Färber 已提交
2889
    assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
2890

2891
    ret = kvm_get_vcpu_events(cpu);
2892
    if (ret < 0) {
2893
        goto out;
2894
    }
2895 2896 2897 2898 2899
    /*
     * KVM_GET_MPSTATE can modify CS and RIP, call it before
     * KVM_GET_REGS and KVM_GET_SREGS.
     */
    ret = kvm_get_mp_state(cpu);
2900
    if (ret < 0) {
2901
        goto out;
2902
    }
2903
    ret = kvm_getput_regs(cpu, 0);
2904
    if (ret < 0) {
2905
        goto out;
2906
    }
2907
    ret = kvm_get_xsave(cpu);
2908
    if (ret < 0) {
2909
        goto out;
2910
    }
2911
    ret = kvm_get_xcrs(cpu);
2912
    if (ret < 0) {
2913
        goto out;
2914
    }
2915
    ret = kvm_get_sregs(cpu);
2916
    if (ret < 0) {
2917
        goto out;
2918
    }
2919
    ret = kvm_get_msrs(cpu);
2920
    if (ret < 0) {
2921
        goto out;
2922
    }
2923
    ret = kvm_get_apic(cpu);
2924
    if (ret < 0) {
2925
        goto out;
2926
    }
2927
    ret = kvm_get_debugregs(cpu);
2928
    if (ret < 0) {
2929
        goto out;
2930
    }
2931 2932 2933 2934
    ret = 0;
 out:
    cpu_sync_bndcs_hflags(&cpu->env);
    return ret;
A
aliguori 已提交
2935 2936
}

A
Andreas Färber 已提交
2937
void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2938
{
A
Andreas Färber 已提交
2939 2940
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;
2941 2942
    int ret;

2943
    /* Inject NMI */
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
    if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) {
        if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected NMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
                        strerror(-ret));
            }
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_SMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected SMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_SMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n",
                        strerror(-ret));
            }
2966
        }
2967 2968
    }

2969
    if (!kvm_pic_in_kernel()) {
2970 2971 2972
        qemu_mutex_lock_iothread();
    }

2973 2974 2975 2976 2977
    /* Force the VCPU out of its inner loop to process any INIT requests
     * or (for userspace APIC, but it is cheap to combine the checks here)
     * pending TPR access reports.
     */
    if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
2978 2979 2980 2981 2982 2983 2984
        if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) &&
            !(env->hflags & HF_SMM_MASK)) {
            cpu->exit_request = 1;
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_TPR) {
            cpu->exit_request = 1;
        }
2985
    }
A
aliguori 已提交
2986

2987
    if (!kvm_pic_in_kernel()) {
2988 2989
        /* Try to inject an interrupt if the guest can accept it */
        if (run->ready_for_interrupt_injection &&
2990
            (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
2991 2992 2993
            (env->eflags & IF_MASK)) {
            int irq;

2994
            cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
2995 2996 2997 2998 2999 3000
            irq = cpu_get_pic_interrupt(env);
            if (irq >= 0) {
                struct kvm_interrupt intr;

                intr.irq = irq;
                DPRINTF("injected interrupt %d\n", irq);
3001
                ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
3002 3003 3004 3005 3006
                if (ret < 0) {
                    fprintf(stderr,
                            "KVM: injection failed, interrupt lost (%s)\n",
                            strerror(-ret));
                }
3007 3008
            }
        }
A
aliguori 已提交
3009

3010 3011 3012 3013
        /* If we have an interrupt but the guest is not ready to receive an
         * interrupt, request an interrupt window exit.  This will
         * cause a return to userspace as soon as the guest is ready to
         * receive interrupts. */
3014
        if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
3015 3016 3017 3018 3019 3020
            run->request_interrupt_window = 1;
        } else {
            run->request_interrupt_window = 0;
        }

        DPRINTF("setting tpr\n");
3021
        run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
3022 3023

        qemu_mutex_unlock_iothread();
3024
    }
A
aliguori 已提交
3025 3026
}

3027
MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
3028
{
A
Andreas Färber 已提交
3029 3030 3031
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;

3032 3033 3034
    if (run->flags & KVM_RUN_X86_SMM) {
        env->hflags |= HF_SMM_MASK;
    } else {
P
Paolo Bonzini 已提交
3035
        env->hflags &= ~HF_SMM_MASK;
3036
    }
3037
    if (run->if_flag) {
A
aliguori 已提交
3038
        env->eflags |= IF_MASK;
3039
    } else {
A
aliguori 已提交
3040
        env->eflags &= ~IF_MASK;
3041
    }
3042 3043 3044 3045 3046 3047

    /* We need to protect the apic state against concurrent accesses from
     * different threads in case the userspace irqchip is used. */
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_lock_iothread();
    }
3048 3049
    cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
    cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
3050 3051 3052
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_unlock_iothread();
    }
3053
    return cpu_get_mem_attrs(env);
A
aliguori 已提交
3054 3055
}

A
Andreas Färber 已提交
3056
int kvm_arch_process_async_events(CPUState *cs)
M
Marcelo Tosatti 已提交
3057
{
A
Andreas Färber 已提交
3058 3059
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
3060

3061
    if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
3062 3063 3064
        /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
        assert(env->mcg_cap);

3065
        cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
3066

3067
        kvm_cpu_synchronize_state(cs);
3068 3069 3070

        if (env->exception_injected == EXCP08_DBLE) {
            /* this means triple fault */
3071
            qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
3072
            cs->exit_request = 1;
3073 3074 3075 3076 3077
            return 0;
        }
        env->exception_injected = EXCP12_MCHK;
        env->has_error_code = 0;

3078
        cs->halted = 0;
3079 3080 3081 3082 3083
        if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
            env->mp_state = KVM_MP_STATE_RUNNABLE;
        }
    }

3084 3085
    if ((cs->interrupt_request & CPU_INTERRUPT_INIT) &&
        !(env->hflags & HF_SMM_MASK)) {
3086 3087 3088 3089
        kvm_cpu_synchronize_state(cs);
        do_cpu_init(cpu);
    }

3090 3091 3092 3093
    if (kvm_irqchip_in_kernel()) {
        return 0;
    }

3094 3095
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
3096
        apic_poll_irq(cpu->apic_state);
3097
    }
3098
    if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
3099
         (env->eflags & IF_MASK)) ||
3100 3101
        (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 0;
3102
    }
3103
    if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
3104
        kvm_cpu_synchronize_state(cs);
3105
        do_cpu_sipi(cpu);
M
Marcelo Tosatti 已提交
3106
    }
3107 3108
    if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
        cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
3109
        kvm_cpu_synchronize_state(cs);
3110
        apic_handle_tpr_access_report(cpu->apic_state, env->eip,
3111 3112
                                      env->tpr_access_type);
    }
M
Marcelo Tosatti 已提交
3113

3114
    return cs->halted;
M
Marcelo Tosatti 已提交
3115 3116
}

3117
static int kvm_handle_halt(X86CPU *cpu)
A
aliguori 已提交
3118
{
3119
    CPUState *cs = CPU(cpu);
3120 3121
    CPUX86State *env = &cpu->env;

3122
    if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
A
aliguori 已提交
3123
          (env->eflags & IF_MASK)) &&
3124 3125
        !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 1;
3126
        return EXCP_HLT;
A
aliguori 已提交
3127 3128
    }

3129
    return 0;
A
aliguori 已提交
3130 3131
}

A
Andreas Färber 已提交
3132
static int kvm_handle_tpr_access(X86CPU *cpu)
3133
{
A
Andreas Färber 已提交
3134 3135
    CPUState *cs = CPU(cpu);
    struct kvm_run *run = cs->kvm_run;
3136

3137
    apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
3138 3139 3140 3141 3142
                                  run->tpr_access.is_write ? TPR_ACCESS_WRITE
                                                           : TPR_ACCESS_READ);
    return 1;
}

3143
int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
3144
{
3145
    static const uint8_t int3 = 0xcc;
3146

3147 3148
    if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
3149
        return -EINVAL;
3150
    }
3151 3152 3153
    return 0;
}

3154
int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
3155 3156 3157
{
    uint8_t int3;

3158 3159
    if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
3160
        return -EINVAL;
3161
    }
3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
    return 0;
}

static struct {
    target_ulong addr;
    int len;
    int type;
} hw_breakpoint[4];

static int nb_hw_breakpoint;

static int find_hw_breakpoint(target_ulong addr, int len, int type)
{
    int n;

3177
    for (n = 0; n < nb_hw_breakpoint; n++) {
3178
        if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
3179
            (hw_breakpoint[n].len == len || len == -1)) {
3180
            return n;
3181 3182
        }
    }
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
    return -1;
}

int kvm_arch_insert_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    switch (type) {
    case GDB_BREAKPOINT_HW:
        len = 1;
        break;
    case GDB_WATCHPOINT_WRITE:
    case GDB_WATCHPOINT_ACCESS:
        switch (len) {
        case 1:
            break;
        case 2:
        case 4:
        case 8:
3201
            if (addr & (len - 1)) {
3202
                return -EINVAL;
3203
            }
3204 3205 3206 3207 3208 3209 3210 3211 3212
            break;
        default:
            return -EINVAL;
        }
        break;
    default:
        return -ENOSYS;
    }

3213
    if (nb_hw_breakpoint == 4) {
3214
        return -ENOBUFS;
3215 3216
    }
    if (find_hw_breakpoint(addr, len, type) >= 0) {
3217
        return -EEXIST;
3218
    }
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
    hw_breakpoint[nb_hw_breakpoint].addr = addr;
    hw_breakpoint[nb_hw_breakpoint].len = len;
    hw_breakpoint[nb_hw_breakpoint].type = type;
    nb_hw_breakpoint++;

    return 0;
}

int kvm_arch_remove_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    int n;

    n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
3233
    if (n < 0) {
3234
        return -ENOENT;
3235
    }
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
    nb_hw_breakpoint--;
    hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];

    return 0;
}

void kvm_arch_remove_all_hw_breakpoints(void)
{
    nb_hw_breakpoint = 0;
}

static CPUWatchpoint hw_watchpoint;

3249
static int kvm_handle_debug(X86CPU *cpu,
B
Blue Swirl 已提交
3250
                            struct kvm_debug_exit_arch *arch_info)
3251
{
3252
    CPUState *cs = CPU(cpu);
3253
    CPUX86State *env = &cpu->env;
3254
    int ret = 0;
3255 3256 3257 3258
    int n;

    if (arch_info->exception == 1) {
        if (arch_info->dr6 & (1 << 14)) {
3259
            if (cs->singlestep_enabled) {
3260
                ret = EXCP_DEBUG;
3261
            }
3262
        } else {
3263 3264
            for (n = 0; n < 4; n++) {
                if (arch_info->dr6 & (1 << n)) {
3265 3266
                    switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
                    case 0x0:
3267
                        ret = EXCP_DEBUG;
3268 3269
                        break;
                    case 0x1:
3270
                        ret = EXCP_DEBUG;
3271
                        cs->watchpoint_hit = &hw_watchpoint;
3272 3273 3274 3275
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_WRITE;
                        break;
                    case 0x3:
3276
                        ret = EXCP_DEBUG;
3277
                        cs->watchpoint_hit = &hw_watchpoint;
3278 3279 3280 3281
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_ACCESS;
                        break;
                    }
3282 3283
                }
            }
3284
        }
3285
    } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
3286
        ret = EXCP_DEBUG;
3287
    }
3288
    if (ret == 0) {
3289
        cpu_synchronize_state(cs);
B
Blue Swirl 已提交
3290
        assert(env->exception_injected == -1);
3291

3292
        /* pass to guest */
B
Blue Swirl 已提交
3293 3294
        env->exception_injected = arch_info->exception;
        env->has_error_code = 0;
3295
    }
3296

3297
    return ret;
3298 3299
}

A
Andreas Färber 已提交
3300
void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
{
    const uint8_t type_code[] = {
        [GDB_BREAKPOINT_HW] = 0x0,
        [GDB_WATCHPOINT_WRITE] = 0x1,
        [GDB_WATCHPOINT_ACCESS] = 0x3
    };
    const uint8_t len_code[] = {
        [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
    };
    int n;

3312
    if (kvm_sw_breakpoints_active(cpu)) {
3313
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
3314
    }
3315 3316 3317 3318 3319 3320 3321
    if (nb_hw_breakpoint > 0) {
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
        dbg->arch.debugreg[7] = 0x0600;
        for (n = 0; n < nb_hw_breakpoint; n++) {
            dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
            dbg->arch.debugreg[7] |= (2 << (n * 2)) |
                (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
3322
                ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
3323 3324 3325
        }
    }
}
3326

3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
static bool host_supports_vmx(void)
{
    uint32_t ecx, unused;

    host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
    return ecx & CPUID_EXT_VMX;
}

#define VMX_INVALID_GUEST_STATE 0x80000021

A
Andreas Färber 已提交
3337
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
3338
{
A
Andreas Färber 已提交
3339
    X86CPU *cpu = X86_CPU(cs);
3340 3341 3342 3343 3344 3345
    uint64_t code;
    int ret;

    switch (run->exit_reason) {
    case KVM_EXIT_HLT:
        DPRINTF("handle_hlt\n");
3346
        qemu_mutex_lock_iothread();
3347
        ret = kvm_handle_halt(cpu);
3348
        qemu_mutex_unlock_iothread();
3349 3350 3351 3352
        break;
    case KVM_EXIT_SET_TPR:
        ret = 0;
        break;
3353
    case KVM_EXIT_TPR_ACCESS:
3354
        qemu_mutex_lock_iothread();
A
Andreas Färber 已提交
3355
        ret = kvm_handle_tpr_access(cpu);
3356
        qemu_mutex_unlock_iothread();
3357
        break;
3358 3359 3360 3361 3362 3363
    case KVM_EXIT_FAIL_ENTRY:
        code = run->fail_entry.hardware_entry_failure_reason;
        fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
                code);
        if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
            fprintf(stderr,
V
Vagrant Cascadian 已提交
3364
                    "\nIf you're running a guest on an Intel machine without "
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
                        "unrestricted mode\n"
                    "support, the failure can be most likely due to the guest "
                        "entering an invalid\n"
                    "state for Intel VT. For example, the guest maybe running "
                        "in big real mode\n"
                    "which is not supported on less recent Intel processors."
                        "\n\n");
        }
        ret = -1;
        break;
    case KVM_EXIT_EXCEPTION:
        fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
                run->ex.exception, run->ex.error_code);
        ret = -1;
        break;
3380 3381
    case KVM_EXIT_DEBUG:
        DPRINTF("kvm_exit_debug\n");
3382
        qemu_mutex_lock_iothread();
3383
        ret = kvm_handle_debug(cpu, &run->debug.arch);
3384
        qemu_mutex_unlock_iothread();
3385
        break;
3386 3387 3388
    case KVM_EXIT_HYPERV:
        ret = kvm_hv_handle_exit(cpu, &run->hyperv);
        break;
3389 3390 3391 3392
    case KVM_EXIT_IOAPIC_EOI:
        ioapic_eoi_broadcast(run->eoi.vector);
        ret = 0;
        break;
3393 3394 3395 3396 3397 3398 3399 3400 3401
    default:
        fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
        ret = -1;
        break;
    }

    return ret;
}

A
Andreas Färber 已提交
3402
bool kvm_arch_stop_on_emulation_error(CPUState *cs)
3403
{
A
Andreas Färber 已提交
3404 3405 3406
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3407
    kvm_cpu_synchronize_state(cs);
3408 3409
    return !(env->cr[0] & CR0_PE_MASK) ||
           ((env->segs[R_CS].selector  & 3) != 3);
3410
}
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420

void kvm_arch_init_irq_routing(KVMState *s)
{
    if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
        /* If kernel can't do irq routing, interrupt source
         * override 0->2 cannot be set up as required by HPET.
         * So we have to disable it.
         */
        no_hpet = 1;
    }
3421
    /* We know at this point that we're using the in-kernel
3422
     * irqchip, so we can use irqfds, and on x86 we know
3423
     * we can use msi via irqfd and GSI routing.
3424
     */
3425
    kvm_msi_via_irqfd_allowed = true;
3426
    kvm_gsi_routing_allowed = true;
3427 3428 3429 3430 3431 3432 3433

    if (kvm_irqchip_is_split()) {
        int i;

        /* If the ioapic is in QEMU and the lapics are in KVM, reserve
           MSI routes for signaling interrupts to the local apics. */
        for (i = 0; i < IOAPIC_NUM_PINS; i++) {
3434
            if (kvm_irqchip_add_msi_route(s, 0, NULL) < 0) {
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
                error_report("Could not enable split IRQ mode.");
                exit(1);
            }
        }
    }
}

int kvm_arch_irqchip_create(MachineState *ms, KVMState *s)
{
    int ret;
    if (machine_kernel_irqchip_split(ms)) {
        ret = kvm_vm_enable_cap(s, KVM_CAP_SPLIT_IRQCHIP, 0, 24);
        if (ret) {
3448
            error_report("Could not enable split irqchip mode: %s",
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
                         strerror(-ret));
            exit(1);
        } else {
            DPRINTF("Enabled KVM_CAP_SPLIT_IRQCHIP\n");
            kvm_split_irqchip = true;
            return 1;
        }
    } else {
        return 0;
    }
3459
}
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599

/* Classic KVM device assignment interface. Will remain x86 only. */
int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
                          uint32_t flags, uint32_t *dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .segnr = dev_addr->domain,
        .busnr = dev_addr->bus,
        .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
        .flags = flags,
    };
    int ret;

    dev_data.assigned_dev_id =
        (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;

    ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
    if (ret < 0) {
        return ret;
    }

    *dev_id = dev_data.assigned_dev_id;

    return 0;
}

int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
}

static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
                                   uint32_t irq_type, uint32_t guest_irq)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .guest_irq = guest_irq,
        .flags = irq_type,
    };

    if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
        return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
    } else {
        return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
    }
}

int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
                           uint32_t guest_irq)
{
    uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);

    return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
}

int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
        .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
}

static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
                                     uint32_t type)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .flags = type,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
}

int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
}

int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
                                              KVM_DEV_IRQ_GUEST_MSI, virq);
}

int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
                                                KVM_DEV_IRQ_HOST_MSI);
}

bool kvm_device_msix_supported(KVMState *s)
{
    /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
     * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
}

int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
                                 uint32_t nr_vectors)
{
    struct kvm_assigned_msix_nr msix_nr = {
        .assigned_dev_id = dev_id,
        .entry_nr = nr_vectors,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
}

int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
                               int virq)
{
    struct kvm_assigned_msix_entry msix_entry = {
        .assigned_dev_id = dev_id,
        .gsi = virq,
        .entry = vector,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
}

int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
                                              KVM_DEV_IRQ_GUEST_MSIX, 0);
}

int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
                                                KVM_DEV_IRQ_HOST_MSIX);
}
3600 3601

int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
3602
                             uint64_t address, uint32_t data, PCIDevice *dev)
3603
{
3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
    X86IOMMUState *iommu = x86_iommu_get_default();

    if (iommu) {
        int ret;
        MSIMessage src, dst;
        X86IOMMUClass *class = X86_IOMMU_GET_CLASS(iommu);

        src.address = route->u.msi.address_hi;
        src.address <<= VTD_MSI_ADDR_HI_SHIFT;
        src.address |= route->u.msi.address_lo;
        src.data = route->u.msi.data;

        ret = class->int_remap(iommu, &src, &dst, dev ? \
                               pci_requester_id(dev) : \
                               X86_IOMMU_SID_INVALID);
        if (ret) {
            trace_kvm_x86_fixup_msi_error(route->gsi);
            return 1;
        }

        route->u.msi.address_hi = dst.address >> VTD_MSI_ADDR_HI_SHIFT;
        route->u.msi.address_lo = dst.address & VTD_MSI_ADDR_LO_MASK;
        route->u.msi.data = dst.data;
    }

3629 3630
    return 0;
}
3631

3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644
typedef struct MSIRouteEntry MSIRouteEntry;

struct MSIRouteEntry {
    PCIDevice *dev;             /* Device pointer */
    int vector;                 /* MSI/MSIX vector index */
    int virq;                   /* Virtual IRQ index */
    QLIST_ENTRY(MSIRouteEntry) list;
};

/* List of used GSI routes */
static QLIST_HEAD(, MSIRouteEntry) msi_route_list = \
    QLIST_HEAD_INITIALIZER(msi_route_list);

3645 3646 3647 3648 3649 3650
static void kvm_update_msi_routes_all(void *private, bool global,
                                      uint32_t index, uint32_t mask)
{
    int cnt = 0;
    MSIRouteEntry *entry;
    MSIMessage msg;
3651 3652
    PCIDevice *dev;

3653 3654 3655
    /* TODO: explicit route update */
    QLIST_FOREACH(entry, &msi_route_list, list) {
        cnt++;
3656 3657 3658 3659 3660 3661
        dev = entry->dev;
        if (!msix_enabled(dev) && !msi_enabled(dev)) {
            continue;
        }
        msg = pci_get_msi_message(dev, entry->vector);
        kvm_irqchip_update_msi_route(kvm_state, entry->virq, msg, dev);
3662
    }
3663
    kvm_irqchip_commit_routes(kvm_state);
3664 3665 3666
    trace_kvm_x86_update_msi_routes(cnt);
}

3667 3668 3669
int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route,
                                int vector, PCIDevice *dev)
{
3670
    static bool notify_list_inited = false;
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
    MSIRouteEntry *entry;

    if (!dev) {
        /* These are (possibly) IOAPIC routes only used for split
         * kernel irqchip mode, while what we are housekeeping are
         * PCI devices only. */
        return 0;
    }

    entry = g_new0(MSIRouteEntry, 1);
    entry->dev = dev;
    entry->vector = vector;
    entry->virq = route->gsi;
    QLIST_INSERT_HEAD(&msi_route_list, entry, list);

    trace_kvm_x86_add_msi_route(route->gsi);
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698

    if (!notify_list_inited) {
        /* For the first time we do add route, add ourselves into
         * IOMMU's IEC notify list if needed. */
        X86IOMMUState *iommu = x86_iommu_get_default();
        if (iommu) {
            x86_iommu_iec_register_notifier(iommu,
                                            kvm_update_msi_routes_all,
                                            NULL);
        }
        notify_list_inited = true;
    }
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
    return 0;
}

int kvm_arch_release_virq_post(int virq)
{
    MSIRouteEntry *entry, *next;
    QLIST_FOREACH_SAFE(entry, &msi_route_list, list, next) {
        if (entry->virq == virq) {
            trace_kvm_x86_remove_msi_route(virq);
            QLIST_REMOVE(entry, list);
L
linzhecheng 已提交
3709
            g_free(entry);
3710 3711 3712
            break;
        }
    }
3713 3714
    return 0;
}
3715 3716 3717 3718 3719

int kvm_arch_msi_data_to_gsi(uint32_t data)
{
    abort();
}