kvm.c 106.0 KB
Newer Older
A
aliguori 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * QEMU KVM support
 *
 * Copyright (C) 2006-2008 Qumranet Technologies
 * Copyright IBM, Corp. 2008
 *
 * Authors:
 *  Anthony Liguori   <aliguori@us.ibm.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2 or later.
 * See the COPYING file in the top-level directory.
 *
 */

P
Peter Maydell 已提交
15
#include "qemu/osdep.h"
16
#include "qapi/error.h"
A
aliguori 已提交
17
#include <sys/ioctl.h>
18
#include <sys/utsname.h>
A
aliguori 已提交
19 20

#include <linux/kvm.h>
J
Jan Kiszka 已提交
21
#include <linux/kvm_para.h>
A
aliguori 已提交
22 23

#include "qemu-common.h"
24
#include "cpu.h"
25
#include "sysemu/sysemu.h"
26
#include "sysemu/hw_accel.h"
27
#include "sysemu/kvm_int.h"
28
#include "kvm_i386.h"
29 30
#include "hyperv.h"

31
#include "exec/gdbstub.h"
32 33
#include "qemu/host-utils.h"
#include "qemu/config-file.h"
34
#include "qemu/error-report.h"
P
Paolo Bonzini 已提交
35 36
#include "hw/i386/pc.h"
#include "hw/i386/apic.h"
37 38
#include "hw/i386/apic_internal.h"
#include "hw/i386/apic-msidef.h"
39
#include "hw/i386/intel_iommu.h"
40
#include "hw/i386/x86-iommu.h"
41

42
#include "exec/ioport.h"
43
#include "standard-headers/asm-x86/hyperv.h"
44
#include "hw/pci/pci.h"
45
#include "hw/pci/msi.h"
46
#include "migration/migration.h"
47
#include "exec/memattrs.h"
48
#include "trace.h"
A
aliguori 已提交
49 50 51 52

//#define DEBUG_KVM

#ifdef DEBUG_KVM
53
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
54 55
    do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
#else
56
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
57 58 59
    do { } while (0)
#endif

60 61 62
#define MSR_KVM_WALL_CLOCK  0x11
#define MSR_KVM_SYSTEM_TIME 0x12

63 64 65
/* A 4096-byte buffer can hold the 8-byte kvm_msrs header, plus
 * 255 kvm_msr_entry structs */
#define MSR_BUF_SIZE 4096
66

67 68 69 70 71 72
const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
    KVM_CAP_INFO(SET_TSS_ADDR),
    KVM_CAP_INFO(EXT_CPUID),
    KVM_CAP_INFO(MP_STATE),
    KVM_CAP_LAST_INFO
};
73

74 75
static bool has_msr_star;
static bool has_msr_hsave_pa;
76
static bool has_msr_tsc_aux;
77
static bool has_msr_tsc_adjust;
78
static bool has_msr_tsc_deadline;
79
static bool has_msr_feature_control;
A
Avi Kivity 已提交
80
static bool has_msr_misc_enable;
81
static bool has_msr_smbase;
L
Liu Jinsong 已提交
82
static bool has_msr_bndcfgs;
83
static int lm_capable_kernel;
84
static bool has_msr_hv_hypercall;
85
static bool has_msr_hv_crash;
86
static bool has_msr_hv_reset;
87
static bool has_msr_hv_vpindex;
88
static bool has_msr_hv_runtime;
89
static bool has_msr_hv_synic;
90
static bool has_msr_hv_stimer;
91
static bool has_msr_xss;
92

P
Paolo Bonzini 已提交
93 94 95
static bool has_msr_architectural_pmu;
static uint32_t num_architectural_pmu_counters;

96 97 98 99
static int has_xsave;
static int has_xcrs;
static int has_pit_state2;

100 101
static bool has_msr_mcg_ext_ctl;

102 103
static struct kvm_cpuid2 *cpuid_cache;

104 105 106 107 108
int kvm_has_pit_state2(void)
{
    return has_pit_state2;
}

P
Paolo Bonzini 已提交
109 110 111 112 113
bool kvm_has_smm(void)
{
    return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM);
}

114 115 116 117 118 119 120
bool kvm_has_adjust_clock_stable(void)
{
    int ret = kvm_check_extension(kvm_state, KVM_CAP_ADJUST_CLOCK);

    return (ret == KVM_CLOCK_TSC_STABLE);
}

121 122 123 124 125
bool kvm_allows_irq0_override(void)
{
    return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
}

R
Radim Krčmář 已提交
126 127 128 129 130 131 132
static bool kvm_x2apic_api_set_flags(uint64_t flags)
{
    KVMState *s = KVM_STATE(current_machine->accelerator);

    return !kvm_vm_enable_cap(s, KVM_CAP_X2APIC_API, 0, flags);
}

133
#define MEMORIZE(fn, _result) \
134 135 136 137 138 139 140 141 142 143
    ({ \
        static bool _memorized; \
        \
        if (_memorized) { \
            return _result; \
        } \
        _memorized = true; \
        _result = fn; \
    })

144 145 146 147 148 149 150
static bool has_x2apic_api;

bool kvm_has_x2apic_api(void)
{
    return has_x2apic_api;
}

R
Radim Krčmář 已提交
151 152
bool kvm_enable_x2apic(void)
{
153 154
    return MEMORIZE(
             kvm_x2apic_api_set_flags(KVM_X2APIC_API_USE_32BIT_IDS |
155 156
                                      KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK),
             has_x2apic_api);
R
Radim Krčmář 已提交
157 158
}

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static int kvm_get_tsc(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entries[1];
    } msr_data;
    int ret;

    if (env->tsc_valid) {
        return 0;
    }

    msr_data.info.nmsrs = 1;
    msr_data.entries[0].index = MSR_IA32_TSC;
    env->tsc_valid = !runstate_is_running();

    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
    if (ret < 0) {
        return ret;
    }

182
    assert(ret == 1);
183 184 185 186
    env->tsc = msr_data.entries[0].data;
    return 0;
}

187
static inline void do_kvm_synchronize_tsc(CPUState *cpu, run_on_cpu_data arg)
188 189 190 191 192 193 194 195 196 197
{
    kvm_get_tsc(cpu);
}

void kvm_synchronize_all_tsc(void)
{
    CPUState *cpu;

    if (kvm_enabled()) {
        CPU_FOREACH(cpu) {
198
            run_on_cpu(cpu, do_kvm_synchronize_tsc, RUN_ON_CPU_NULL);
199 200 201 202
        }
    }
}

203 204 205 206 207 208
static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
{
    struct kvm_cpuid2 *cpuid;
    int r, size;

    size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
209
    cpuid = g_malloc0(size);
210 211
    cpuid->nent = max;
    r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
212 213 214
    if (r == 0 && cpuid->nent >= max) {
        r = -E2BIG;
    }
215 216
    if (r < 0) {
        if (r == -E2BIG) {
217
            g_free(cpuid);
218 219 220 221 222 223 224 225 226 227
            return NULL;
        } else {
            fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
                    strerror(-r));
            exit(1);
        }
    }
    return cpuid;
}

228 229 230 231 232 233 234
/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
 * for all entries.
 */
static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
{
    struct kvm_cpuid2 *cpuid;
    int max = 1;
235 236 237 238

    if (cpuid_cache != NULL) {
        return cpuid_cache;
    }
239 240 241
    while ((cpuid = try_get_cpuid(s, max)) == NULL) {
        max *= 2;
    }
242
    cpuid_cache = cpuid;
243 244 245
    return cpuid;
}

246
static const struct kvm_para_features {
247 248 249 250 251 252 253 254 255
    int cap;
    int feature;
} para_features[] = {
    { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
    { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
    { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
    { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
};

256
static int get_para_features(KVMState *s)
257 258 259
{
    int i, features = 0;

260
    for (i = 0; i < ARRAY_SIZE(para_features); i++) {
261
        if (kvm_check_extension(s, para_features[i].cap)) {
262 263 264 265 266 267 268 269
            features |= (1 << para_features[i].feature);
        }
    }

    return features;
}


270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
/* Returns the value for a specific register on the cpuid entry
 */
static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
{
    uint32_t ret = 0;
    switch (reg) {
    case R_EAX:
        ret = entry->eax;
        break;
    case R_EBX:
        ret = entry->ebx;
        break;
    case R_ECX:
        ret = entry->ecx;
        break;
    case R_EDX:
        ret = entry->edx;
        break;
    }
    return ret;
}

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
/* Find matching entry for function/index on kvm_cpuid2 struct
 */
static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
                                                 uint32_t function,
                                                 uint32_t index)
{
    int i;
    for (i = 0; i < cpuid->nent; ++i) {
        if (cpuid->entries[i].function == function &&
            cpuid->entries[i].index == index) {
            return &cpuid->entries[i];
        }
    }
    /* not found: */
    return NULL;
}

309
uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
310
                                      uint32_t index, int reg)
311 312 313 314
{
    struct kvm_cpuid2 *cpuid;
    uint32_t ret = 0;
    uint32_t cpuid_1_edx;
315
    bool found = false;
316

317
    cpuid = get_supported_cpuid(s);
318

319 320 321 322
    struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
    if (entry) {
        found = true;
        ret = cpuid_entry_get_reg(entry, reg);
323 324
    }

325 326
    /* Fixups for the data returned by KVM, below */

327 328 329
    if (function == 1 && reg == R_EDX) {
        /* KVM before 2.6.30 misreports the following features */
        ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
330 331 332 333 334
    } else if (function == 1 && reg == R_ECX) {
        /* We can set the hypervisor flag, even if KVM does not return it on
         * GET_SUPPORTED_CPUID
         */
        ret |= CPUID_EXT_HYPERVISOR;
335 336 337 338 339 340 341 342
        /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
         * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
         * and the irqchip is in the kernel.
         */
        if (kvm_irqchip_in_kernel() &&
                kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
            ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
        }
343 344 345 346 347 348

        /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
         * without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~CPUID_EXT_X2APIC;
349
        }
J
Jan Kiszka 已提交
350 351
    } else if (function == 6 && reg == R_EAX) {
        ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */
352 353 354 355 356 357
    } else if (function == 0x80000001 && reg == R_EDX) {
        /* On Intel, kvm returns cpuid according to the Intel spec,
         * so add missing bits according to the AMD spec:
         */
        cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
        ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
358 359 360 361 362 363 364
    } else if (function == KVM_CPUID_FEATURES && reg == R_EAX) {
        /* kvm_pv_unhalt is reported by GET_SUPPORTED_CPUID, but it can't
         * be enabled without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~(1U << KVM_FEATURE_PV_UNHALT);
        }
365 366
    }

367
    /* fallback for older kernels */
368
    if ((function == KVM_CPUID_FEATURES) && !found) {
369
        ret = get_para_features(s);
370
    }
371 372

    return ret;
G
Gleb Natapov 已提交
373 374
}

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
typedef struct HWPoisonPage {
    ram_addr_t ram_addr;
    QLIST_ENTRY(HWPoisonPage) list;
} HWPoisonPage;

static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
    QLIST_HEAD_INITIALIZER(hwpoison_page_list);

static void kvm_unpoison_all(void *param)
{
    HWPoisonPage *page, *next_page;

    QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
        QLIST_REMOVE(page, list);
        qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
390
        g_free(page);
391 392 393 394 395 396 397 398 399 400 401 402
    }
}

static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
{
    HWPoisonPage *page;

    QLIST_FOREACH(page, &hwpoison_page_list, list) {
        if (page->ram_addr == ram_addr) {
            return;
        }
    }
403
    page = g_new(HWPoisonPage, 1);
404 405 406 407
    page->ram_addr = ram_addr;
    QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
}

M
Marcelo Tosatti 已提交
408 409 410 411 412
static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
                                     int *max_banks)
{
    int r;

413
    r = kvm_check_extension(s, KVM_CAP_MCE);
M
Marcelo Tosatti 已提交
414 415 416 417 418 419 420
    if (r > 0) {
        *max_banks = r;
        return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
    }
    return -ENOSYS;
}

421
static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
M
Marcelo Tosatti 已提交
422
{
423
    CPUState *cs = CPU(cpu);
424
    CPUX86State *env = &cpu->env;
425 426 427
    uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
                      MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
    uint64_t mcg_status = MCG_STATUS_MCIP;
428
    int flags = 0;
M
Marcelo Tosatti 已提交
429

430 431 432 433 434 435
    if (code == BUS_MCEERR_AR) {
        status |= MCI_STATUS_AR | 0x134;
        mcg_status |= MCG_STATUS_EIPV;
    } else {
        status |= 0xc0;
        mcg_status |= MCG_STATUS_RIPV;
436
    }
437 438 439 440 441 442 443 444 445 446 447

    flags = cpu_x86_support_mca_broadcast(env) ? MCE_INJECT_BROADCAST : 0;
    /* We need to read back the value of MSR_EXT_MCG_CTL that was set by the
     * guest kernel back into env->mcg_ext_ctl.
     */
    cpu_synchronize_state(cs);
    if (env->mcg_ext_ctl & MCG_EXT_CTL_LMCE_EN) {
        mcg_status |= MCG_STATUS_LMCE;
        flags = 0;
    }

448
    cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
449
                       (MCM_ADDR_PHYS << 6) | 0xc, flags);
450 451 452 453 454 455 456 457
}

static void hardware_memory_error(void)
{
    fprintf(stderr, "Hardware memory error!\n");
    exit(1);
}

458
void kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
459
{
A
Andreas Färber 已提交
460 461
    X86CPU *cpu = X86_CPU(c);
    CPUX86State *env = &cpu->env;
462
    ram_addr_t ram_addr;
A
Avi Kivity 已提交
463
    hwaddr paddr;
464

P
Paolo Bonzini 已提交
465 466 467 468 469
    /* If we get an action required MCE, it has been injected by KVM
     * while the VM was running.  An action optional MCE instead should
     * be coming from the main thread, which qemu_init_sigbus identifies
     * as the "early kill" thread.
     */
470
    assert(code == BUS_MCEERR_AR || code == BUS_MCEERR_AO);
471 472

    if ((env->mcg_cap & MCG_SER_P) && addr) {
473
        ram_addr = qemu_ram_addr_from_host(addr);
474 475 476 477
        if (ram_addr != RAM_ADDR_INVALID &&
            kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
            kvm_hwpoison_page_add(ram_addr);
            kvm_mce_inject(cpu, paddr, code);
478
            return;
479
        }
480 481 482

        fprintf(stderr, "Hardware memory error for memory used by "
                "QEMU itself instead of guest system!\n");
483
    }
484 485 486 487 488 489

    if (code == BUS_MCEERR_AR) {
        hardware_memory_error();
    }

    /* Hope we are lucky for AO MCE */
490 491
}

492
static int kvm_inject_mce_oldstyle(X86CPU *cpu)
493
{
494 495
    CPUX86State *env = &cpu->env;

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
    if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
        unsigned int bank, bank_num = env->mcg_cap & 0xff;
        struct kvm_x86_mce mce;

        env->exception_injected = -1;

        /*
         * There must be at least one bank in use if an MCE is pending.
         * Find it and use its values for the event injection.
         */
        for (bank = 0; bank < bank_num; bank++) {
            if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
                break;
            }
        }
        assert(bank < bank_num);

        mce.bank = bank;
        mce.status = env->mce_banks[bank * 4 + 1];
        mce.mcg_status = env->mcg_status;
        mce.addr = env->mce_banks[bank * 4 + 2];
        mce.misc = env->mce_banks[bank * 4 + 3];

519
        return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
520 521 522 523
    }
    return 0;
}

524
static void cpu_update_state(void *opaque, int running, RunState state)
525
{
526
    CPUX86State *env = opaque;
527 528 529 530 531 532

    if (running) {
        env->tsc_valid = false;
    }
}

533
unsigned long kvm_arch_vcpu_id(CPUState *cs)
534
{
535
    X86CPU *cpu = X86_CPU(cs);
536
    return cpu->apic_id;
537 538
}

539 540 541 542 543 544 545 546 547 548 549 550
#ifndef KVM_CPUID_SIGNATURE_NEXT
#define KVM_CPUID_SIGNATURE_NEXT                0x40000100
#endif

static bool hyperv_hypercall_available(X86CPU *cpu)
{
    return cpu->hyperv_vapic ||
           (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
}

static bool hyperv_enabled(X86CPU *cpu)
{
551 552 553
    CPUState *cs = CPU(cpu);
    return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
           (hyperv_hypercall_available(cpu) ||
554
            cpu->hyperv_time  ||
555
            cpu->hyperv_relaxed_timing ||
556
            cpu->hyperv_crash ||
557
            cpu->hyperv_reset ||
558
            cpu->hyperv_vpindex ||
559
            cpu->hyperv_runtime ||
560 561
            cpu->hyperv_synic ||
            cpu->hyperv_stimer);
562 563
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
static int kvm_arch_set_tsc_khz(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    int r;

    if (!env->tsc_khz) {
        return 0;
    }

    r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL) ?
        kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz) :
        -ENOTSUP;
    if (r < 0) {
        /* When KVM_SET_TSC_KHZ fails, it's an error only if the current
         * TSC frequency doesn't match the one we want.
         */
        int cur_freq = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
                       kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
                       -ENOTSUP;
        if (cur_freq <= 0 || cur_freq != env->tsc_khz) {
            error_report("warning: TSC frequency mismatch between "
586 587 588
                         "VM (%" PRId64 " kHz) and host (%d kHz), "
                         "and TSC scaling unavailable",
                         env->tsc_khz, cur_freq);
589 590 591 592 593 594 595
            return r;
        }
    }

    return 0;
}

596 597 598 599 600
static int hyperv_handle_properties(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

601 602 603 604 605
    if (cpu->hyperv_time &&
            kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) <= 0) {
        cpu->hyperv_time = false;
    }

606 607 608 609 610 611 612
    if (cpu->hyperv_relaxed_timing) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
    }
    if (cpu->hyperv_vapic) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_APIC_ACCESS_AVAILABLE;
    }
613
    if (cpu->hyperv_time) {
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= 0x200;
    }
    if (cpu->hyperv_crash && has_msr_hv_crash) {
        env->features[FEAT_HYPERV_EDX] |= HV_X64_GUEST_CRASH_MSR_AVAILABLE;
    }
    env->features[FEAT_HYPERV_EDX] |= HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE;
    if (cpu->hyperv_reset && has_msr_hv_reset) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_RESET_AVAILABLE;
    }
    if (cpu->hyperv_vpindex && has_msr_hv_vpindex) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_VP_INDEX_AVAILABLE;
    }
    if (cpu->hyperv_runtime && has_msr_hv_runtime) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_VP_RUNTIME_AVAILABLE;
    }
    if (cpu->hyperv_synic) {
        int sint;

        if (!has_msr_hv_synic ||
            kvm_vcpu_enable_cap(cs, KVM_CAP_HYPERV_SYNIC, 0)) {
            fprintf(stderr, "Hyper-V SynIC is not supported by kernel\n");
            return -ENOSYS;
        }

        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_SYNIC_AVAILABLE;
        env->msr_hv_synic_version = HV_SYNIC_VERSION_1;
        for (sint = 0; sint < ARRAY_SIZE(env->msr_hv_synic_sint); sint++) {
            env->msr_hv_synic_sint[sint] = HV_SYNIC_SINT_MASKED;
        }
    }
    if (cpu->hyperv_stimer) {
        if (!has_msr_hv_stimer) {
            fprintf(stderr, "Hyper-V timers aren't supported by kernel\n");
            return -ENOSYS;
        }
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_SYNTIMER_AVAILABLE;
    }
    return 0;
}

656 657
static Error *invtsc_mig_blocker;

658
#define KVM_MAX_CPUID_ENTRIES  100
659

A
Andreas Färber 已提交
660
int kvm_arch_init_vcpu(CPUState *cs)
A
aliguori 已提交
661 662
{
    struct {
663
        struct kvm_cpuid2 cpuid;
664
        struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
665
    } QEMU_PACKED cpuid_data;
A
Andreas Färber 已提交
666 667
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
668
    uint32_t limit, i, j, cpuid_i;
669
    uint32_t unused;
G
Gleb Natapov 已提交
670 671
    struct kvm_cpuid_entry2 *c;
    uint32_t signature[3];
672
    int kvm_base = KVM_CPUID_SIGNATURE;
673
    int r;
674
    Error *local_err = NULL;
A
aliguori 已提交
675

S
Stefan Weil 已提交
676 677
    memset(&cpuid_data, 0, sizeof(cpuid_data));

A
aliguori 已提交
678 679
    cpuid_i = 0;

G
Gleb Natapov 已提交
680
    /* Paravirtualization CPUIDs */
681 682 683
    if (hyperv_enabled(cpu)) {
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
684 685 686 687 688 689 690 691 692 693 694 695
        if (!cpu->hyperv_vendor_id) {
            memcpy(signature, "Microsoft Hv", 12);
        } else {
            size_t len = strlen(cpu->hyperv_vendor_id);

            if (len > 12) {
                error_report("hv-vendor-id truncated to 12 characters");
                len = 12;
            }
            memset(signature, 0, 12);
            memcpy(signature, cpu->hyperv_vendor_id, len);
        }
696
        c->eax = HYPERV_CPUID_MIN;
697 698 699
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
700

701 702
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_INTERFACE;
703 704
        memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
        c->eax = signature[0];
705 706 707
        c->ebx = 0;
        c->ecx = 0;
        c->edx = 0;
708 709 710 711 712 713 714 715

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VERSION;
        c->eax = 0x00001bbc;
        c->ebx = 0x00060001;

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_FEATURES;
716 717 718
        r = hyperv_handle_properties(cs);
        if (r) {
            return r;
719
        }
720 721 722
        c->eax = env->features[FEAT_HYPERV_EAX];
        c->ebx = env->features[FEAT_HYPERV_EBX];
        c->edx = env->features[FEAT_HYPERV_EDX];
723

724 725
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_ENLIGHTMENT_INFO;
726
        if (cpu->hyperv_relaxed_timing) {
727 728
            c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED;
        }
729
        if (cpu->hyperv_vapic) {
730 731
            c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED;
        }
732
        c->ebx = cpu->hyperv_spinlock_attempts;
733 734 735 736 737 738

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_IMPLEMENT_LIMITS;
        c->eax = 0x40;
        c->ebx = 0x40;

739
        kvm_base = KVM_CPUID_SIGNATURE_NEXT;
740
        has_msr_hv_hypercall = true;
741 742
    }

743 744 745 746
    if (cpu->expose_kvm) {
        memcpy(signature, "KVMKVMKVM\0\0\0", 12);
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | kvm_base;
747
        c->eax = KVM_CPUID_FEATURES | kvm_base;
748 749 750
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
751

752 753 754 755
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_FEATURES | kvm_base;
        c->eax = env->features[FEAT_KVM];
    }
756

757
    cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
758 759

    for (i = 0; i <= limit; i++) {
760 761 762 763
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported level value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
764
        c = &cpuid_data.entries[cpuid_i++];
765 766

        switch (i) {
767 768 769 770 771
        case 2: {
            /* Keep reading function 2 till all the input is received */
            int times;

            c->function = i;
772 773 774 775
            c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
                       KVM_CPUID_FLAG_STATE_READ_NEXT;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            times = c->eax & 0xff;
776 777

            for (j = 1; j < times; ++j) {
778 779 780 781 782
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
                    abort();
                }
783
                c = &cpuid_data.entries[cpuid_i++];
784
                c->function = i;
785 786
                c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
                cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
787 788 789
            }
            break;
        }
790 791 792 793
        case 4:
        case 0xb:
        case 0xd:
            for (j = 0; ; j++) {
794 795 796
                if (i == 0xd && j == 64) {
                    break;
                }
797 798 799
                c->function = i;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                c->index = j;
800
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
801

802
                if (i == 4 && c->eax == 0) {
803
                    break;
804 805
                }
                if (i == 0xb && !(c->ecx & 0xff00)) {
806
                    break;
807 808
                }
                if (i == 0xd && c->eax == 0) {
809
                    continue;
810
                }
811 812 813 814 815
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
                    abort();
                }
816
                c = &cpuid_data.entries[cpuid_i++];
817 818 819 820
            }
            break;
        default:
            c->function = i;
821 822
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
823 824
            break;
        }
A
aliguori 已提交
825
    }
P
Paolo Bonzini 已提交
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844

    if (limit >= 0x0a) {
        uint32_t ver;

        cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused);
        if ((ver & 0xff) > 0) {
            has_msr_architectural_pmu = true;
            num_architectural_pmu_counters = (ver & 0xff00) >> 8;

            /* Shouldn't be more than 32, since that's the number of bits
             * available in EBX to tell us _which_ counters are available.
             * Play it safe.
             */
            if (num_architectural_pmu_counters > MAX_GP_COUNTERS) {
                num_architectural_pmu_counters = MAX_GP_COUNTERS;
            }
        }
    }

845
    cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
846 847

    for (i = 0x80000000; i <= limit; i++) {
848 849 850 851
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
852
        c = &cpuid_data.entries[cpuid_i++];
A
aliguori 已提交
853 854

        c->function = i;
855 856
        c->flags = 0;
        cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
A
aliguori 已提交
857 858
    }

859 860 861 862 863
    /* Call Centaur's CPUID instructions they are supported. */
    if (env->cpuid_xlevel2 > 0) {
        cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);

        for (i = 0xC0000000; i <= limit; i++) {
864 865 866 867
            if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
                abort();
            }
868 869 870 871 872 873 874 875
            c = &cpuid_data.entries[cpuid_i++];

            c->function = i;
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
        }
    }

A
aliguori 已提交
876 877
    cpuid_data.cpuid.nent = cpuid_i;

M
Marcelo Tosatti 已提交
878
    if (((env->cpuid_version >> 8)&0xF) >= 6
879
        && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
880
           (CPUID_MCE | CPUID_MCA)
881
        && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
882
        uint64_t mcg_cap, unsupported_caps;
M
Marcelo Tosatti 已提交
883
        int banks;
J
Jan Kiszka 已提交
884
        int ret;
M
Marcelo Tosatti 已提交
885

886
        ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
887 888 889
        if (ret < 0) {
            fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
            return ret;
M
Marcelo Tosatti 已提交
890
        }
891

892
        if (banks < (env->mcg_cap & MCG_CAP_BANKS_MASK)) {
893
            error_report("kvm: Unsupported MCE bank count (QEMU = %d, KVM = %d)",
894
                         (int)(env->mcg_cap & MCG_CAP_BANKS_MASK), banks);
895
            return -ENOTSUP;
896
        }
897

898 899
        unsupported_caps = env->mcg_cap & ~(mcg_cap | MCG_CAP_BANKS_MASK);
        if (unsupported_caps) {
900 901 902 903
            if (unsupported_caps & MCG_LMCE_P) {
                error_report("kvm: LMCE not supported");
                return -ENOTSUP;
            }
904 905 906 907
            error_report("warning: Unsupported MCG_CAP bits: 0x%" PRIx64,
                         unsupported_caps);
        }

908 909
        env->mcg_cap &= mcg_cap | MCG_CAP_BANKS_MASK;
        ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &env->mcg_cap);
910 911 912 913
        if (ret < 0) {
            fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
            return ret;
        }
M
Marcelo Tosatti 已提交
914 915
    }

916 917
    qemu_add_vm_change_state_handler(cpu_update_state, env);

918 919 920 921 922 923
    c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
    if (c) {
        has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
                                  !!(c->ecx & CPUID_EXT_SMX);
    }

924 925 926 927
    if (env->mcg_cap & MCG_LMCE_P) {
        has_msr_mcg_ext_ctl = has_msr_feature_control = true;
    }

928 929 930 931 932 933 934
    if (!env->user_tsc_khz) {
        if ((env->features[FEAT_8000_0007_EDX] & CPUID_APM_INVTSC) &&
            invtsc_mig_blocker == NULL) {
            /* for migration */
            error_setg(&invtsc_mig_blocker,
                       "State blocked by non-migratable CPU device"
                       " (invtsc flag)");
935 936 937 938 939 940
            r = migrate_add_blocker(invtsc_mig_blocker, &local_err);
            if (local_err) {
                error_report_err(local_err);
                error_free(invtsc_mig_blocker);
                goto fail;
            }
941 942 943
            /* for savevm */
            vmstate_x86_cpu.unmigratable = 1;
        }
944 945
    }

946 947
    r = kvm_arch_set_tsc_khz(cs);
    if (r < 0) {
948
        goto fail;
949 950
    }

951 952 953 954 955 956 957 958 959 960 961 962 963 964
    /* vcpu's TSC frequency is either specified by user, or following
     * the value used by KVM if the former is not present. In the
     * latter case, we query it from KVM and record in env->tsc_khz,
     * so that vcpu's TSC frequency can be migrated later via this field.
     */
    if (!env->tsc_khz) {
        r = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
            kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
            -ENOTSUP;
        if (r > 0) {
            env->tsc_khz = r;
        }
    }

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
    if (cpu->vmware_cpuid_freq
        /* Guests depend on 0x40000000 to detect this feature, so only expose
         * it if KVM exposes leaf 0x40000000. (Conflicts with Hyper-V) */
        && cpu->expose_kvm
        && kvm_base == KVM_CPUID_SIGNATURE
        /* TSC clock must be stable and known for this feature. */
        && ((env->features[FEAT_8000_0007_EDX] & CPUID_APM_INVTSC)
            || env->user_tsc_khz != 0)
        && env->tsc_khz != 0) {

        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | 0x10;
        c->eax = env->tsc_khz;
        /* LAPIC resolution of 1ns (freq: 1GHz) is hardcoded in KVM's
         * APIC_BUS_CYCLE_NS */
        c->ebx = 1000000;
        c->ecx = c->edx = 0;

        c = cpuid_find_entry(&cpuid_data.cpuid, kvm_base, 0);
        c->eax = MAX(c->eax, KVM_CPUID_SIGNATURE | 0x10);
    }

    cpuid_data.cpuid.nent = cpuid_i;

    cpuid_data.cpuid.padding = 0;
    r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
    if (r) {
        goto fail;
    }

995
    if (has_xsave) {
996 997
        env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
    }
998
    cpu->kvm_msr_buf = g_malloc0(MSR_BUF_SIZE);
999

1000 1001 1002
    if (!(env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_RDTSCP)) {
        has_msr_tsc_aux = false;
    }
1003

1004
    return 0;
1005 1006 1007 1008

 fail:
    migrate_del_blocker(invtsc_mig_blocker);
    return r;
A
aliguori 已提交
1009 1010
}

1011
void kvm_arch_reset_vcpu(X86CPU *cpu)
J
Jan Kiszka 已提交
1012
{
A
Andreas Färber 已提交
1013
    CPUX86State *env = &cpu->env;
1014

1015
    env->exception_injected = -1;
1016
    env->interrupt_injected = -1;
J
Jan Kiszka 已提交
1017
    env->xcr0 = 1;
M
Marcelo Tosatti 已提交
1018
    if (kvm_irqchip_in_kernel()) {
1019
        env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
M
Marcelo Tosatti 已提交
1020 1021 1022 1023
                                          KVM_MP_STATE_UNINITIALIZED;
    } else {
        env->mp_state = KVM_MP_STATE_RUNNABLE;
    }
J
Jan Kiszka 已提交
1024 1025
}

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
void kvm_arch_do_init_vcpu(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;

    /* APs get directly into wait-for-SIPI state.  */
    if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
        env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
    }
}

1036
static int kvm_get_supported_msrs(KVMState *s)
A
aliguori 已提交
1037
{
M
Marcelo Tosatti 已提交
1038
    static int kvm_supported_msrs;
1039
    int ret = 0;
A
aliguori 已提交
1040 1041

    /* first time */
M
Marcelo Tosatti 已提交
1042
    if (kvm_supported_msrs == 0) {
A
aliguori 已提交
1043 1044
        struct kvm_msr_list msr_list, *kvm_msr_list;

M
Marcelo Tosatti 已提交
1045
        kvm_supported_msrs = -1;
A
aliguori 已提交
1046 1047 1048

        /* Obtain MSR list from KVM.  These are the MSRs that we must
         * save/restore */
A
aliguori 已提交
1049
        msr_list.nmsrs = 0;
1050
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
1051
        if (ret < 0 && ret != -E2BIG) {
1052
            return ret;
1053
        }
1054 1055
        /* Old kernel modules had a bug and could write beyond the provided
           memory. Allocate at least a safe amount of 1K. */
1056
        kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
1057 1058
                                              msr_list.nmsrs *
                                              sizeof(msr_list.indices[0])));
A
aliguori 已提交
1059

1060
        kvm_msr_list->nmsrs = msr_list.nmsrs;
1061
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
A
aliguori 已提交
1062 1063 1064 1065 1066
        if (ret >= 0) {
            int i;

            for (i = 0; i < kvm_msr_list->nmsrs; i++) {
                if (kvm_msr_list->indices[i] == MSR_STAR) {
1067
                    has_msr_star = true;
M
Marcelo Tosatti 已提交
1068 1069 1070
                    continue;
                }
                if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
1071
                    has_msr_hsave_pa = true;
M
Marcelo Tosatti 已提交
1072
                    continue;
A
aliguori 已提交
1073
                }
1074 1075 1076 1077
                if (kvm_msr_list->indices[i] == MSR_TSC_AUX) {
                    has_msr_tsc_aux = true;
                    continue;
                }
1078 1079 1080 1081
                if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) {
                    has_msr_tsc_adjust = true;
                    continue;
                }
1082 1083 1084 1085
                if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
                    has_msr_tsc_deadline = true;
                    continue;
                }
1086 1087 1088 1089
                if (kvm_msr_list->indices[i] == MSR_IA32_SMBASE) {
                    has_msr_smbase = true;
                    continue;
                }
A
Avi Kivity 已提交
1090 1091 1092 1093
                if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) {
                    has_msr_misc_enable = true;
                    continue;
                }
L
Liu Jinsong 已提交
1094 1095 1096 1097
                if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) {
                    has_msr_bndcfgs = true;
                    continue;
                }
1098 1099 1100 1101
                if (kvm_msr_list->indices[i] == MSR_IA32_XSS) {
                    has_msr_xss = true;
                    continue;
                }
1102 1103 1104 1105
                if (kvm_msr_list->indices[i] == HV_X64_MSR_CRASH_CTL) {
                    has_msr_hv_crash = true;
                    continue;
                }
1106 1107 1108 1109
                if (kvm_msr_list->indices[i] == HV_X64_MSR_RESET) {
                    has_msr_hv_reset = true;
                    continue;
                }
1110 1111 1112 1113
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_INDEX) {
                    has_msr_hv_vpindex = true;
                    continue;
                }
1114 1115 1116 1117
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_RUNTIME) {
                    has_msr_hv_runtime = true;
                    continue;
                }
1118 1119 1120 1121
                if (kvm_msr_list->indices[i] == HV_X64_MSR_SCONTROL) {
                    has_msr_hv_synic = true;
                    continue;
                }
1122 1123 1124 1125
                if (kvm_msr_list->indices[i] == HV_X64_MSR_STIMER0_CONFIG) {
                    has_msr_hv_stimer = true;
                    continue;
                }
A
aliguori 已提交
1126 1127 1128
            }
        }

1129
        g_free(kvm_msr_list);
A
aliguori 已提交
1130 1131
    }

1132
    return ret;
A
aliguori 已提交
1133 1134
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
static Notifier smram_machine_done;
static KVMMemoryListener smram_listener;
static AddressSpace smram_address_space;
static MemoryRegion smram_as_root;
static MemoryRegion smram_as_mem;

static void register_smram_listener(Notifier *n, void *unused)
{
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    /* Outer container... */
    memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull);
    memory_region_set_enabled(&smram_as_root, true);

    /* ... with two regions inside: normal system memory with low
     * priority, and...
     */
    memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram",
                             get_system_memory(), 0, ~0ull);
    memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0);
    memory_region_set_enabled(&smram_as_mem, true);

    if (smram) {
        /* ... SMRAM with higher priority */
        memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10);
        memory_region_set_enabled(smram, true);
    }

    address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM");
    kvm_memory_listener_register(kvm_state, &smram_listener,
                                 &smram_address_space, 1);
}

1169
int kvm_arch_init(MachineState *ms, KVMState *s)
1170
{
1171
    uint64_t identity_base = 0xfffbc000;
J
Jan Kiszka 已提交
1172
    uint64_t shadow_mem;
1173
    int ret;
1174
    struct utsname utsname;
1175

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
#ifdef KVM_CAP_XSAVE
    has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE);
#endif

#ifdef KVM_CAP_XCRS
    has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS);
#endif

#ifdef KVM_CAP_PIT_STATE2
    has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2);
#endif

1188
    ret = kvm_get_supported_msrs(s);
1189 1190 1191
    if (ret < 0) {
        return ret;
    }
1192 1193 1194 1195

    uname(&utsname);
    lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;

J
Jes Sorensen 已提交
1196
    /*
1197 1198 1199 1200 1201 1202 1203 1204 1205
     * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
     * In order to use vm86 mode, an EPT identity map and a TSS  are needed.
     * Since these must be part of guest physical memory, we need to allocate
     * them, both by setting their start addresses in the kernel and by
     * creating a corresponding e820 entry. We need 4 pages before the BIOS.
     *
     * Older KVM versions may not support setting the identity map base. In
     * that case we need to stick with the default, i.e. a 256K maximum BIOS
     * size.
J
Jes Sorensen 已提交
1206
     */
1207 1208 1209 1210 1211 1212 1213 1214
    if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
        /* Allows up to 16M BIOSes. */
        identity_base = 0xfeffc000;

        ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
        if (ret < 0) {
            return ret;
        }
J
Jes Sorensen 已提交
1215
    }
1216

1217 1218
    /* Set TSS base one page after EPT identity map. */
    ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
1219 1220 1221 1222
    if (ret < 0) {
        return ret;
    }

1223 1224
    /* Tell fw_cfg to notify the BIOS to reserve the range. */
    ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
1225
    if (ret < 0) {
1226
        fprintf(stderr, "e820_add_entry() table is full\n");
1227 1228
        return ret;
    }
1229
    qemu_register_reset(kvm_unpoison_all, NULL);
1230

1231
    shadow_mem = machine_kvm_shadow_mem(ms);
1232 1233 1234 1235 1236
    if (shadow_mem != -1) {
        shadow_mem /= 4096;
        ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
        if (ret < 0) {
            return ret;
J
Jan Kiszka 已提交
1237 1238
        }
    }
1239 1240 1241 1242 1243

    if (kvm_check_extension(s, KVM_CAP_X86_SMM)) {
        smram_machine_done.notify = register_smram_listener;
        qemu_add_machine_init_done_notifier(&smram_machine_done);
    }
1244
    return 0;
A
aliguori 已提交
1245
}
1246

A
aliguori 已提交
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = 3;
    lhs->present = 1;
    lhs->dpl = 3;
    lhs->db = 0;
    lhs->s = 1;
    lhs->l = 0;
    lhs->g = 0;
    lhs->avl = 0;
    lhs->unusable = 0;
}

static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    unsigned flags = rhs->flags;
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
    lhs->present = (flags & DESC_P_MASK) != 0;
1271
    lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
A
aliguori 已提交
1272 1273 1274 1275 1276
    lhs->db = (flags >> DESC_B_SHIFT) & 1;
    lhs->s = (flags & DESC_S_MASK) != 0;
    lhs->l = (flags >> DESC_L_SHIFT) & 1;
    lhs->g = (flags & DESC_G_MASK) != 0;
    lhs->avl = (flags & DESC_AVL_MASK) != 0;
1277
    lhs->unusable = !lhs->present;
1278
    lhs->padding = 0;
A
aliguori 已提交
1279 1280 1281 1282 1283 1284 1285
}

static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
    if (rhs->unusable) {
        lhs->flags = 0;
    } else {
        lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
                     (rhs->present * DESC_P_MASK) |
                     (rhs->dpl << DESC_DPL_SHIFT) |
                     (rhs->db << DESC_B_SHIFT) |
                     (rhs->s * DESC_S_MASK) |
                     (rhs->l << DESC_L_SHIFT) |
                     (rhs->g * DESC_G_MASK) |
                     (rhs->avl * DESC_AVL_MASK);
    }
A
aliguori 已提交
1298 1299 1300 1301
}

static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
{
1302
    if (set) {
A
aliguori 已提交
1303
        *kvm_reg = *qemu_reg;
1304
    } else {
A
aliguori 已提交
1305
        *qemu_reg = *kvm_reg;
1306
    }
A
aliguori 已提交
1307 1308
}

1309
static int kvm_getput_regs(X86CPU *cpu, int set)
A
aliguori 已提交
1310
{
1311
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1312 1313 1314 1315
    struct kvm_regs regs;
    int ret = 0;

    if (!set) {
1316
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
1317
        if (ret < 0) {
A
aliguori 已提交
1318
            return ret;
1319
        }
A
aliguori 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
    }

    kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
    kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
    kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
    kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
    kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
    kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
    kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
    kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
#ifdef TARGET_X86_64
    kvm_getput_reg(&regs.r8, &env->regs[8], set);
    kvm_getput_reg(&regs.r9, &env->regs[9], set);
    kvm_getput_reg(&regs.r10, &env->regs[10], set);
    kvm_getput_reg(&regs.r11, &env->regs[11], set);
    kvm_getput_reg(&regs.r12, &env->regs[12], set);
    kvm_getput_reg(&regs.r13, &env->regs[13], set);
    kvm_getput_reg(&regs.r14, &env->regs[14], set);
    kvm_getput_reg(&regs.r15, &env->regs[15], set);
#endif

    kvm_getput_reg(&regs.rflags, &env->eflags, set);
    kvm_getput_reg(&regs.rip, &env->eip, set);

1344
    if (set) {
1345
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
1346
    }
A
aliguori 已提交
1347 1348 1349 1350

    return ret;
}

1351
static int kvm_put_fpu(X86CPU *cpu)
A
aliguori 已提交
1352
{
1353
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1354 1355 1356 1357 1358 1359 1360
    struct kvm_fpu fpu;
    int i;

    memset(&fpu, 0, sizeof fpu);
    fpu.fsw = env->fpus & ~(7 << 11);
    fpu.fsw |= (env->fpstt & 7) << 11;
    fpu.fcw = env->fpuc;
1361 1362 1363
    fpu.last_opcode = env->fpop;
    fpu.last_ip = env->fpip;
    fpu.last_dp = env->fpdp;
1364 1365 1366
    for (i = 0; i < 8; ++i) {
        fpu.ftwx |= (!env->fptags[i]) << i;
    }
A
aliguori 已提交
1367
    memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
1368
    for (i = 0; i < CPU_NB_REGS; i++) {
1369 1370
        stq_p(&fpu.xmm[i][0], env->xmm_regs[i].ZMM_Q(0));
        stq_p(&fpu.xmm[i][8], env->xmm_regs[i].ZMM_Q(1));
1371
    }
A
aliguori 已提交
1372 1373
    fpu.mxcsr = env->mxcsr;

1374
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
A
aliguori 已提交
1375 1376
}

1377 1378
#define XSAVE_FCW_FSW     0
#define XSAVE_FTW_FOP     1
1379 1380 1381 1382 1383 1384 1385
#define XSAVE_CWD_RIP     2
#define XSAVE_CWD_RDP     4
#define XSAVE_MXCSR       6
#define XSAVE_ST_SPACE    8
#define XSAVE_XMM_SPACE   40
#define XSAVE_XSTATE_BV   128
#define XSAVE_YMMH_SPACE  144
L
Liu Jinsong 已提交
1386 1387
#define XSAVE_BNDREGS     240
#define XSAVE_BNDCSR      256
C
Chao Peng 已提交
1388 1389 1390
#define XSAVE_OPMASK      272
#define XSAVE_ZMM_Hi256   288
#define XSAVE_Hi16_ZMM    416
1391
#define XSAVE_PKRU        672
1392

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
#define XSAVE_BYTE_OFFSET(word_offset) \
    ((word_offset) * sizeof(((struct kvm_xsave *)0)->region[0]))

#define ASSERT_OFFSET(word_offset, field) \
    QEMU_BUILD_BUG_ON(XSAVE_BYTE_OFFSET(word_offset) != \
                      offsetof(X86XSaveArea, field))

ASSERT_OFFSET(XSAVE_FCW_FSW, legacy.fcw);
ASSERT_OFFSET(XSAVE_FTW_FOP, legacy.ftw);
ASSERT_OFFSET(XSAVE_CWD_RIP, legacy.fpip);
ASSERT_OFFSET(XSAVE_CWD_RDP, legacy.fpdp);
ASSERT_OFFSET(XSAVE_MXCSR, legacy.mxcsr);
ASSERT_OFFSET(XSAVE_ST_SPACE, legacy.fpregs);
ASSERT_OFFSET(XSAVE_XMM_SPACE, legacy.xmm_regs);
ASSERT_OFFSET(XSAVE_XSTATE_BV, header.xstate_bv);
ASSERT_OFFSET(XSAVE_YMMH_SPACE, avx_state);
ASSERT_OFFSET(XSAVE_BNDREGS, bndreg_state);
ASSERT_OFFSET(XSAVE_BNDCSR, bndcsr_state);
ASSERT_OFFSET(XSAVE_OPMASK, opmask_state);
ASSERT_OFFSET(XSAVE_ZMM_Hi256, zmm_hi256_state);
ASSERT_OFFSET(XSAVE_Hi16_ZMM, hi16_zmm_state);
ASSERT_OFFSET(XSAVE_PKRU, pkru_state);

1416
static int kvm_put_xsave(X86CPU *cpu)
1417
{
1418
    CPUX86State *env = &cpu->env;
1419
    X86XSaveArea *xsave = env->kvm_xsave_buf;
1420
    uint16_t cwd, swd, twd;
1421
    int i;
1422

1423
    if (!has_xsave) {
1424
        return kvm_put_fpu(cpu);
1425
    }
1426 1427

    memset(xsave, 0, sizeof(struct kvm_xsave));
B
Blue Swirl 已提交
1428
    twd = 0;
1429 1430 1431
    swd = env->fpus & ~(7 << 11);
    swd |= (env->fpstt & 7) << 11;
    cwd = env->fpuc;
1432
    for (i = 0; i < 8; ++i) {
1433
        twd |= (!env->fptags[i]) << i;
1434
    }
1435 1436 1437 1438 1439 1440 1441
    xsave->legacy.fcw = cwd;
    xsave->legacy.fsw = swd;
    xsave->legacy.ftw = twd;
    xsave->legacy.fpop = env->fpop;
    xsave->legacy.fpip = env->fpip;
    xsave->legacy.fpdp = env->fpdp;
    memcpy(&xsave->legacy.fpregs, env->fpregs,
1442
            sizeof env->fpregs);
1443 1444 1445
    xsave->legacy.mxcsr = env->mxcsr;
    xsave->header.xstate_bv = env->xstate_bv;
    memcpy(&xsave->bndreg_state.bnd_regs, env->bnd_regs,
L
Liu Jinsong 已提交
1446
            sizeof env->bnd_regs);
1447 1448
    xsave->bndcsr_state.bndcsr = env->bndcs_regs;
    memcpy(&xsave->opmask_state.opmask_regs, env->opmask_regs,
C
Chao Peng 已提交
1449
            sizeof env->opmask_regs);
1450

1451 1452 1453 1454
    for (i = 0; i < CPU_NB_REGS; i++) {
        uint8_t *xmm = xsave->legacy.xmm_regs[i];
        uint8_t *ymmh = xsave->avx_state.ymmh[i];
        uint8_t *zmmh = xsave->zmm_hi256_state.zmm_hi256[i];
1455 1456 1457 1458 1459 1460 1461 1462
        stq_p(xmm,     env->xmm_regs[i].ZMM_Q(0));
        stq_p(xmm+8,   env->xmm_regs[i].ZMM_Q(1));
        stq_p(ymmh,    env->xmm_regs[i].ZMM_Q(2));
        stq_p(ymmh+8,  env->xmm_regs[i].ZMM_Q(3));
        stq_p(zmmh,    env->xmm_regs[i].ZMM_Q(4));
        stq_p(zmmh+8,  env->xmm_regs[i].ZMM_Q(5));
        stq_p(zmmh+16, env->xmm_regs[i].ZMM_Q(6));
        stq_p(zmmh+24, env->xmm_regs[i].ZMM_Q(7));
1463 1464
    }

C
Chao Peng 已提交
1465
#ifdef TARGET_X86_64
1466
    memcpy(&xsave->hi16_zmm_state.hi16_zmm, &env->xmm_regs[16],
1467
            16 * sizeof env->xmm_regs[16]);
1468
    memcpy(&xsave->pkru_state, &env->pkru, sizeof env->pkru);
C
Chao Peng 已提交
1469
#endif
1470
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
1471 1472
}

1473
static int kvm_put_xcrs(X86CPU *cpu)
1474
{
1475
    CPUX86State *env = &cpu->env;
1476
    struct kvm_xcrs xcrs = {};
1477

1478
    if (!has_xcrs) {
1479
        return 0;
1480
    }
1481 1482 1483 1484 1485

    xcrs.nr_xcrs = 1;
    xcrs.flags = 0;
    xcrs.xcrs[0].xcr = 0;
    xcrs.xcrs[0].value = env->xcr0;
1486
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
1487 1488
}

1489
static int kvm_put_sregs(X86CPU *cpu)
A
aliguori 已提交
1490
{
1491
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1492 1493
    struct kvm_sregs sregs;

1494 1495 1496 1497 1498
    memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
    if (env->interrupt_injected >= 0) {
        sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
                (uint64_t)1 << (env->interrupt_injected % 64);
    }
A
aliguori 已提交
1499 1500

    if ((env->eflags & VM_MASK)) {
1501 1502 1503 1504 1505 1506
        set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
        set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
        set_v8086_seg(&sregs.es, &env->segs[R_ES]);
        set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
        set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
        set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1507
    } else {
1508 1509 1510 1511 1512 1513
        set_seg(&sregs.cs, &env->segs[R_CS]);
        set_seg(&sregs.ds, &env->segs[R_DS]);
        set_seg(&sregs.es, &env->segs[R_ES]);
        set_seg(&sregs.fs, &env->segs[R_FS]);
        set_seg(&sregs.gs, &env->segs[R_GS]);
        set_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1514 1515 1516 1517 1518 1519 1520
    }

    set_seg(&sregs.tr, &env->tr);
    set_seg(&sregs.ldt, &env->ldt);

    sregs.idt.limit = env->idt.limit;
    sregs.idt.base = env->idt.base;
1521
    memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
A
aliguori 已提交
1522 1523
    sregs.gdt.limit = env->gdt.limit;
    sregs.gdt.base = env->gdt.base;
1524
    memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
A
aliguori 已提交
1525 1526 1527 1528 1529 1530

    sregs.cr0 = env->cr[0];
    sregs.cr2 = env->cr[2];
    sregs.cr3 = env->cr[3];
    sregs.cr4 = env->cr[4];

1531 1532
    sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
    sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
A
aliguori 已提交
1533 1534 1535

    sregs.efer = env->efer;

1536
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
A
aliguori 已提交
1537 1538
}

1539 1540 1541 1542 1543
static void kvm_msr_buf_reset(X86CPU *cpu)
{
    memset(cpu->kvm_msr_buf, 0, MSR_BUF_SIZE);
}

1544 1545 1546 1547 1548 1549 1550 1551
static void kvm_msr_entry_add(X86CPU *cpu, uint32_t index, uint64_t value)
{
    struct kvm_msrs *msrs = cpu->kvm_msr_buf;
    void *limit = ((void *)msrs) + MSR_BUF_SIZE;
    struct kvm_msr_entry *entry = &msrs->entries[msrs->nmsrs];

    assert((void *)(entry + 1) <= limit);

1552 1553 1554
    entry->index = index;
    entry->reserved = 0;
    entry->data = value;
1555 1556 1557
    msrs->nmsrs++;
}

1558 1559 1560 1561 1562 1563 1564 1565
static int kvm_put_one_msr(X86CPU *cpu, int index, uint64_t value)
{
    kvm_msr_buf_reset(cpu);
    kvm_msr_entry_add(cpu, index, value);

    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
}

1566 1567 1568 1569 1570 1571 1572 1573
void kvm_put_apicbase(X86CPU *cpu, uint64_t value)
{
    int ret;

    ret = kvm_put_one_msr(cpu, MSR_IA32_APICBASE, value);
    assert(ret == 1);
}

1574 1575 1576
static int kvm_put_tscdeadline_msr(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
1577
    int ret;
1578 1579 1580 1581 1582

    if (!has_msr_tsc_deadline) {
        return 0;
    }

1583
    ret = kvm_put_one_msr(cpu, MSR_IA32_TSCDEADLINE, env->tsc_deadline);
1584 1585 1586 1587 1588 1589
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1590 1591
}

1592 1593 1594 1595 1596 1597 1598 1599
/*
 * Provide a separate write service for the feature control MSR in order to
 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
 * before writing any other state because forcibly leaving nested mode
 * invalidates the VCPU state.
 */
static int kvm_put_msr_feature_control(X86CPU *cpu)
{
1600 1601 1602 1603 1604
    int ret;

    if (!has_msr_feature_control) {
        return 0;
    }
1605

1606 1607
    ret = kvm_put_one_msr(cpu, MSR_IA32_FEATURE_CONTROL,
                          cpu->env.msr_ia32_feature_control);
1608 1609 1610 1611 1612 1613
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1614 1615
}

1616
static int kvm_put_msrs(X86CPU *cpu, int level)
A
aliguori 已提交
1617
{
1618
    CPUX86State *env = &cpu->env;
1619
    int i;
1620
    int ret;
A
aliguori 已提交
1621

1622 1623
    kvm_msr_buf_reset(cpu);

1624 1625 1626 1627
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, env->sysenter_cs);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
    kvm_msr_entry_add(cpu, MSR_PAT, env->pat);
1628
    if (has_msr_star) {
1629
        kvm_msr_entry_add(cpu, MSR_STAR, env->star);
1630
    }
1631
    if (has_msr_hsave_pa) {
1632
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, env->vm_hsave);
1633
    }
1634
    if (has_msr_tsc_aux) {
1635
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, env->tsc_aux);
1636
    }
1637
    if (has_msr_tsc_adjust) {
1638
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, env->tsc_adjust);
1639
    }
A
Avi Kivity 已提交
1640
    if (has_msr_misc_enable) {
1641
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE,
A
Avi Kivity 已提交
1642 1643
                          env->msr_ia32_misc_enable);
    }
1644
    if (has_msr_smbase) {
1645
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, env->smbase);
1646
    }
1647
    if (has_msr_bndcfgs) {
1648
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, env->msr_bndcfgs);
1649
    }
1650
    if (has_msr_xss) {
1651
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, env->xss);
1652
    }
A
aliguori 已提交
1653
#ifdef TARGET_X86_64
1654
    if (lm_capable_kernel) {
1655 1656 1657 1658
        kvm_msr_entry_add(cpu, MSR_CSTAR, env->cstar);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, env->kernelgsbase);
        kvm_msr_entry_add(cpu, MSR_FMASK, env->fmask);
        kvm_msr_entry_add(cpu, MSR_LSTAR, env->lstar);
1659
    }
A
aliguori 已提交
1660
#endif
J
Jan Kiszka 已提交
1661
    /*
P
Paolo Bonzini 已提交
1662 1663
     * The following MSRs have side effects on the guest or are too heavy
     * for normal writeback. Limit them to reset or full state updates.
J
Jan Kiszka 已提交
1664 1665
     */
    if (level >= KVM_PUT_RESET_STATE) {
1666 1667 1668
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, env->tsc);
        kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, env->system_time_msr);
        kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
1669
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_ASYNC_PF)) {
1670
            kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, env->async_pf_en_msr);
1671
        }
1672
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_PV_EOI)) {
1673
            kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, env->pv_eoi_en_msr);
M
Michael S. Tsirkin 已提交
1674
        }
1675
        if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_STEAL_TIME)) {
1676
            kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, env->steal_time_msr);
1677
        }
P
Paolo Bonzini 已提交
1678 1679
        if (has_msr_architectural_pmu) {
            /* Stop the counter.  */
1680 1681
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
P
Paolo Bonzini 已提交
1682 1683 1684

            /* Set the counter values.  */
            for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1685
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i,
P
Paolo Bonzini 已提交
1686 1687 1688
                                  env->msr_fixed_counters[i]);
            }
            for (i = 0; i < num_architectural_pmu_counters; i++) {
1689
                kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i,
P
Paolo Bonzini 已提交
1690
                                  env->msr_gp_counters[i]);
1691
                kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i,
P
Paolo Bonzini 已提交
1692 1693
                                  env->msr_gp_evtsel[i]);
            }
1694
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS,
P
Paolo Bonzini 已提交
1695
                              env->msr_global_status);
1696
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
P
Paolo Bonzini 已提交
1697 1698 1699
                              env->msr_global_ovf_ctrl);

            /* Now start the PMU.  */
1700
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL,
P
Paolo Bonzini 已提交
1701
                              env->msr_fixed_ctr_ctrl);
1702
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL,
P
Paolo Bonzini 已提交
1703 1704
                              env->msr_global_ctrl);
        }
1705
        if (has_msr_hv_hypercall) {
1706
            kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID,
1707
                              env->msr_hv_guest_os_id);
1708
            kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL,
1709
                              env->msr_hv_hypercall);
1710
        }
1711
        if (cpu->hyperv_vapic) {
1712
            kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE,
1713
                              env->msr_hv_vapic);
1714
        }
1715
        if (cpu->hyperv_time) {
1716
            kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC, env->msr_hv_tsc);
1717
        }
1718 1719 1720 1721
        if (has_msr_hv_crash) {
            int j;

            for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++)
1722
                kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j,
1723 1724
                                  env->msr_hv_crash_params[j]);

1725
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_CTL,
1726 1727
                              HV_X64_MSR_CRASH_CTL_NOTIFY);
        }
1728
        if (has_msr_hv_runtime) {
1729
            kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, env->msr_hv_runtime);
1730
        }
1731 1732 1733
        if (cpu->hyperv_synic) {
            int j;

1734
            kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL,
1735
                              env->msr_hv_synic_control);
1736
            kvm_msr_entry_add(cpu, HV_X64_MSR_SVERSION,
1737
                              env->msr_hv_synic_version);
1738
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP,
1739
                              env->msr_hv_synic_evt_page);
1740
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP,
1741 1742 1743
                              env->msr_hv_synic_msg_page);

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_synic_sint); j++) {
1744
                kvm_msr_entry_add(cpu, HV_X64_MSR_SINT0 + j,
1745 1746 1747
                                  env->msr_hv_synic_sint[j]);
            }
        }
1748 1749 1750 1751
        if (has_msr_hv_stimer) {
            int j;

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_config); j++) {
1752
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_CONFIG + j * 2,
1753 1754 1755 1756
                                env->msr_hv_stimer_config[j]);
            }

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_count); j++) {
1757
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_COUNT + j * 2,
1758 1759 1760
                                env->msr_hv_stimer_count[j]);
            }
        }
1761
        if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
1762 1763
            uint64_t phys_mask = MAKE_64BIT_MASK(0, cpu->phys_bits);

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
            kvm_msr_entry_add(cpu, MSR_MTRRdefType, env->mtrr_deftype);
            kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, env->mtrr_fixed[0]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, env->mtrr_fixed[1]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]);
1776
            for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
1777 1778 1779 1780 1781 1782
                /* The CPU GPs if we write to a bit above the physical limit of
                 * the host CPU (and KVM emulates that)
                 */
                uint64_t mask = env->mtrr_var[i].mask;
                mask &= phys_mask;

1783 1784
                kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i),
                                  env->mtrr_var[i].base);
1785
                kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i), mask);
1786 1787
            }
        }
1788 1789 1790

        /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
         *       kvm_put_msr_feature_control. */
1791
    }
1792
    if (env->mcg_cap) {
H
Hidetoshi Seto 已提交
1793
        int i;
1794

1795 1796
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, env->mcg_status);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, env->mcg_ctl);
1797 1798 1799
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, env->mcg_ext_ctl);
        }
1800
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1801
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, env->mce_banks[i]);
1802 1803
        }
    }
1804

1805
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
1806 1807 1808
    if (ret < 0) {
        return ret;
    }
A
aliguori 已提交
1809

1810
    assert(ret == cpu->kvm_msr_buf->nmsrs);
1811
    return 0;
A
aliguori 已提交
1812 1813 1814
}


1815
static int kvm_get_fpu(X86CPU *cpu)
A
aliguori 已提交
1816
{
1817
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1818 1819 1820
    struct kvm_fpu fpu;
    int i, ret;

1821
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
1822
    if (ret < 0) {
A
aliguori 已提交
1823
        return ret;
1824
    }
A
aliguori 已提交
1825 1826 1827 1828

    env->fpstt = (fpu.fsw >> 11) & 7;
    env->fpus = fpu.fsw;
    env->fpuc = fpu.fcw;
1829 1830 1831
    env->fpop = fpu.last_opcode;
    env->fpip = fpu.last_ip;
    env->fpdp = fpu.last_dp;
1832 1833 1834
    for (i = 0; i < 8; ++i) {
        env->fptags[i] = !((fpu.ftwx >> i) & 1);
    }
A
aliguori 已提交
1835
    memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
1836
    for (i = 0; i < CPU_NB_REGS; i++) {
1837 1838
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(&fpu.xmm[i][0]);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(&fpu.xmm[i][8]);
1839
    }
A
aliguori 已提交
1840 1841 1842 1843 1844
    env->mxcsr = fpu.mxcsr;

    return 0;
}

1845
static int kvm_get_xsave(X86CPU *cpu)
1846
{
1847
    CPUX86State *env = &cpu->env;
1848
    X86XSaveArea *xsave = env->kvm_xsave_buf;
1849
    int ret, i;
1850
    uint16_t cwd, swd, twd;
1851

1852
    if (!has_xsave) {
1853
        return kvm_get_fpu(cpu);
1854
    }
1855

1856
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
1857
    if (ret < 0) {
1858
        return ret;
1859
    }
1860

1861 1862 1863 1864
    cwd = xsave->legacy.fcw;
    swd = xsave->legacy.fsw;
    twd = xsave->legacy.ftw;
    env->fpop = xsave->legacy.fpop;
1865 1866 1867
    env->fpstt = (swd >> 11) & 7;
    env->fpus = swd;
    env->fpuc = cwd;
1868
    for (i = 0; i < 8; ++i) {
1869
        env->fptags[i] = !((twd >> i) & 1);
1870
    }
1871 1872 1873 1874
    env->fpip = xsave->legacy.fpip;
    env->fpdp = xsave->legacy.fpdp;
    env->mxcsr = xsave->legacy.mxcsr;
    memcpy(env->fpregs, &xsave->legacy.fpregs,
1875
            sizeof env->fpregs);
1876 1877
    env->xstate_bv = xsave->header.xstate_bv;
    memcpy(env->bnd_regs, &xsave->bndreg_state.bnd_regs,
L
Liu Jinsong 已提交
1878
            sizeof env->bnd_regs);
1879 1880
    env->bndcs_regs = xsave->bndcsr_state.bndcsr;
    memcpy(env->opmask_regs, &xsave->opmask_state.opmask_regs,
C
Chao Peng 已提交
1881
            sizeof env->opmask_regs);
1882

1883 1884 1885 1886
    for (i = 0; i < CPU_NB_REGS; i++) {
        uint8_t *xmm = xsave->legacy.xmm_regs[i];
        uint8_t *ymmh = xsave->avx_state.ymmh[i];
        uint8_t *zmmh = xsave->zmm_hi256_state.zmm_hi256[i];
1887 1888 1889 1890 1891 1892 1893 1894
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(xmm);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(xmm+8);
        env->xmm_regs[i].ZMM_Q(2) = ldq_p(ymmh);
        env->xmm_regs[i].ZMM_Q(3) = ldq_p(ymmh+8);
        env->xmm_regs[i].ZMM_Q(4) = ldq_p(zmmh);
        env->xmm_regs[i].ZMM_Q(5) = ldq_p(zmmh+8);
        env->xmm_regs[i].ZMM_Q(6) = ldq_p(zmmh+16);
        env->xmm_regs[i].ZMM_Q(7) = ldq_p(zmmh+24);
1895 1896
    }

C
Chao Peng 已提交
1897
#ifdef TARGET_X86_64
1898
    memcpy(&env->xmm_regs[16], &xsave->hi16_zmm_state.hi16_zmm,
1899
           16 * sizeof env->xmm_regs[16]);
1900
    memcpy(&env->pkru, &xsave->pkru_state, sizeof env->pkru);
C
Chao Peng 已提交
1901
#endif
1902 1903 1904
    return 0;
}

1905
static int kvm_get_xcrs(X86CPU *cpu)
1906
{
1907
    CPUX86State *env = &cpu->env;
1908 1909 1910
    int i, ret;
    struct kvm_xcrs xcrs;

1911
    if (!has_xcrs) {
1912
        return 0;
1913
    }
1914

1915
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
1916
    if (ret < 0) {
1917
        return ret;
1918
    }
1919

1920
    for (i = 0; i < xcrs.nr_xcrs; i++) {
1921
        /* Only support xcr0 now */
P
Paolo Bonzini 已提交
1922 1923
        if (xcrs.xcrs[i].xcr == 0) {
            env->xcr0 = xcrs.xcrs[i].value;
1924 1925
            break;
        }
1926
    }
1927 1928 1929
    return 0;
}

1930
static int kvm_get_sregs(X86CPU *cpu)
A
aliguori 已提交
1931
{
1932
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1933 1934
    struct kvm_sregs sregs;
    uint32_t hflags;
1935
    int bit, i, ret;
A
aliguori 已提交
1936

1937
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
1938
    if (ret < 0) {
A
aliguori 已提交
1939
        return ret;
1940
    }
A
aliguori 已提交
1941

1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
    /* There can only be one pending IRQ set in the bitmap at a time, so try
       to find it and save its number instead (-1 for none). */
    env->interrupt_injected = -1;
    for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
        if (sregs.interrupt_bitmap[i]) {
            bit = ctz64(sregs.interrupt_bitmap[i]);
            env->interrupt_injected = i * 64 + bit;
            break;
        }
    }
A
aliguori 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973

    get_seg(&env->segs[R_CS], &sregs.cs);
    get_seg(&env->segs[R_DS], &sregs.ds);
    get_seg(&env->segs[R_ES], &sregs.es);
    get_seg(&env->segs[R_FS], &sregs.fs);
    get_seg(&env->segs[R_GS], &sregs.gs);
    get_seg(&env->segs[R_SS], &sregs.ss);

    get_seg(&env->tr, &sregs.tr);
    get_seg(&env->ldt, &sregs.ldt);

    env->idt.limit = sregs.idt.limit;
    env->idt.base = sregs.idt.base;
    env->gdt.limit = sregs.gdt.limit;
    env->gdt.base = sregs.gdt.base;

    env->cr[0] = sregs.cr0;
    env->cr[2] = sregs.cr2;
    env->cr[3] = sregs.cr3;
    env->cr[4] = sregs.cr4;

    env->efer = sregs.efer;
1974 1975

    /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
A
aliguori 已提交
1976

1977 1978 1979 1980 1981
#define HFLAG_COPY_MASK \
    ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
       HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
       HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
       HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
A
aliguori 已提交
1982

1983 1984
    hflags = env->hflags & HFLAG_COPY_MASK;
    hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
A
aliguori 已提交
1985 1986
    hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
    hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
1987
                (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
A
aliguori 已提交
1988
    hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
1989 1990 1991 1992

    if (env->cr[4] & CR4_OSFXSR_MASK) {
        hflags |= HF_OSFXSR_MASK;
    }
A
aliguori 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001

    if (env->efer & MSR_EFER_LMA) {
        hflags |= HF_LMA_MASK;
    }

    if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
        hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
    } else {
        hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
2002
                    (DESC_B_SHIFT - HF_CS32_SHIFT);
A
aliguori 已提交
2003
        hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
2004 2005 2006 2007 2008 2009 2010 2011
                    (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
            !(hflags & HF_CS32_MASK)) {
            hflags |= HF_ADDSEG_MASK;
        } else {
            hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
                        env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
        }
A
aliguori 已提交
2012
    }
2013
    env->hflags = hflags;
A
aliguori 已提交
2014 2015 2016 2017

    return 0;
}

2018
static int kvm_get_msrs(X86CPU *cpu)
A
aliguori 已提交
2019
{
2020
    CPUX86State *env = &cpu->env;
2021
    struct kvm_msr_entry *msrs = cpu->kvm_msr_buf->entries;
2022
    int ret, i;
2023
    uint64_t mtrr_top_bits;
A
aliguori 已提交
2024

2025 2026
    kvm_msr_buf_reset(cpu);

2027 2028 2029 2030
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, 0);
    kvm_msr_entry_add(cpu, MSR_PAT, 0);
2031
    if (has_msr_star) {
2032
        kvm_msr_entry_add(cpu, MSR_STAR, 0);
2033
    }
2034
    if (has_msr_hsave_pa) {
2035
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, 0);
2036
    }
2037
    if (has_msr_tsc_aux) {
2038
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, 0);
2039
    }
2040
    if (has_msr_tsc_adjust) {
2041
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, 0);
2042
    }
2043
    if (has_msr_tsc_deadline) {
2044
        kvm_msr_entry_add(cpu, MSR_IA32_TSCDEADLINE, 0);
2045
    }
A
Avi Kivity 已提交
2046
    if (has_msr_misc_enable) {
2047
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE, 0);
A
Avi Kivity 已提交
2048
    }
2049
    if (has_msr_smbase) {
2050
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, 0);
2051
    }
2052
    if (has_msr_feature_control) {
2053
        kvm_msr_entry_add(cpu, MSR_IA32_FEATURE_CONTROL, 0);
2054
    }
L
Liu Jinsong 已提交
2055
    if (has_msr_bndcfgs) {
2056
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, 0);
L
Liu Jinsong 已提交
2057
    }
2058
    if (has_msr_xss) {
2059
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, 0);
2060 2061
    }

2062 2063

    if (!env->tsc_valid) {
2064
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, 0);
2065
        env->tsc_valid = !runstate_is_running();
2066 2067
    }

A
aliguori 已提交
2068
#ifdef TARGET_X86_64
2069
    if (lm_capable_kernel) {
2070 2071 2072 2073
        kvm_msr_entry_add(cpu, MSR_CSTAR, 0);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, 0);
        kvm_msr_entry_add(cpu, MSR_FMASK, 0);
        kvm_msr_entry_add(cpu, MSR_LSTAR, 0);
2074
    }
A
aliguori 已提交
2075
#endif
2076 2077
    kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, 0);
    kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, 0);
2078
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_ASYNC_PF)) {
2079
        kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, 0);
2080
    }
2081
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_PV_EOI)) {
2082
        kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, 0);
M
Michael S. Tsirkin 已提交
2083
    }
2084
    if (env->features[FEAT_KVM] & (1 << KVM_FEATURE_STEAL_TIME)) {
2085
        kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, 0);
2086
    }
P
Paolo Bonzini 已提交
2087
    if (has_msr_architectural_pmu) {
2088 2089 2090 2091
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL, 0);
P
Paolo Bonzini 已提交
2092
        for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
2093
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i, 0);
P
Paolo Bonzini 已提交
2094 2095
        }
        for (i = 0; i < num_architectural_pmu_counters; i++) {
2096 2097
            kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i, 0);
            kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i, 0);
P
Paolo Bonzini 已提交
2098 2099
        }
    }
2100

2101
    if (env->mcg_cap) {
2102 2103
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, 0);
2104 2105 2106
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, 0);
        }
2107
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
2108
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, 0);
2109
        }
2110 2111
    }

2112
    if (has_msr_hv_hypercall) {
2113 2114
        kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID, 0);
2115
    }
2116
    if (cpu->hyperv_vapic) {
2117
        kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE, 0);
2118
    }
2119
    if (cpu->hyperv_time) {
2120
        kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC, 0);
2121
    }
2122 2123 2124 2125
    if (has_msr_hv_crash) {
        int j;

        for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) {
2126
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j, 0);
2127 2128
        }
    }
2129
    if (has_msr_hv_runtime) {
2130
        kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, 0);
2131
    }
2132 2133 2134
    if (cpu->hyperv_synic) {
        uint32_t msr;

2135 2136 2137 2138
        kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SVERSION, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP, 0);
2139
        for (msr = HV_X64_MSR_SINT0; msr <= HV_X64_MSR_SINT15; msr++) {
2140
            kvm_msr_entry_add(cpu, msr, 0);
2141 2142
        }
    }
2143 2144 2145 2146 2147
    if (has_msr_hv_stimer) {
        uint32_t msr;

        for (msr = HV_X64_MSR_STIMER0_CONFIG; msr <= HV_X64_MSR_STIMER3_COUNT;
             msr++) {
2148
            kvm_msr_entry_add(cpu, msr, 0);
2149 2150
        }
    }
2151
    if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
        kvm_msr_entry_add(cpu, MSR_MTRRdefType, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, 0);
2164
        for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
2165 2166
            kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i), 0);
            kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i), 0);
2167 2168
        }
    }
2169

2170
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, cpu->kvm_msr_buf);
2171
    if (ret < 0) {
A
aliguori 已提交
2172
        return ret;
2173
    }
A
aliguori 已提交
2174

2175
    assert(ret == cpu->kvm_msr_buf->nmsrs);
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
    /*
     * MTRR masks: Each mask consists of 5 parts
     * a  10..0: must be zero
     * b  11   : valid bit
     * c n-1.12: actual mask bits
     * d  51..n: reserved must be zero
     * e  63.52: reserved must be zero
     *
     * 'n' is the number of physical bits supported by the CPU and is
     * apparently always <= 52.   We know our 'n' but don't know what
     * the destinations 'n' is; it might be smaller, in which case
     * it masks (c) on loading. It might be larger, in which case
     * we fill 'd' so that d..c is consistent irrespetive of the 'n'
     * we're migrating to.
     */

    if (cpu->fill_mtrr_mask) {
        QEMU_BUILD_BUG_ON(TARGET_PHYS_ADDR_SPACE_BITS > 52);
        assert(cpu->phys_bits <= TARGET_PHYS_ADDR_SPACE_BITS);
        mtrr_top_bits = MAKE_64BIT_MASK(cpu->phys_bits, 52 - cpu->phys_bits);
    } else {
        mtrr_top_bits = 0;
    }

A
aliguori 已提交
2200
    for (i = 0; i < ret; i++) {
P
Paolo Bonzini 已提交
2201 2202
        uint32_t index = msrs[i].index;
        switch (index) {
A
aliguori 已提交
2203 2204 2205 2206 2207 2208 2209 2210 2211
        case MSR_IA32_SYSENTER_CS:
            env->sysenter_cs = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_ESP:
            env->sysenter_esp = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_EIP:
            env->sysenter_eip = msrs[i].data;
            break;
2212 2213 2214
        case MSR_PAT:
            env->pat = msrs[i].data;
            break;
A
aliguori 已提交
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
        case MSR_STAR:
            env->star = msrs[i].data;
            break;
#ifdef TARGET_X86_64
        case MSR_CSTAR:
            env->cstar = msrs[i].data;
            break;
        case MSR_KERNELGSBASE:
            env->kernelgsbase = msrs[i].data;
            break;
        case MSR_FMASK:
            env->fmask = msrs[i].data;
            break;
        case MSR_LSTAR:
            env->lstar = msrs[i].data;
            break;
#endif
        case MSR_IA32_TSC:
            env->tsc = msrs[i].data;
            break;
2235 2236 2237
        case MSR_TSC_AUX:
            env->tsc_aux = msrs[i].data;
            break;
2238 2239 2240
        case MSR_TSC_ADJUST:
            env->tsc_adjust = msrs[i].data;
            break;
2241 2242 2243
        case MSR_IA32_TSCDEADLINE:
            env->tsc_deadline = msrs[i].data;
            break;
2244 2245 2246
        case MSR_VM_HSAVE_PA:
            env->vm_hsave = msrs[i].data;
            break;
2247 2248 2249 2250 2251 2252
        case MSR_KVM_SYSTEM_TIME:
            env->system_time_msr = msrs[i].data;
            break;
        case MSR_KVM_WALL_CLOCK:
            env->wall_clock_msr = msrs[i].data;
            break;
2253 2254 2255 2256 2257 2258
        case MSR_MCG_STATUS:
            env->mcg_status = msrs[i].data;
            break;
        case MSR_MCG_CTL:
            env->mcg_ctl = msrs[i].data;
            break;
2259 2260 2261
        case MSR_MCG_EXT_CTL:
            env->mcg_ext_ctl = msrs[i].data;
            break;
A
Avi Kivity 已提交
2262 2263 2264
        case MSR_IA32_MISC_ENABLE:
            env->msr_ia32_misc_enable = msrs[i].data;
            break;
2265 2266 2267
        case MSR_IA32_SMBASE:
            env->smbase = msrs[i].data;
            break;
2268 2269
        case MSR_IA32_FEATURE_CONTROL:
            env->msr_ia32_feature_control = msrs[i].data;
2270
            break;
L
Liu Jinsong 已提交
2271 2272 2273
        case MSR_IA32_BNDCFGS:
            env->msr_bndcfgs = msrs[i].data;
            break;
2274 2275 2276
        case MSR_IA32_XSS:
            env->xss = msrs[i].data;
            break;
2277 2278 2279 2280 2281
        default:
            if (msrs[i].index >= MSR_MC0_CTL &&
                msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
                env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
            }
H
Hidetoshi Seto 已提交
2282
            break;
2283 2284 2285
        case MSR_KVM_ASYNC_PF_EN:
            env->async_pf_en_msr = msrs[i].data;
            break;
M
Michael S. Tsirkin 已提交
2286 2287 2288
        case MSR_KVM_PV_EOI_EN:
            env->pv_eoi_en_msr = msrs[i].data;
            break;
2289 2290 2291
        case MSR_KVM_STEAL_TIME:
            env->steal_time_msr = msrs[i].data;
            break;
P
Paolo Bonzini 已提交
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
        case MSR_CORE_PERF_FIXED_CTR_CTRL:
            env->msr_fixed_ctr_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_CTRL:
            env->msr_global_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_STATUS:
            env->msr_global_status = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
            env->msr_global_ovf_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
            env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
            break;
        case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
            break;
        case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
            break;
2313 2314 2315 2316 2317 2318
        case HV_X64_MSR_HYPERCALL:
            env->msr_hv_hypercall = msrs[i].data;
            break;
        case HV_X64_MSR_GUEST_OS_ID:
            env->msr_hv_guest_os_id = msrs[i].data;
            break;
2319 2320 2321
        case HV_X64_MSR_APIC_ASSIST_PAGE:
            env->msr_hv_vapic = msrs[i].data;
            break;
2322 2323 2324
        case HV_X64_MSR_REFERENCE_TSC:
            env->msr_hv_tsc = msrs[i].data;
            break;
2325 2326 2327
        case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
            env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data;
            break;
2328 2329 2330
        case HV_X64_MSR_VP_RUNTIME:
            env->msr_hv_runtime = msrs[i].data;
            break;
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
        case HV_X64_MSR_SCONTROL:
            env->msr_hv_synic_control = msrs[i].data;
            break;
        case HV_X64_MSR_SVERSION:
            env->msr_hv_synic_version = msrs[i].data;
            break;
        case HV_X64_MSR_SIEFP:
            env->msr_hv_synic_evt_page = msrs[i].data;
            break;
        case HV_X64_MSR_SIMP:
            env->msr_hv_synic_msg_page = msrs[i].data;
            break;
        case HV_X64_MSR_SINT0 ... HV_X64_MSR_SINT15:
            env->msr_hv_synic_sint[index - HV_X64_MSR_SINT0] = msrs[i].data;
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
            break;
        case HV_X64_MSR_STIMER0_CONFIG:
        case HV_X64_MSR_STIMER1_CONFIG:
        case HV_X64_MSR_STIMER2_CONFIG:
        case HV_X64_MSR_STIMER3_CONFIG:
            env->msr_hv_stimer_config[(index - HV_X64_MSR_STIMER0_CONFIG)/2] =
                                msrs[i].data;
            break;
        case HV_X64_MSR_STIMER0_COUNT:
        case HV_X64_MSR_STIMER1_COUNT:
        case HV_X64_MSR_STIMER2_COUNT:
        case HV_X64_MSR_STIMER3_COUNT:
            env->msr_hv_stimer_count[(index - HV_X64_MSR_STIMER0_COUNT)/2] =
                                msrs[i].data;
2359
            break;
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
        case MSR_MTRRdefType:
            env->mtrr_deftype = msrs[i].data;
            break;
        case MSR_MTRRfix64K_00000:
            env->mtrr_fixed[0] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_80000:
            env->mtrr_fixed[1] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_A0000:
            env->mtrr_fixed[2] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C0000:
            env->mtrr_fixed[3] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C8000:
            env->mtrr_fixed[4] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D0000:
            env->mtrr_fixed[5] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D8000:
            env->mtrr_fixed[6] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E0000:
            env->mtrr_fixed[7] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E8000:
            env->mtrr_fixed[8] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F0000:
            env->mtrr_fixed[9] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F8000:
            env->mtrr_fixed[10] = msrs[i].data;
            break;
        case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1):
            if (index & 1) {
2398 2399
                env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data |
                                                               mtrr_top_bits;
2400 2401 2402 2403
            } else {
                env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data;
            }
            break;
A
aliguori 已提交
2404 2405 2406 2407 2408 2409
        }
    }

    return 0;
}

2410
static int kvm_put_mp_state(X86CPU *cpu)
2411
{
2412
    struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
2413

2414
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
2415 2416
}

2417
static int kvm_get_mp_state(X86CPU *cpu)
2418
{
2419
    CPUState *cs = CPU(cpu);
2420
    CPUX86State *env = &cpu->env;
2421 2422 2423
    struct kvm_mp_state mp_state;
    int ret;

2424
    ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
2425 2426 2427 2428
    if (ret < 0) {
        return ret;
    }
    env->mp_state = mp_state.mp_state;
2429
    if (kvm_irqchip_in_kernel()) {
2430
        cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
2431
    }
2432 2433 2434
    return 0;
}

2435
static int kvm_get_apic(X86CPU *cpu)
2436
{
2437
    DeviceState *apic = cpu->apic_state;
2438 2439 2440
    struct kvm_lapic_state kapic;
    int ret;

2441
    if (apic && kvm_irqchip_in_kernel()) {
2442
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
2443 2444 2445 2446 2447 2448 2449 2450 2451
        if (ret < 0) {
            return ret;
        }

        kvm_get_apic_state(apic, &kapic);
    }
    return 0;
}

2452
static int kvm_put_vcpu_events(X86CPU *cpu, int level)
2453
{
2454
    CPUState *cs = CPU(cpu);
2455
    CPUX86State *env = &cpu->env;
2456
    struct kvm_vcpu_events events = {};
2457 2458 2459 2460 2461

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2462 2463
    events.exception.injected = (env->exception_injected >= 0);
    events.exception.nr = env->exception_injected;
2464 2465
    events.exception.has_error_code = env->has_error_code;
    events.exception.error_code = env->error_code;
2466
    events.exception.pad = 0;
2467 2468 2469 2470 2471 2472 2473 2474

    events.interrupt.injected = (env->interrupt_injected >= 0);
    events.interrupt.nr = env->interrupt_injected;
    events.interrupt.soft = env->soft_interrupt;

    events.nmi.injected = env->nmi_injected;
    events.nmi.pending = env->nmi_pending;
    events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
2475
    events.nmi.pad = 0;
2476 2477

    events.sipi_vector = env->sipi_vector;
2478
    events.flags = 0;
2479

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
    if (has_msr_smbase) {
        events.smi.smm = !!(env->hflags & HF_SMM_MASK);
        events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK);
        if (kvm_irqchip_in_kernel()) {
            /* As soon as these are moved to the kernel, remove them
             * from cs->interrupt_request.
             */
            events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI;
            events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT;
            cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI);
        } else {
            /* Keep these in cs->interrupt_request.  */
            events.smi.pending = 0;
            events.smi.latched_init = 0;
        }
2495 2496 2497 2498 2499 2500
        /* Stop SMI delivery on old machine types to avoid a reboot
         * on an inward migration of an old VM.
         */
        if (!cpu->kvm_no_smi_migration) {
            events.flags |= KVM_VCPUEVENT_VALID_SMM;
        }
2501 2502
    }

2503 2504 2505 2506
    if (level >= KVM_PUT_RESET_STATE) {
        events.flags |=
            KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
    }
2507

2508
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
2509 2510
}

2511
static int kvm_get_vcpu_events(X86CPU *cpu)
2512
{
2513
    CPUX86State *env = &cpu->env;
2514 2515 2516 2517 2518 2519 2520
    struct kvm_vcpu_events events;
    int ret;

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2521
    memset(&events, 0, sizeof(events));
2522
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
2523 2524 2525
    if (ret < 0) {
       return ret;
    }
2526
    env->exception_injected =
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
       events.exception.injected ? events.exception.nr : -1;
    env->has_error_code = events.exception.has_error_code;
    env->error_code = events.exception.error_code;

    env->interrupt_injected =
        events.interrupt.injected ? events.interrupt.nr : -1;
    env->soft_interrupt = events.interrupt.soft;

    env->nmi_injected = events.nmi.injected;
    env->nmi_pending = events.nmi.pending;
    if (events.nmi.masked) {
        env->hflags2 |= HF2_NMI_MASK;
    } else {
        env->hflags2 &= ~HF2_NMI_MASK;
    }

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
    if (events.flags & KVM_VCPUEVENT_VALID_SMM) {
        if (events.smi.smm) {
            env->hflags |= HF_SMM_MASK;
        } else {
            env->hflags &= ~HF_SMM_MASK;
        }
        if (events.smi.pending) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        }
        if (events.smi.smm_inside_nmi) {
            env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
        } else {
            env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
        }
        if (events.smi.latched_init) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        }
    }

2566 2567 2568 2569 2570
    env->sipi_vector = events.sipi_vector;

    return 0;
}

2571
static int kvm_guest_debug_workarounds(X86CPU *cpu)
2572
{
2573
    CPUState *cs = CPU(cpu);
2574
    CPUX86State *env = &cpu->env;
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
    int ret = 0;
    unsigned long reinject_trap = 0;

    if (!kvm_has_vcpu_events()) {
        if (env->exception_injected == 1) {
            reinject_trap = KVM_GUESTDBG_INJECT_DB;
        } else if (env->exception_injected == 3) {
            reinject_trap = KVM_GUESTDBG_INJECT_BP;
        }
        env->exception_injected = -1;
    }

    /*
     * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
     * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
     * by updating the debug state once again if single-stepping is on.
     * Another reason to call kvm_update_guest_debug here is a pending debug
     * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
     * reinject them via SET_GUEST_DEBUG.
     */
    if (reinject_trap ||
2596
        (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
2597
        ret = kvm_update_guest_debug(cs, reinject_trap);
2598 2599 2600 2601
    }
    return ret;
}

2602
static int kvm_put_debugregs(X86CPU *cpu)
2603
{
2604
    CPUX86State *env = &cpu->env;
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
    struct kvm_debugregs dbgregs;
    int i;

    if (!kvm_has_debugregs()) {
        return 0;
    }

    for (i = 0; i < 4; i++) {
        dbgregs.db[i] = env->dr[i];
    }
    dbgregs.dr6 = env->dr[6];
    dbgregs.dr7 = env->dr[7];
    dbgregs.flags = 0;

2619
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
2620 2621
}

2622
static int kvm_get_debugregs(X86CPU *cpu)
2623
{
2624
    CPUX86State *env = &cpu->env;
2625 2626 2627 2628 2629 2630 2631
    struct kvm_debugregs dbgregs;
    int i, ret;

    if (!kvm_has_debugregs()) {
        return 0;
    }

2632
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
2633
    if (ret < 0) {
2634
        return ret;
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
    }
    for (i = 0; i < 4; i++) {
        env->dr[i] = dbgregs.db[i];
    }
    env->dr[4] = env->dr[6] = dbgregs.dr6;
    env->dr[5] = env->dr[7] = dbgregs.dr7;

    return 0;
}

A
Andreas Färber 已提交
2645
int kvm_arch_put_registers(CPUState *cpu, int level)
A
aliguori 已提交
2646
{
A
Andreas Färber 已提交
2647
    X86CPU *x86_cpu = X86_CPU(cpu);
A
aliguori 已提交
2648 2649
    int ret;

2650
    assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
2651

2652
    if (level >= KVM_PUT_RESET_STATE) {
2653 2654 2655 2656 2657 2658
        ret = kvm_put_msr_feature_control(x86_cpu);
        if (ret < 0) {
            return ret;
        }
    }

2659 2660 2661 2662 2663 2664 2665 2666 2667
    if (level == KVM_PUT_FULL_STATE) {
        /* We don't check for kvm_arch_set_tsc_khz() errors here,
         * because TSC frequency mismatch shouldn't abort migration,
         * unless the user explicitly asked for a more strict TSC
         * setting (e.g. using an explicit "tsc-freq" option).
         */
        kvm_arch_set_tsc_khz(cpu);
    }

2668
    ret = kvm_getput_regs(x86_cpu, 1);
2669
    if (ret < 0) {
A
aliguori 已提交
2670
        return ret;
2671
    }
2672
    ret = kvm_put_xsave(x86_cpu);
2673
    if (ret < 0) {
2674
        return ret;
2675
    }
2676
    ret = kvm_put_xcrs(x86_cpu);
2677
    if (ret < 0) {
A
aliguori 已提交
2678
        return ret;
2679
    }
2680
    ret = kvm_put_sregs(x86_cpu);
2681
    if (ret < 0) {
A
aliguori 已提交
2682
        return ret;
2683
    }
2684
    /* must be before kvm_put_msrs */
2685
    ret = kvm_inject_mce_oldstyle(x86_cpu);
2686 2687 2688
    if (ret < 0) {
        return ret;
    }
2689
    ret = kvm_put_msrs(x86_cpu, level);
2690
    if (ret < 0) {
A
aliguori 已提交
2691
        return ret;
2692
    }
2693
    if (level >= KVM_PUT_RESET_STATE) {
2694
        ret = kvm_put_mp_state(x86_cpu);
2695
        if (ret < 0) {
2696 2697
            return ret;
        }
2698
    }
2699 2700 2701 2702 2703 2704

    ret = kvm_put_tscdeadline_msr(x86_cpu);
    if (ret < 0) {
        return ret;
    }

2705
    ret = kvm_put_vcpu_events(x86_cpu, level);
2706
    if (ret < 0) {
2707
        return ret;
2708
    }
2709
    ret = kvm_put_debugregs(x86_cpu);
2710
    if (ret < 0) {
2711
        return ret;
2712
    }
2713
    /* must be last */
2714
    ret = kvm_guest_debug_workarounds(x86_cpu);
2715
    if (ret < 0) {
2716
        return ret;
2717
    }
A
aliguori 已提交
2718 2719 2720
    return 0;
}

A
Andreas Färber 已提交
2721
int kvm_arch_get_registers(CPUState *cs)
A
aliguori 已提交
2722
{
A
Andreas Färber 已提交
2723
    X86CPU *cpu = X86_CPU(cs);
A
aliguori 已提交
2724 2725
    int ret;

A
Andreas Färber 已提交
2726
    assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
2727

2728
    ret = kvm_getput_regs(cpu, 0);
2729
    if (ret < 0) {
2730
        goto out;
2731
    }
2732
    ret = kvm_get_xsave(cpu);
2733
    if (ret < 0) {
2734
        goto out;
2735
    }
2736
    ret = kvm_get_xcrs(cpu);
2737
    if (ret < 0) {
2738
        goto out;
2739
    }
2740
    ret = kvm_get_sregs(cpu);
2741
    if (ret < 0) {
2742
        goto out;
2743
    }
2744
    ret = kvm_get_msrs(cpu);
2745
    if (ret < 0) {
2746
        goto out;
2747
    }
2748
    ret = kvm_get_mp_state(cpu);
2749
    if (ret < 0) {
2750
        goto out;
2751
    }
2752
    ret = kvm_get_apic(cpu);
2753
    if (ret < 0) {
2754
        goto out;
2755
    }
2756
    ret = kvm_get_vcpu_events(cpu);
2757
    if (ret < 0) {
2758
        goto out;
2759
    }
2760
    ret = kvm_get_debugregs(cpu);
2761
    if (ret < 0) {
2762
        goto out;
2763
    }
2764 2765 2766 2767
    ret = 0;
 out:
    cpu_sync_bndcs_hflags(&cpu->env);
    return ret;
A
aliguori 已提交
2768 2769
}

A
Andreas Färber 已提交
2770
void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2771
{
A
Andreas Färber 已提交
2772 2773
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;
2774 2775
    int ret;

2776
    /* Inject NMI */
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
    if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) {
        if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected NMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
                        strerror(-ret));
            }
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_SMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected SMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_SMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n",
                        strerror(-ret));
            }
2799
        }
2800 2801
    }

2802
    if (!kvm_pic_in_kernel()) {
2803 2804 2805
        qemu_mutex_lock_iothread();
    }

2806 2807 2808 2809 2810
    /* Force the VCPU out of its inner loop to process any INIT requests
     * or (for userspace APIC, but it is cheap to combine the checks here)
     * pending TPR access reports.
     */
    if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
2811 2812 2813 2814 2815 2816 2817
        if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) &&
            !(env->hflags & HF_SMM_MASK)) {
            cpu->exit_request = 1;
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_TPR) {
            cpu->exit_request = 1;
        }
2818
    }
A
aliguori 已提交
2819

2820
    if (!kvm_pic_in_kernel()) {
2821 2822
        /* Try to inject an interrupt if the guest can accept it */
        if (run->ready_for_interrupt_injection &&
2823
            (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
2824 2825 2826
            (env->eflags & IF_MASK)) {
            int irq;

2827
            cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
2828 2829 2830 2831 2832 2833
            irq = cpu_get_pic_interrupt(env);
            if (irq >= 0) {
                struct kvm_interrupt intr;

                intr.irq = irq;
                DPRINTF("injected interrupt %d\n", irq);
2834
                ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
2835 2836 2837 2838 2839
                if (ret < 0) {
                    fprintf(stderr,
                            "KVM: injection failed, interrupt lost (%s)\n",
                            strerror(-ret));
                }
2840 2841
            }
        }
A
aliguori 已提交
2842

2843 2844 2845 2846
        /* If we have an interrupt but the guest is not ready to receive an
         * interrupt, request an interrupt window exit.  This will
         * cause a return to userspace as soon as the guest is ready to
         * receive interrupts. */
2847
        if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
2848 2849 2850 2851 2852 2853
            run->request_interrupt_window = 1;
        } else {
            run->request_interrupt_window = 0;
        }

        DPRINTF("setting tpr\n");
2854
        run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
2855 2856

        qemu_mutex_unlock_iothread();
2857
    }
A
aliguori 已提交
2858 2859
}

2860
MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2861
{
A
Andreas Färber 已提交
2862 2863 2864
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;

2865 2866 2867
    if (run->flags & KVM_RUN_X86_SMM) {
        env->hflags |= HF_SMM_MASK;
    } else {
P
Paolo Bonzini 已提交
2868
        env->hflags &= ~HF_SMM_MASK;
2869
    }
2870
    if (run->if_flag) {
A
aliguori 已提交
2871
        env->eflags |= IF_MASK;
2872
    } else {
A
aliguori 已提交
2873
        env->eflags &= ~IF_MASK;
2874
    }
2875 2876 2877 2878 2879 2880

    /* We need to protect the apic state against concurrent accesses from
     * different threads in case the userspace irqchip is used. */
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_lock_iothread();
    }
2881 2882
    cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
    cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
2883 2884 2885
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_unlock_iothread();
    }
2886
    return cpu_get_mem_attrs(env);
A
aliguori 已提交
2887 2888
}

A
Andreas Färber 已提交
2889
int kvm_arch_process_async_events(CPUState *cs)
M
Marcelo Tosatti 已提交
2890
{
A
Andreas Färber 已提交
2891 2892
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
2893

2894
    if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
2895 2896 2897
        /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
        assert(env->mcg_cap);

2898
        cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
2899

2900
        kvm_cpu_synchronize_state(cs);
2901 2902 2903 2904

        if (env->exception_injected == EXCP08_DBLE) {
            /* this means triple fault */
            qemu_system_reset_request();
2905
            cs->exit_request = 1;
2906 2907 2908 2909 2910
            return 0;
        }
        env->exception_injected = EXCP12_MCHK;
        env->has_error_code = 0;

2911
        cs->halted = 0;
2912 2913 2914 2915 2916
        if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
            env->mp_state = KVM_MP_STATE_RUNNABLE;
        }
    }

2917 2918
    if ((cs->interrupt_request & CPU_INTERRUPT_INIT) &&
        !(env->hflags & HF_SMM_MASK)) {
2919 2920 2921 2922
        kvm_cpu_synchronize_state(cs);
        do_cpu_init(cpu);
    }

2923 2924 2925 2926
    if (kvm_irqchip_in_kernel()) {
        return 0;
    }

2927 2928
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
2929
        apic_poll_irq(cpu->apic_state);
2930
    }
2931
    if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
2932
         (env->eflags & IF_MASK)) ||
2933 2934
        (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 0;
2935
    }
2936
    if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
2937
        kvm_cpu_synchronize_state(cs);
2938
        do_cpu_sipi(cpu);
M
Marcelo Tosatti 已提交
2939
    }
2940 2941
    if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
        cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
2942
        kvm_cpu_synchronize_state(cs);
2943
        apic_handle_tpr_access_report(cpu->apic_state, env->eip,
2944 2945
                                      env->tpr_access_type);
    }
M
Marcelo Tosatti 已提交
2946

2947
    return cs->halted;
M
Marcelo Tosatti 已提交
2948 2949
}

2950
static int kvm_handle_halt(X86CPU *cpu)
A
aliguori 已提交
2951
{
2952
    CPUState *cs = CPU(cpu);
2953 2954
    CPUX86State *env = &cpu->env;

2955
    if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
A
aliguori 已提交
2956
          (env->eflags & IF_MASK)) &&
2957 2958
        !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 1;
2959
        return EXCP_HLT;
A
aliguori 已提交
2960 2961
    }

2962
    return 0;
A
aliguori 已提交
2963 2964
}

A
Andreas Färber 已提交
2965
static int kvm_handle_tpr_access(X86CPU *cpu)
2966
{
A
Andreas Färber 已提交
2967 2968
    CPUState *cs = CPU(cpu);
    struct kvm_run *run = cs->kvm_run;
2969

2970
    apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
2971 2972 2973 2974 2975
                                  run->tpr_access.is_write ? TPR_ACCESS_WRITE
                                                           : TPR_ACCESS_READ);
    return 1;
}

2976
int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2977
{
2978
    static const uint8_t int3 = 0xcc;
2979

2980 2981
    if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
2982
        return -EINVAL;
2983
    }
2984 2985 2986
    return 0;
}

2987
int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2988 2989 2990
{
    uint8_t int3;

2991 2992
    if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
2993
        return -EINVAL;
2994
    }
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
    return 0;
}

static struct {
    target_ulong addr;
    int len;
    int type;
} hw_breakpoint[4];

static int nb_hw_breakpoint;

static int find_hw_breakpoint(target_ulong addr, int len, int type)
{
    int n;

3010
    for (n = 0; n < nb_hw_breakpoint; n++) {
3011
        if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
3012
            (hw_breakpoint[n].len == len || len == -1)) {
3013
            return n;
3014 3015
        }
    }
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
    return -1;
}

int kvm_arch_insert_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    switch (type) {
    case GDB_BREAKPOINT_HW:
        len = 1;
        break;
    case GDB_WATCHPOINT_WRITE:
    case GDB_WATCHPOINT_ACCESS:
        switch (len) {
        case 1:
            break;
        case 2:
        case 4:
        case 8:
3034
            if (addr & (len - 1)) {
3035
                return -EINVAL;
3036
            }
3037 3038 3039 3040 3041 3042 3043 3044 3045
            break;
        default:
            return -EINVAL;
        }
        break;
    default:
        return -ENOSYS;
    }

3046
    if (nb_hw_breakpoint == 4) {
3047
        return -ENOBUFS;
3048 3049
    }
    if (find_hw_breakpoint(addr, len, type) >= 0) {
3050
        return -EEXIST;
3051
    }
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
    hw_breakpoint[nb_hw_breakpoint].addr = addr;
    hw_breakpoint[nb_hw_breakpoint].len = len;
    hw_breakpoint[nb_hw_breakpoint].type = type;
    nb_hw_breakpoint++;

    return 0;
}

int kvm_arch_remove_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    int n;

    n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
3066
    if (n < 0) {
3067
        return -ENOENT;
3068
    }
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
    nb_hw_breakpoint--;
    hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];

    return 0;
}

void kvm_arch_remove_all_hw_breakpoints(void)
{
    nb_hw_breakpoint = 0;
}

static CPUWatchpoint hw_watchpoint;

3082
static int kvm_handle_debug(X86CPU *cpu,
B
Blue Swirl 已提交
3083
                            struct kvm_debug_exit_arch *arch_info)
3084
{
3085
    CPUState *cs = CPU(cpu);
3086
    CPUX86State *env = &cpu->env;
3087
    int ret = 0;
3088 3089 3090 3091
    int n;

    if (arch_info->exception == 1) {
        if (arch_info->dr6 & (1 << 14)) {
3092
            if (cs->singlestep_enabled) {
3093
                ret = EXCP_DEBUG;
3094
            }
3095
        } else {
3096 3097
            for (n = 0; n < 4; n++) {
                if (arch_info->dr6 & (1 << n)) {
3098 3099
                    switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
                    case 0x0:
3100
                        ret = EXCP_DEBUG;
3101 3102
                        break;
                    case 0x1:
3103
                        ret = EXCP_DEBUG;
3104
                        cs->watchpoint_hit = &hw_watchpoint;
3105 3106 3107 3108
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_WRITE;
                        break;
                    case 0x3:
3109
                        ret = EXCP_DEBUG;
3110
                        cs->watchpoint_hit = &hw_watchpoint;
3111 3112 3113 3114
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_ACCESS;
                        break;
                    }
3115 3116
                }
            }
3117
        }
3118
    } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
3119
        ret = EXCP_DEBUG;
3120
    }
3121
    if (ret == 0) {
3122
        cpu_synchronize_state(cs);
B
Blue Swirl 已提交
3123
        assert(env->exception_injected == -1);
3124

3125
        /* pass to guest */
B
Blue Swirl 已提交
3126 3127
        env->exception_injected = arch_info->exception;
        env->has_error_code = 0;
3128
    }
3129

3130
    return ret;
3131 3132
}

A
Andreas Färber 已提交
3133
void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
{
    const uint8_t type_code[] = {
        [GDB_BREAKPOINT_HW] = 0x0,
        [GDB_WATCHPOINT_WRITE] = 0x1,
        [GDB_WATCHPOINT_ACCESS] = 0x3
    };
    const uint8_t len_code[] = {
        [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
    };
    int n;

3145
    if (kvm_sw_breakpoints_active(cpu)) {
3146
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
3147
    }
3148 3149 3150 3151 3152 3153 3154
    if (nb_hw_breakpoint > 0) {
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
        dbg->arch.debugreg[7] = 0x0600;
        for (n = 0; n < nb_hw_breakpoint; n++) {
            dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
            dbg->arch.debugreg[7] |= (2 << (n * 2)) |
                (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
3155
                ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
3156 3157 3158
        }
    }
}
3159

3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
static bool host_supports_vmx(void)
{
    uint32_t ecx, unused;

    host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
    return ecx & CPUID_EXT_VMX;
}

#define VMX_INVALID_GUEST_STATE 0x80000021

A
Andreas Färber 已提交
3170
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
3171
{
A
Andreas Färber 已提交
3172
    X86CPU *cpu = X86_CPU(cs);
3173 3174 3175 3176 3177 3178
    uint64_t code;
    int ret;

    switch (run->exit_reason) {
    case KVM_EXIT_HLT:
        DPRINTF("handle_hlt\n");
3179
        qemu_mutex_lock_iothread();
3180
        ret = kvm_handle_halt(cpu);
3181
        qemu_mutex_unlock_iothread();
3182 3183 3184 3185
        break;
    case KVM_EXIT_SET_TPR:
        ret = 0;
        break;
3186
    case KVM_EXIT_TPR_ACCESS:
3187
        qemu_mutex_lock_iothread();
A
Andreas Färber 已提交
3188
        ret = kvm_handle_tpr_access(cpu);
3189
        qemu_mutex_unlock_iothread();
3190
        break;
3191 3192 3193 3194 3195 3196
    case KVM_EXIT_FAIL_ENTRY:
        code = run->fail_entry.hardware_entry_failure_reason;
        fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
                code);
        if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
            fprintf(stderr,
V
Vagrant Cascadian 已提交
3197
                    "\nIf you're running a guest on an Intel machine without "
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
                        "unrestricted mode\n"
                    "support, the failure can be most likely due to the guest "
                        "entering an invalid\n"
                    "state for Intel VT. For example, the guest maybe running "
                        "in big real mode\n"
                    "which is not supported on less recent Intel processors."
                        "\n\n");
        }
        ret = -1;
        break;
    case KVM_EXIT_EXCEPTION:
        fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
                run->ex.exception, run->ex.error_code);
        ret = -1;
        break;
3213 3214
    case KVM_EXIT_DEBUG:
        DPRINTF("kvm_exit_debug\n");
3215
        qemu_mutex_lock_iothread();
3216
        ret = kvm_handle_debug(cpu, &run->debug.arch);
3217
        qemu_mutex_unlock_iothread();
3218
        break;
3219 3220 3221
    case KVM_EXIT_HYPERV:
        ret = kvm_hv_handle_exit(cpu, &run->hyperv);
        break;
3222 3223 3224 3225
    case KVM_EXIT_IOAPIC_EOI:
        ioapic_eoi_broadcast(run->eoi.vector);
        ret = 0;
        break;
3226 3227 3228 3229 3230 3231 3232 3233 3234
    default:
        fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
        ret = -1;
        break;
    }

    return ret;
}

A
Andreas Färber 已提交
3235
bool kvm_arch_stop_on_emulation_error(CPUState *cs)
3236
{
A
Andreas Färber 已提交
3237 3238 3239
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3240
    kvm_cpu_synchronize_state(cs);
3241 3242
    return !(env->cr[0] & CR0_PE_MASK) ||
           ((env->segs[R_CS].selector  & 3) != 3);
3243
}
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253

void kvm_arch_init_irq_routing(KVMState *s)
{
    if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
        /* If kernel can't do irq routing, interrupt source
         * override 0->2 cannot be set up as required by HPET.
         * So we have to disable it.
         */
        no_hpet = 1;
    }
3254
    /* We know at this point that we're using the in-kernel
3255
     * irqchip, so we can use irqfds, and on x86 we know
3256
     * we can use msi via irqfd and GSI routing.
3257
     */
3258
    kvm_msi_via_irqfd_allowed = true;
3259
    kvm_gsi_routing_allowed = true;
3260 3261 3262 3263 3264 3265 3266

    if (kvm_irqchip_is_split()) {
        int i;

        /* If the ioapic is in QEMU and the lapics are in KVM, reserve
           MSI routes for signaling interrupts to the local apics. */
        for (i = 0; i < IOAPIC_NUM_PINS; i++) {
3267
            if (kvm_irqchip_add_msi_route(s, 0, NULL) < 0) {
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
                error_report("Could not enable split IRQ mode.");
                exit(1);
            }
        }
    }
}

int kvm_arch_irqchip_create(MachineState *ms, KVMState *s)
{
    int ret;
    if (machine_kernel_irqchip_split(ms)) {
        ret = kvm_vm_enable_cap(s, KVM_CAP_SPLIT_IRQCHIP, 0, 24);
        if (ret) {
3281
            error_report("Could not enable split irqchip mode: %s",
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
                         strerror(-ret));
            exit(1);
        } else {
            DPRINTF("Enabled KVM_CAP_SPLIT_IRQCHIP\n");
            kvm_split_irqchip = true;
            return 1;
        }
    } else {
        return 0;
    }
3292
}
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432

/* Classic KVM device assignment interface. Will remain x86 only. */
int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
                          uint32_t flags, uint32_t *dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .segnr = dev_addr->domain,
        .busnr = dev_addr->bus,
        .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
        .flags = flags,
    };
    int ret;

    dev_data.assigned_dev_id =
        (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;

    ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
    if (ret < 0) {
        return ret;
    }

    *dev_id = dev_data.assigned_dev_id;

    return 0;
}

int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
}

static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
                                   uint32_t irq_type, uint32_t guest_irq)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .guest_irq = guest_irq,
        .flags = irq_type,
    };

    if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
        return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
    } else {
        return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
    }
}

int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
                           uint32_t guest_irq)
{
    uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);

    return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
}

int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
        .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
}

static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
                                     uint32_t type)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .flags = type,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
}

int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
}

int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
                                              KVM_DEV_IRQ_GUEST_MSI, virq);
}

int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
                                                KVM_DEV_IRQ_HOST_MSI);
}

bool kvm_device_msix_supported(KVMState *s)
{
    /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
     * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
}

int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
                                 uint32_t nr_vectors)
{
    struct kvm_assigned_msix_nr msix_nr = {
        .assigned_dev_id = dev_id,
        .entry_nr = nr_vectors,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
}

int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
                               int virq)
{
    struct kvm_assigned_msix_entry msix_entry = {
        .assigned_dev_id = dev_id,
        .gsi = virq,
        .entry = vector,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
}

int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
                                              KVM_DEV_IRQ_GUEST_MSIX, 0);
}

int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
                                                KVM_DEV_IRQ_HOST_MSIX);
}
3433 3434

int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
3435
                             uint64_t address, uint32_t data, PCIDevice *dev)
3436
{
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
    X86IOMMUState *iommu = x86_iommu_get_default();

    if (iommu) {
        int ret;
        MSIMessage src, dst;
        X86IOMMUClass *class = X86_IOMMU_GET_CLASS(iommu);

        src.address = route->u.msi.address_hi;
        src.address <<= VTD_MSI_ADDR_HI_SHIFT;
        src.address |= route->u.msi.address_lo;
        src.data = route->u.msi.data;

        ret = class->int_remap(iommu, &src, &dst, dev ? \
                               pci_requester_id(dev) : \
                               X86_IOMMU_SID_INVALID);
        if (ret) {
            trace_kvm_x86_fixup_msi_error(route->gsi);
            return 1;
        }

        route->u.msi.address_hi = dst.address >> VTD_MSI_ADDR_HI_SHIFT;
        route->u.msi.address_lo = dst.address & VTD_MSI_ADDR_LO_MASK;
        route->u.msi.data = dst.data;
    }

3462 3463
    return 0;
}
3464

3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
typedef struct MSIRouteEntry MSIRouteEntry;

struct MSIRouteEntry {
    PCIDevice *dev;             /* Device pointer */
    int vector;                 /* MSI/MSIX vector index */
    int virq;                   /* Virtual IRQ index */
    QLIST_ENTRY(MSIRouteEntry) list;
};

/* List of used GSI routes */
static QLIST_HEAD(, MSIRouteEntry) msi_route_list = \
    QLIST_HEAD_INITIALIZER(msi_route_list);

3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
static void kvm_update_msi_routes_all(void *private, bool global,
                                      uint32_t index, uint32_t mask)
{
    int cnt = 0;
    MSIRouteEntry *entry;
    MSIMessage msg;
    /* TODO: explicit route update */
    QLIST_FOREACH(entry, &msi_route_list, list) {
        cnt++;
        msg = pci_get_msi_message(entry->dev, entry->vector);
        kvm_irqchip_update_msi_route(kvm_state, entry->virq,
                                     msg, entry->dev);
    }
3491
    kvm_irqchip_commit_routes(kvm_state);
3492 3493 3494
    trace_kvm_x86_update_msi_routes(cnt);
}

3495 3496 3497
int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route,
                                int vector, PCIDevice *dev)
{
3498
    static bool notify_list_inited = false;
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
    MSIRouteEntry *entry;

    if (!dev) {
        /* These are (possibly) IOAPIC routes only used for split
         * kernel irqchip mode, while what we are housekeeping are
         * PCI devices only. */
        return 0;
    }

    entry = g_new0(MSIRouteEntry, 1);
    entry->dev = dev;
    entry->vector = vector;
    entry->virq = route->gsi;
    QLIST_INSERT_HEAD(&msi_route_list, entry, list);

    trace_kvm_x86_add_msi_route(route->gsi);
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526

    if (!notify_list_inited) {
        /* For the first time we do add route, add ourselves into
         * IOMMU's IEC notify list if needed. */
        X86IOMMUState *iommu = x86_iommu_get_default();
        if (iommu) {
            x86_iommu_iec_register_notifier(iommu,
                                            kvm_update_msi_routes_all,
                                            NULL);
        }
        notify_list_inited = true;
    }
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
    return 0;
}

int kvm_arch_release_virq_post(int virq)
{
    MSIRouteEntry *entry, *next;
    QLIST_FOREACH_SAFE(entry, &msi_route_list, list, next) {
        if (entry->virq == virq) {
            trace_kvm_x86_remove_msi_route(virq);
            QLIST_REMOVE(entry, list);
            break;
        }
    }
3540 3541
    return 0;
}
3542 3543 3544 3545 3546

int kvm_arch_msi_data_to_gsi(uint32_t data)
{
    abort();
}