helper.c 96.1 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20 21 22 23 24 25 26 27 28 29
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"
30
#include "helper_regs.h"
31 32 33

//#define DEBUG_MMU
//#define DEBUG_BATS
34
//#define DEBUG_SLB
35
//#define DEBUG_SOFTWARE_TLB
36
//#define DUMP_PAGE_TABLES
37
//#define DEBUG_EXCEPTIONS
38
//#define FLUSH_ALL_TLBS
39 40

/*****************************************************************************/
41
/* PowerPC MMU emulation */
42

43
#if defined(CONFIG_USER_ONLY)
44
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
45
                              int mmu_idx, int is_softmmu)
46 47
{
    int exception, error_code;
48

49
    if (rw == 2) {
50
        exception = POWERPC_EXCP_ISI;
51
        error_code = 0x40000000;
52
    } else {
53
        exception = POWERPC_EXCP_DSI;
54
        error_code = 0x40000000;
55 56 57 58 59 60 61
        if (rw)
            error_code |= 0x02000000;
        env->spr[SPR_DAR] = address;
        env->spr[SPR_DSISR] = error_code;
    }
    env->exception_index = exception;
    env->error_code = error_code;
62

63 64
    return 1;
}
65

66
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
67 68 69
{
    return addr;
}
70

71
#else
72
/* Common routines used by software and hardware TLBs emulation */
73
static always_inline int pte_is_valid (target_ulong pte0)
74 75 76 77
{
    return pte0 & 0x80000000 ? 1 : 0;
}

78
static always_inline void pte_invalidate (target_ulong *pte0)
79 80 81 82
{
    *pte0 &= ~0x80000000;
}

83
#if defined(TARGET_PPC64)
84
static always_inline int pte64_is_valid (target_ulong pte0)
85 86 87 88
{
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
}

89
static always_inline void pte64_invalidate (target_ulong *pte0)
90 91 92 93 94
{
    *pte0 &= ~0x0000000000000001ULL;
}
#endif

95 96
#define PTE_PTEM_MASK 0x7FFFFFBF
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
97 98 99 100
#if defined(TARGET_PPC64)
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
#endif
101

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
static always_inline int pp_check (int key, int pp, int nx)
{
    int access;

    /* Compute access rights */
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
    access = 0;
    if (key == 0) {
        switch (pp) {
        case 0x0:
        case 0x1:
        case 0x2:
            access |= PAGE_WRITE;
            /* No break here */
        case 0x3:
        case 0x6:
            access |= PAGE_READ;
            break;
        }
    } else {
        switch (pp) {
        case 0x0:
        case 0x6:
            access = 0;
            break;
        case 0x1:
        case 0x3:
            access = PAGE_READ;
            break;
        case 0x2:
            access = PAGE_READ | PAGE_WRITE;
            break;
        }
    }
    if (nx == 0)
        access |= PAGE_EXEC;

    return access;
}

static always_inline int check_prot (int prot, int rw, int access_type)
{
    int ret;

    if (access_type == ACCESS_CODE) {
        if (prot & PAGE_EXEC)
            ret = 0;
        else
            ret = -2;
    } else if (rw) {
        if (prot & PAGE_WRITE)
            ret = 0;
        else
            ret = -2;
    } else {
        if (prot & PAGE_READ)
            ret = 0;
        else
            ret = -2;
    }

    return ret;
}

166 167
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
                                     target_ulong pte0, target_ulong pte1,
168
                                     int h, int rw, int type)
169
{
170
    target_ulong ptem, mmask;
171
    int access, ret, pteh, ptev, pp;
172 173 174 175

    access = 0;
    ret = -1;
    /* Check validity and table match */
176 177 178 179 180 181 182 183 184 185 186
#if defined(TARGET_PPC64)
    if (is_64b) {
        ptev = pte64_is_valid(pte0);
        pteh = (pte0 >> 1) & 1;
    } else
#endif
    {
        ptev = pte_is_valid(pte0);
        pteh = (pte0 >> 6) & 1;
    }
    if (ptev && h == pteh) {
187
        /* Check vsid & api */
188 189 190 191
#if defined(TARGET_PPC64)
        if (is_64b) {
            ptem = pte0 & PTE64_PTEM_MASK;
            mmask = PTE64_CHECK_MASK;
192 193 194
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
            ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
195 196 197 198 199
        } else
#endif
        {
            ptem = pte0 & PTE_PTEM_MASK;
            mmask = PTE_CHECK_MASK;
200
            pp = pte1 & 0x00000003;
201 202
        }
        if (ptem == ctx->ptem) {
203
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
204
                /* all matches should have equal RPN, WIMG & PP */
205 206
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
                    if (loglevel != 0)
207 208 209 210 211
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
                    return -3;
                }
            }
            /* Compute access rights */
212
            access = pp_check(ctx->key, pp, ctx->nx);
213 214 215
            /* Keep the matching PTE informations */
            ctx->raddr = pte1;
            ctx->prot = access;
216 217
            ret = check_prot(ctx->prot, rw, type);
            if (ret == 0) {
218 219
                /* Access granted */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
220
                if (loglevel != 0)
221 222 223 224 225
                    fprintf(logfile, "PTE access granted !\n");
#endif
            } else {
                /* Access right violation */
#if defined (DEBUG_MMU)
J
j_mayer 已提交
226
                if (loglevel != 0)
227 228 229 230 231 232 233 234 235
                    fprintf(logfile, "PTE access rejected\n");
#endif
            }
        }
    }

    return ret;
}

J
j_mayer 已提交
236 237 238
static always_inline int pte32_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
239
{
240
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
241 242 243
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
244 245 246
static always_inline int pte64_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
247
{
248
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
249 250 251
}
#endif

J
j_mayer 已提交
252 253
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
                                           int ret, int rw)
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
{
    int store = 0;

    /* Update page flags */
    if (!(*pte1p & 0x00000100)) {
        /* Update accessed flag */
        *pte1p |= 0x00000100;
        store = 1;
    }
    if (!(*pte1p & 0x00000080)) {
        if (rw == 1 && ret == 0) {
            /* Update changed flag */
            *pte1p |= 0x00000080;
            store = 1;
        } else {
            /* Force page fault for first write access */
            ctx->prot &= ~PAGE_WRITE;
        }
    }

    return store;
}

/* Software driven TLB helpers */
J
j_mayer 已提交
278 279
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
                                            int way, int is_code)
280 281 282 283 284 285 286 287 288 289 290 291 292 293
{
    int nr;

    /* Select TLB num in a way from address */
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
    /* Select TLB way */
    nr += env->tlb_per_way * way;
    /* 6xx have separate TLBs for instructions and data */
    if (is_code && env->id_tlbs == 1)
        nr += env->nb_tlb;

    return nr;
}

J
j_mayer 已提交
294
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
295
{
296
    ppc6xx_tlb_t *tlb;
297 298 299 300 301 302 303 304 305 306 307 308
    int nr, max;

#if defined (DEBUG_SOFTWARE_TLB) && 0
    if (loglevel != 0) {
        fprintf(logfile, "Invalidate all TLBs\n");
    }
#endif
    /* Invalidate all defined software TLB */
    max = env->nb_tlb;
    if (env->id_tlbs == 1)
        max *= 2;
    for (nr = 0; nr < max; nr++) {
309
        tlb = &env->tlb[nr].tlb6;
310 311 312 313 314
        pte_invalidate(&tlb->pte0);
    }
    tlb_flush(env, 1);
}

315 316 317 318
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                        target_ulong eaddr,
                                                        int is_code,
                                                        int match_epn)
319
{
J
j_mayer 已提交
320
#if !defined(FLUSH_ALL_TLBS)
321
    ppc6xx_tlb_t *tlb;
322 323 324 325 326
    int way, nr;

    /* Invalidate ITLB + DTLB, all ways */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
327
        tlb = &env->tlb[nr].tlb6;
328 329 330
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
331
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
332 333 334 335 336 337 338 339 340 341 342 343 344
                        nr, env->nb_tlb, eaddr);
            }
#endif
            pte_invalidate(&tlb->pte0);
            tlb_flush_page(env, tlb->EPN);
        }
    }
#else
    /* XXX: PowerPC specification say this is valid as well */
    ppc6xx_tlb_invalidate_all(env);
#endif
}

J
j_mayer 已提交
345 346 347
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      int is_code)
348 349 350 351 352 353 354
{
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
}

void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
                       target_ulong pte0, target_ulong pte1)
{
355
    ppc6xx_tlb_t *tlb;
356 357 358
    int nr;

    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
359
    tlb = &env->tlb[nr].tlb6;
360 361
#if defined (DEBUG_SOFTWARE_TLB)
    if (loglevel != 0) {
362
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
363
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
364 365 366 367 368 369 370 371 372 373 374
    }
#endif
    /* Invalidate any pending reference in Qemu for this virtual address */
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
    tlb->pte0 = pte0;
    tlb->pte1 = pte1;
    tlb->EPN = EPN;
    /* Store last way for LRU mechanism */
    env->last_way = way;
}

J
j_mayer 已提交
375 376 377
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
                                           target_ulong eaddr, int rw,
                                           int access_type)
378
{
379
    ppc6xx_tlb_t *tlb;
380 381
    int nr, best, way;
    int ret;
382

383 384 385 386 387
    best = -1;
    ret = -1; /* No TLB found */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
                               access_type == ACCESS_CODE ? 1 : 0);
388
        tlb = &env->tlb[nr].tlb6;
389 390 391 392
        /* This test "emulates" the PTE index match for hardware TLBs */
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
393 394
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
                        "] <> " ADDRX "\n",
395 396 397 398 399 400 401 402 403
                        nr, env->nb_tlb,
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
            }
#endif
            continue;
        }
#if defined (DEBUG_SOFTWARE_TLB)
        if (loglevel != 0) {
404 405
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
                    " %c %c\n",
406 407 408 409 410 411
                    nr, env->nb_tlb,
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
                    tlb->EPN, eaddr, tlb->pte1,
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
        }
#endif
412
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
        case -3:
            /* TLB inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            best = nr;
            break;
        case -1:
        default:
            /* No match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all TLBs consistency
             *      but we can speed-up the whole thing as the
             *      result would be undefined if TLBs are not consistent.
             */
            ret = 0;
            best = nr;
            goto done;
        }
    }
    if (best != -1) {
    done:
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
439
        if (loglevel != 0) {
440
            fprintf(logfile, "found TLB at addr " PADDRX " prot=%01x ret=%d\n",
441 442 443 444
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
        }
#endif
        /* Update page flags */
445
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
446 447 448 449 450
    }

    return ret;
}

451
/* Perform BAT hit & translation */
J
j_mayer 已提交
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
                                         int *validp, int *protp,
                                         target_ulong *BATu, target_ulong *BATl)
{
    target_ulong bl;
    int pp, valid, prot;

    bl = (*BATu & 0x00001FFC) << 15;
    valid = 0;
    prot = 0;
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
        valid = 1;
        pp = *BATl & 0x00000003;
        if (pp != 0) {
            prot = PAGE_READ | PAGE_EXEC;
            if (pp == 0x2)
                prot |= PAGE_WRITE;
        }
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
                                             int *validp, int *protp,
                                             target_ulong *BATu,
                                             target_ulong *BATl)
{
    target_ulong bl;
    int key, pp, valid, prot;

    bl = (*BATl & 0x0000003F) << 17;
486
#if defined (DEBUG_BATS)
J
j_mayer 已提交
487
    if (loglevel != 0) {
488 489
        fprintf(logfile, "b %02x ==> bl " ADDRX " msk " ADDRX "\n",
                (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
J
j_mayer 已提交
490
    }
491
#endif
J
j_mayer 已提交
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
    prot = 0;
    valid = (*BATl >> 6) & 1;
    if (valid) {
        pp = *BATu & 0x00000003;
        if (msr_pr == 0)
            key = (*BATu >> 3) & 1;
        else
            key = (*BATu >> 2) & 1;
        prot = pp_check(key, pp, 0);
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

J
j_mayer 已提交
507 508
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
                                  target_ulong virtual, int rw, int type)
509
{
510 511
    target_ulong *BATlt, *BATut, *BATu, *BATl;
    target_ulong base, BEPIl, BEPIu, bl;
J
j_mayer 已提交
512
    int i, valid, prot;
513 514 515
    int ret = -1;

#if defined (DEBUG_BATS)
J
j_mayer 已提交
516
    if (loglevel != 0) {
517
        fprintf(logfile, "%s: %cBAT v " ADDRX "\n", __func__,
518
                type == ACCESS_CODE ? 'I' : 'D', virtual);
519 520 521 522 523 524 525 526 527 528 529 530 531
    }
#endif
    switch (type) {
    case ACCESS_CODE:
        BATlt = env->IBAT[1];
        BATut = env->IBAT[0];
        break;
    default:
        BATlt = env->DBAT[1];
        BATut = env->DBAT[0];
        break;
    }
    base = virtual & 0xFFFC0000;
J
j_mayer 已提交
532
    for (i = 0; i < env->nb_BATs; i++) {
533 534 535 536
        BATu = &BATut[i];
        BATl = &BATlt[i];
        BEPIu = *BATu & 0xF0000000;
        BEPIl = *BATu & 0x0FFE0000;
J
j_mayer 已提交
537 538 539 540 541
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        } else {
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        }
542
#if defined (DEBUG_BATS)
J
j_mayer 已提交
543
        if (loglevel != 0) {
544 545 546
            fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                    " BATl " ADDRX "\n", __func__,
                    type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
547 548 549 550 551
        }
#endif
        if ((virtual & 0xF0000000) == BEPIu &&
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
            /* BAT matches */
J
j_mayer 已提交
552
            if (valid != 0) {
553
                /* Get physical address */
554
                ctx->raddr = (*BATl & 0xF0000000) |
555
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
556
                    (virtual & 0x0001F000);
557
                /* Compute access rights */
J
j_mayer 已提交
558
                ctx->prot = prot;
559
                ret = check_prot(ctx->prot, rw, type);
560
#if defined (DEBUG_BATS)
561
                if (ret == 0 && loglevel != 0) {
562
                    fprintf(logfile, "BAT %d match: r " PADDRX " prot=%c%c\n",
563 564
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
565 566 567 568 569 570 571 572
                }
#endif
                break;
            }
        }
    }
    if (ret < 0) {
#if defined (DEBUG_BATS)
J
j_mayer 已提交
573
        if (loglevel != 0) {
574
            fprintf(logfile, "no BAT match for " ADDRX ":\n", virtual);
J
j_mayer 已提交
575 576 577 578 579 580
            for (i = 0; i < 4; i++) {
                BATu = &BATut[i];
                BATl = &BATlt[i];
                BEPIu = *BATu & 0xF0000000;
                BEPIl = *BATu & 0x0FFE0000;
                bl = (*BATu & 0x00001FFC) << 15;
581 582
                fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX
                        " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n",
J
j_mayer 已提交
583 584 585
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
                        *BATu, *BATl, BEPIu, BEPIl, bl);
            }
586 587 588
        }
#endif
    }
589

590 591 592 593 594
    /* No hit */
    return ret;
}

/* PTE table lookup */
595 596
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
                                    int rw, int type)
597
{
598 599
    target_ulong base, pte0, pte1;
    int i, good = -1;
600
    int ret, r;
601

602 603
    ret = -1; /* No entry found */
    base = ctx->pg_addr[h];
604
    for (i = 0; i < 8; i++) {
605 606 607 608
#if defined(TARGET_PPC64)
        if (is_64b) {
            pte0 = ldq_phys(base + (i * 16));
            pte1 =  ldq_phys(base + (i * 16) + 8);
609
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
610 611
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
612 613
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
614 615 616 617 618
                        base + (i * 16), pte0, pte1,
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
                        ctx->ptem);
            }
#endif
619 620 621 622 623
        } else
#endif
        {
            pte0 = ldl_phys(base + (i * 8));
            pte1 =  ldl_phys(base + (i * 8) + 4);
624
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
625
#if defined (DEBUG_MMU)
626
            if (loglevel != 0) {
627 628
                fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX
                        " %d %d %d " ADDRX "\n",
629 630 631 632
                        base + (i * 8), pte0, pte1,
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
                        ctx->ptem);
            }
633
#endif
634
        }
635
        switch (r) {
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
        case -3:
            /* PTE inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            good = i;
            break;
        case -1:
        default:
            /* No PTE match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all PTEs consistency
             *      but if we can speed-up the whole thing as the
             *      result would be undefined if PTEs are not consistent.
             */
            ret = 0;
            good = i;
            goto done;
657 658 659
        }
    }
    if (good != -1) {
660
    done:
661
#if defined (DEBUG_MMU)
J
j_mayer 已提交
662
        if (loglevel != 0) {
663
            fprintf(logfile, "found PTE at addr " PADDRX " prot=%01x ret=%d\n",
664 665
                    ctx->raddr, ctx->prot, ret);
        }
666 667
#endif
        /* Update page flags */
668
        pte1 = ctx->raddr;
669 670 671 672 673 674 675 676 677 678
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
#if defined(TARGET_PPC64)
            if (is_64b) {
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
            } else
#endif
            {
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
            }
        }
679 680 681
    }

    return ret;
B
bellard 已提交
682 683
}

J
j_mayer 已提交
684
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw, int type)
685
{
686
    return _find_pte(ctx, 0, h, rw, type);
687 688 689
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
690
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw, int type)
691
{
692
    return _find_pte(ctx, 1, h, rw, type);
693 694 695
}
#endif

696
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
697
                                   int h, int rw, int type)
698 699
{
#if defined(TARGET_PPC64)
700
    if (env->mmu_model & POWERPC_MMU_64)
701
        return find_pte64(ctx, h, rw, type);
702 703
#endif

704
    return find_pte32(ctx, h, rw, type);
705 706 707
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
708
static always_inline int slb_is_valid (uint64_t slb64)
709 710 711 712
{
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
}

J
j_mayer 已提交
713
static always_inline void slb_invalidate (uint64_t *slb64)
714 715 716 717
{
    *slb64 &= ~0x0000000008000000ULL;
}

J
j_mayer 已提交
718 719 720
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
                                     target_ulong *vsid,
                                     target_ulong *page_mask, int *attr)
721 722 723 724 725 726 727 728 729
{
    target_phys_addr_t sr_base;
    target_ulong mask;
    uint64_t tmp64;
    uint32_t tmp;
    int n, ret;

    ret = -5;
    sr_base = env->spr[SPR_ASR];
730 731 732 733 734 735
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
                __func__, eaddr, sr_base);
    }
#endif
736
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
737
    for (n = 0; n < env->slb_nr; n++) {
738
        tmp64 = ldq_phys(sr_base);
739 740 741
        tmp = ldl_phys(sr_base + 8);
#if defined(DEBUG_SLB)
        if (loglevel != 0) {
J
j_mayer 已提交
742 743
            fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08"
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
744 745
        }
#endif
746
        if (slb_is_valid(tmp64)) {
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
            /* SLB entry is valid */
            switch (tmp64 & 0x0000000006000000ULL) {
            case 0x0000000000000000ULL:
                /* 256 MB segment */
                mask = 0xFFFFFFFFF0000000ULL;
                break;
            case 0x0000000002000000ULL:
                /* 1 TB segment */
                mask = 0xFFFF000000000000ULL;
                break;
            case 0x0000000004000000ULL:
            case 0x0000000006000000ULL:
                /* Reserved => segment is invalid */
                continue;
            }
            if ((eaddr & mask) == (tmp64 & mask)) {
                /* SLB match */
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
                *page_mask = ~mask;
                *attr = tmp & 0xFF;
767
                ret = n;
768 769 770 771 772 773 774
                break;
            }
        }
        sr_base += 12;
    }

    return ret;
B
bellard 已提交
775
}
776

777 778 779 780 781 782 783 784
void ppc_slb_invalidate_all (CPUPPCState *env)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    int n, do_invalidate;

    do_invalidate = 0;
    sr_base = env->spr[SPR_ASR];
785 786
    /* XXX: Warning: slbia never invalidates the first segment */
    for (n = 1; n < env->slb_nr; n++) {
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            do_invalidate = 1;
        }
        sr_base += 12;
    }
    if (do_invalidate)
        tlb_flush(env, 1);
}

void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
{
    target_phys_addr_t sr_base;
    target_ulong vsid, page_mask;
    uint64_t tmp64;
    int attr;
    int n;

    n = slb_lookup(env, T0, &vsid, &page_mask, &attr);
    if (n >= 0) {
        sr_base = env->spr[SPR_ASR];
        sr_base += 12 * n;
        tmp64 = ldq_phys(sr_base);
        if (slb_is_valid(tmp64)) {
            slb_invalidate(&tmp64);
            stq_phys(sr_base, tmp64);
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            tlb_flush(env, 1);
        }
    }
}

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
{
    target_phys_addr_t sr_base;
    target_ulong rt;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    tmp64 = ldq_phys(sr_base);
    tmp = ldl_phys(sr_base + 8);
    if (tmp64 & 0x0000000008000000ULL) {
        /* SLB entry is valid */
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
        rt = tmp >> 8;             /* 65:88 => 40:63 */
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
        rt |= ((tmp >> 4) & 0xF) << 27;
    } else {
        rt = 0;
    }
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
    }
#endif

    return rt;
}

void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
{
    target_phys_addr_t sr_base;
    uint64_t tmp64;
    uint32_t tmp;

    sr_base = env->spr[SPR_ASR];
    sr_base += 12 * slb_nr;
    /* Copy Rs bits 37:63 to SLB 62:88 */
    tmp = rs << 8;
    tmp64 = (rs >> 24) & 0x7;
    /* Copy Rs bits 33:36 to SLB 89:92 */
    tmp |= ((rs >> 27) & 0xF) << 4;
    /* Set the valid bit */
    tmp64 |= 1 << 27;
    /* Set ESID */
    tmp64 |= (uint32_t)slb_nr << 28;
#if defined(DEBUG_SLB)
    if (loglevel != 0) {
878 879 880
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64
                " %08" PRIx32 "\n", __func__,
                slb_nr, rs, sr_base, tmp64, tmp);
881 882 883 884 885 886
    }
#endif
    /* Write SLB entry to memory */
    stq_phys(sr_base, tmp64);
    stl_phys(sr_base + 8, tmp);
}
887
#endif /* defined(TARGET_PPC64) */
B
bellard 已提交
888

889
/* Perform segment based translation */
890 891 892 893
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
                                                    int sdr_sh,
                                                    target_phys_addr_t hash,
                                                    target_phys_addr_t mask)
894
{
895
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
896 897
}

J
j_mayer 已提交
898 899
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
                                      target_ulong eaddr, int rw, int type)
B
bellard 已提交
900
{
901
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
902 903 904
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
#if defined(TARGET_PPC64)
    int attr;
905
#endif
906
    int ds, vsid_sh, sdr_sh, pr;
907 908
    int ret, ret2;

909
    pr = msr_pr;
910
#if defined(TARGET_PPC64)
911
    if (env->mmu_model & POWERPC_MMU_64) {
912 913 914 915 916
#if defined (DEBUG_MMU)
        if (loglevel != 0) {
            fprintf(logfile, "Check SLBs\n");
        }
#endif
917 918 919
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
        if (ret < 0)
            return ret;
920 921
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
922
        ds = 0;
923
        ctx->nx = attr & 0x20 ? 1 : 0;
924 925 926 927 928 929 930 931 932
        vsid_mask = 0x00003FFFFFFFFF80ULL;
        vsid_sh = 7;
        sdr_sh = 18;
        sdr_mask = 0x3FF80;
    } else
#endif /* defined(TARGET_PPC64) */
    {
        sr = env->sr[eaddr >> 28];
        page_mask = 0x0FFFFFFF;
933 934
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
935
        ds = sr & 0x80000000 ? 1 : 0;
936
        ctx->nx = sr & 0x10000000 ? 1 : 0;
937 938 939 940 941
        vsid = sr & 0x00FFFFFF;
        vsid_mask = 0x01FFFFC0;
        vsid_sh = 6;
        sdr_sh = 16;
        sdr_mask = 0xFFC0;
942
#if defined (DEBUG_MMU)
943
        if (loglevel != 0) {
944 945
            fprintf(logfile, "Check segment v=" ADDRX " %d " ADDRX
                    " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n",
946
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
947 948
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
                    rw, type);
949
        }
950
#endif
951
    }
952 953 954
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
955
                ctx->key, ds, ctx->nx, vsid);
956 957
    }
#endif
958 959
    ret = -1;
    if (!ds) {
960
        /* Check if instruction fetch is allowed, if needed */
961
        if (type != ACCESS_CODE || ctx->nx == 0) {
962
            /* Page address translation */
963 964
            /* Primary table address */
            sdr = env->sdr1;
965 966
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
#if defined(TARGET_PPC64)
967
            if (env->mmu_model & POWERPC_MMU_64) {
968 969 970 971 972 973 974 975 976 977 978 979
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
                /* XXX: this is false for 1 TB segments */
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            } else
#endif
            {
                htab_mask = sdr & 0x000001FF;
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            }
            mask = (htab_mask << sdr_sh) | sdr_mask;
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
980 981 982
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX " " ADDRX "\n",
                        sdr, sdr_sh, hash, mask, page_mask);
983 984
            }
#endif
985
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
986
            /* Secondary table address */
987
            hash = (~hash) & vsid_mask;
988 989
#if defined (DEBUG_MMU)
            if (loglevel != 0) {
990 991 992
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX
                        " mask " PADDRX "\n",
                        sdr, sdr_sh, hash, mask);
993 994
            }
#endif
995 996
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
#if defined(TARGET_PPC64)
997
            if (env->mmu_model & POWERPC_MMU_64) {
998 999 1000 1001 1002 1003 1004
                /* Only 5 bits of the page index are used in the AVPN */
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
            } else
#endif
            {
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
            }
1005
            /* Initialize real address with an invalid value */
1006
            ctx->raddr = (target_phys_addr_t)-1ULL;
1007 1008
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
1009 1010 1011
                /* Software TLB search */
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
            } else {
1012
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1013
                if (loglevel != 0) {
1014 1015 1016 1017
                    fprintf(logfile, "0 sdr1=" PADDRX " vsid=" ADDRX " "
                            "api=" ADDRX " hash=" PADDRX
                            " pg_addr=" PADDRX "\n",
                            sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
1018
                }
1019
#endif
1020
                /* Primary table lookup */
1021
                ret = find_pte(env, ctx, 0, rw, type);
1022 1023
                if (ret < 0) {
                    /* Secondary table lookup */
1024
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1025
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
1026 1027 1028 1029
                        fprintf(logfile, "1 sdr1=" PADDRX " vsid=" ADDRX " "
                                "api=" ADDRX " hash=" PADDRX
                                " pg_addr=" PADDRX "\n",
                                sdr, vsid, pgidx, hash, ctx->pg_addr[1]);
1030
                    }
1031
#endif
1032
                    ret2 = find_pte(env, ctx, 1, rw, type);
1033 1034 1035
                    if (ret2 != -1)
                        ret = ret2;
                }
1036
            }
1037
#if defined (DUMP_PAGE_TABLES)
J
j_mayer 已提交
1038 1039 1040
            if (loglevel != 0) {
                target_phys_addr_t curaddr;
                uint32_t a0, a1, a2, a3;
1041
                fprintf(logfile, "Page table: " PADDRX " len " PADDRX "\n",
J
j_mayer 已提交
1042 1043 1044 1045 1046 1047 1048 1049
                        sdr, mask + 0x80);
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
                     curaddr += 16) {
                    a0 = ldl_phys(curaddr);
                    a1 = ldl_phys(curaddr + 4);
                    a2 = ldl_phys(curaddr + 8);
                    a3 = ldl_phys(curaddr + 12);
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1050
                        fprintf(logfile, PADDRX ": %08x %08x %08x %08x\n",
J
j_mayer 已提交
1051
                                curaddr, a0, a1, a2, a3);
1052
                    }
J
j_mayer 已提交
1053 1054
                }
            }
1055
#endif
1056 1057
        } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1058
            if (loglevel != 0)
1059
                fprintf(logfile, "No access allowed\n");
1060
#endif
1061
            ret = -3;
1062 1063 1064
        }
    } else {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1065
        if (loglevel != 0)
1066
            fprintf(logfile, "direct store...\n");
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
#endif
        /* Direct-store segment : absolutely *BUGGY* for now */
        switch (type) {
        case ACCESS_INT:
            /* Integer load/store : only access allowed */
            break;
        case ACCESS_CODE:
            /* No code fetch is allowed in direct-store areas */
            return -4;
        case ACCESS_FLOAT:
            /* Floating point load/store */
            return -4;
        case ACCESS_RES:
            /* lwarx, ldarx or srwcx. */
            return -4;
        case ACCESS_CACHE:
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
            /* Should make the instruction do no-op.
             * As it already do no-op, it's quite easy :-)
             */
1087
            ctx->raddr = eaddr;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
            return 0;
        case ACCESS_EXT:
            /* eciwx or ecowx */
            return -4;
        default:
            if (logfile) {
                fprintf(logfile, "ERROR: instruction should not need "
                        "address translation\n");
            }
            return -4;
        }
1099 1100
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
            ctx->raddr = eaddr;
1101 1102 1103 1104
            ret = 2;
        } else {
            ret = -2;
        }
B
bellard 已提交
1105
    }
1106 1107

    return ret;
B
bellard 已提交
1108 1109
}

1110
/* Generic TLB check function for embedded PowerPC implementations */
J
j_mayer 已提交
1111 1112 1113 1114
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
                                           target_phys_addr_t *raddrp,
                                           target_ulong address,
                                           uint32_t pid, int ext, int i)
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
{
    target_ulong mask;

    /* Check valid flag */
    if (!(tlb->prot & PAGE_VALID)) {
        if (loglevel != 0)
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
        return -1;
    }
    mask = ~(tlb->size - 1);
1125
#if defined (DEBUG_SOFTWARE_TLB)
1126
    if (loglevel != 0) {
1127 1128 1129
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %u <=> " ADDRX
                " " ADDRX " %u\n",
                __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID);
1130
    }
1131
#endif
1132
    /* Check PID */
1133
    if (tlb->PID != 0 && tlb->PID != pid)
1134 1135 1136 1137 1138
        return -1;
    /* Check effective address */
    if ((address & mask) != tlb->EPN)
        return -1;
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1139
#if (TARGET_PHYS_ADDR_BITS >= 36)
1140 1141 1142 1143
    if (ext) {
        /* Extend the physical address to 36 bits */
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
    }
1144
#endif
1145 1146 1147 1148 1149

    return 0;
}

/* Generic TLB search function for PowerPC embedded implementations */
1150
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1151 1152 1153 1154 1155 1156 1157
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, ret;

    /* Default return value is no match */
    ret = -1;
1158
    for (i = 0; i < env->nb_tlb; i++) {
1159
        tlb = &env->tlb[i].tlbe;
1160
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1161 1162 1163 1164 1165 1166 1167 1168
            ret = i;
            break;
        }
    }

    return ret;
}

1169
/* Helpers specific to PowerPC 40x implementations */
J
j_mayer 已提交
1170
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1171 1172 1173 1174 1175 1176
{
    ppcemb_tlb_t *tlb;
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1177
        tlb->prot &= ~PAGE_VALID;
1178
    }
1179
    tlb_flush(env, 1);
1180 1181
}

J
j_mayer 已提交
1182 1183 1184
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      uint32_t pid)
J
j_mayer 已提交
1185
{
1186
#if !defined(FLUSH_ALL_TLBS)
J
j_mayer 已提交
1187
    ppcemb_tlb_t *tlb;
1188 1189
    target_phys_addr_t raddr;
    target_ulong page, end;
J
j_mayer 已提交
1190 1191 1192 1193
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1194
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
J
j_mayer 已提交
1195 1196 1197 1198
            end = tlb->EPN + tlb->size;
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
            tlb->prot &= ~PAGE_VALID;
1199
            break;
J
j_mayer 已提交
1200 1201
        }
    }
1202 1203 1204
#else
    ppc4xx_tlb_invalidate_all(env);
#endif
J
j_mayer 已提交
1205 1206
}

1207
int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1208
                                 target_ulong address, int rw, int access_type)
J
j_mayer 已提交
1209 1210 1211
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
1212
    int i, ret, zsel, zpr, pr;
1213

1214
    ret = -1;
1215
    raddr = (target_phys_addr_t)-1ULL;
1216
    pr = msr_pr;
J
j_mayer 已提交
1217 1218
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1219 1220
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_40x_PID], 0, i) < 0)
J
j_mayer 已提交
1221 1222 1223
            continue;
        zsel = (tlb->attr >> 4) & 0xF;
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1224
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1225
        if (loglevel != 0) {
J
j_mayer 已提交
1226 1227 1228
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
                    __func__, i, zsel, zpr, rw, tlb->attr);
        }
1229
#endif
1230 1231 1232
        /* Check execute enable bit */
        switch (zpr) {
        case 0x2:
1233
            if (pr != 0)
1234 1235 1236 1237 1238 1239 1240 1241
                goto check_perms;
            /* No break here */
        case 0x3:
            /* All accesses granted */
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
            ret = 0;
            break;
        case 0x0:
1242
            if (pr != 0) {
1243 1244
                ctx->prot = 0;
                ret = -2;
J
j_mayer 已提交
1245 1246
                break;
            }
1247 1248 1249 1250 1251 1252 1253 1254 1255
            /* No break here */
        case 0x1:
        check_perms:
            /* Check from TLB entry */
            /* XXX: there is a problem here or in the TLB fill code... */
            ctx->prot = tlb->prot;
            ctx->prot |= PAGE_EXEC;
            ret = check_prot(ctx->prot, rw, access_type);
            break;
J
j_mayer 已提交
1256 1257 1258
        }
        if (ret >= 0) {
            ctx->raddr = raddr;
1259
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1260
            if (loglevel != 0) {
1261
                fprintf(logfile, "%s: access granted " ADDRX " => " PADDRX
1262 1263
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
                        ret);
J
j_mayer 已提交
1264
            }
1265
#endif
1266
            return 0;
J
j_mayer 已提交
1267 1268
        }
    }
1269
#if defined (DEBUG_SOFTWARE_TLB)
J
j_mayer 已提交
1270
    if (loglevel != 0) {
1271
        fprintf(logfile, "%s: access refused " ADDRX " => " PADDRX
1272 1273 1274
                " %d %d\n", __func__, address, raddr, ctx->prot,
                ret);
    }
1275
#endif
1276

J
j_mayer 已提交
1277 1278 1279
    return ret;
}

1280 1281 1282 1283 1284 1285 1286 1287 1288
void store_40x_sler (CPUPPCState *env, uint32_t val)
{
    /* XXX: TO BE FIXED */
    if (val != 0x00000000) {
        cpu_abort(env, "Little-endian regions are not supported by now\n");
    }
    env->spr[SPR_405_SLER] = val;
}

1289 1290 1291 1292 1293 1294 1295 1296 1297
int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
                                   target_ulong address, int rw,
                                   int access_type)
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, prot, ret;

    ret = -1;
1298
    raddr = (target_phys_addr_t)-1ULL;
1299 1300 1301 1302 1303
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
            continue;
1304
        if (msr_pr != 0)
1305 1306 1307 1308 1309
            prot = tlb->prot & 0xF;
        else
            prot = (tlb->prot >> 4) & 0xF;
        /* Check the address space */
        if (access_type == ACCESS_CODE) {
1310
            if (msr_ir != (tlb->attr & 1))
1311 1312 1313 1314 1315 1316 1317 1318
                continue;
            ctx->prot = prot;
            if (prot & PAGE_EXEC) {
                ret = 0;
                break;
            }
            ret = -3;
        } else {
1319
            if (msr_dr != (tlb->attr & 1))
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
                continue;
            ctx->prot = prot;
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
                ret = 0;
                break;
            }
            ret = -2;
        }
    }
    if (ret >= 0)
        ctx->raddr = raddr;

    return ret;
}

J
j_mayer 已提交
1335 1336
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
                                         target_ulong eaddr, int rw)
1337 1338
{
    int in_plb, ret;
1339

1340
    ctx->raddr = eaddr;
1341
    ctx->prot = PAGE_READ | PAGE_EXEC;
1342
    ret = 0;
1343 1344
    switch (env->mmu_model) {
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1345
    case POWERPC_MMU_601:
1346
    case POWERPC_MMU_SOFT_6xx:
1347
    case POWERPC_MMU_SOFT_74xx:
1348
    case POWERPC_MMU_SOFT_4xx:
1349
    case POWERPC_MMU_REAL:
1350
    case POWERPC_MMU_BOOKE:
1351 1352 1353
        ctx->prot |= PAGE_WRITE;
        break;
#if defined(TARGET_PPC64)
1354
    case POWERPC_MMU_620:
1355
    case POWERPC_MMU_64B:
1356
        /* Real address are 60 bits long */
1357
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1358 1359
        ctx->prot |= PAGE_WRITE;
        break;
1360
#endif
1361
    case POWERPC_MMU_SOFT_4xx_Z:
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
        if (unlikely(msr_pe != 0)) {
            /* 403 family add some particular protections,
             * using PBL/PBU registers for accesses with no translation.
             */
            in_plb =
                /* Check PLB validity */
                (env->pb[0] < env->pb[1] &&
                 /* and address in plb area */
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
                (env->pb[2] < env->pb[3] &&
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
            if (in_plb ^ msr_px) {
                /* Access in protected area */
                if (rw == 1) {
                    /* Access is not allowed */
                    ret = -2;
                }
            } else {
                /* Read-write access is allowed */
                ctx->prot |= PAGE_WRITE;
1382 1383
            }
        }
1384
        break;
1385 1386 1387 1388
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1389
    case POWERPC_MMU_BOOKE_FSL:
1390 1391 1392 1393 1394 1395
        /* XXX: TODO */
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
        break;
    default:
        cpu_abort(env, "Unknown or invalid MMU model\n");
        return -1;
1396 1397 1398 1399 1400 1401
    }

    return ret;
}

int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
J
j_mayer 已提交
1402
                          int rw, int access_type)
1403 1404
{
    int ret;
1405

B
bellard 已提交
1406
#if 0
J
j_mayer 已提交
1407
    if (loglevel != 0) {
1408 1409
        fprintf(logfile, "%s\n", __func__);
    }
1410
#endif
B
bellard 已提交
1411 1412
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1413
        /* No address translation */
1414
        ret = check_physical(env, ctx, eaddr, rw);
1415
    } else {
1416
        ret = -1;
1417 1418
        switch (env->mmu_model) {
        case POWERPC_MMU_32B:
J
j_mayer 已提交
1419
        case POWERPC_MMU_601:
1420
        case POWERPC_MMU_SOFT_6xx:
1421
        case POWERPC_MMU_SOFT_74xx:
1422
#if defined(TARGET_PPC64)
1423
        case POWERPC_MMU_620:
1424
        case POWERPC_MMU_64B:
1425
#endif
J
j_mayer 已提交
1426 1427 1428
            /* Try to find a BAT */
            if (env->nb_BATs != 0)
                ret = get_bat(env, ctx, eaddr, rw, access_type);
J
j_mayer 已提交
1429
            if (ret < 0) {
1430
                /* We didn't match any BAT entry or don't have BATs */
J
j_mayer 已提交
1431 1432 1433
                ret = get_segment(env, ctx, eaddr, rw, access_type);
            }
            break;
1434 1435
        case POWERPC_MMU_SOFT_4xx:
        case POWERPC_MMU_SOFT_4xx_Z:
1436
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
J
j_mayer 已提交
1437 1438
                                              rw, access_type);
            break;
1439
        case POWERPC_MMU_BOOKE:
1440 1441 1442
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
                                                rw, access_type);
            break;
1443 1444 1445 1446
        case POWERPC_MMU_MPC8xx:
            /* XXX: TODO */
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
            break;
1447
        case POWERPC_MMU_BOOKE_FSL:
1448 1449 1450
            /* XXX: TODO */
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
            return -1;
1451 1452
        case POWERPC_MMU_REAL:
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1453
            return -1;
1454 1455
        default:
            cpu_abort(env, "Unknown or invalid MMU model\n");
J
j_mayer 已提交
1456
            return -1;
1457 1458
        }
    }
B
bellard 已提交
1459
#if 0
J
j_mayer 已提交
1460 1461
    if (loglevel != 0) {
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1462
                __func__, eaddr, ret, ctx->raddr);
1463
    }
1464
#endif
1465

1466 1467 1468
    return ret;
}

1469
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
B
bellard 已提交
1470
{
1471
    mmu_ctx_t ctx;
B
bellard 已提交
1472

J
j_mayer 已提交
1473
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
B
bellard 已提交
1474
        return -1;
1475 1476

    return ctx.raddr & TARGET_PAGE_MASK;
B
bellard 已提交
1477
}
1478 1479

/* Perform address translation */
1480
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1481
                              int mmu_idx, int is_softmmu)
1482
{
1483
    mmu_ctx_t ctx;
1484
    int access_type;
1485
    int ret = 0;
1486

B
bellard 已提交
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
    if (rw == 2) {
        /* code access */
        rw = 0;
        access_type = ACCESS_CODE;
    } else {
        /* data access */
        /* XXX: put correct access by using cpu_restore_state()
           correctly */
        access_type = ACCESS_INT;
        //        access_type = env->access_type;
    }
J
j_mayer 已提交
1498
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1499
    if (ret == 0) {
1500 1501 1502
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
                                mmu_idx, is_softmmu);
1503 1504
    } else if (ret < 0) {
#if defined (DEBUG_MMU)
J
j_mayer 已提交
1505
        if (loglevel != 0)
1506
            cpu_dump_state(env, logfile, fprintf, 0);
1507 1508 1509 1510
#endif
        if (access_type == ACCESS_CODE) {
            switch (ret) {
            case -1:
1511
                /* No matches in page tables or TLB */
1512 1513
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1514 1515
                    env->exception_index = POWERPC_EXCP_IFTLB;
                    env->error_code = 1 << 18;
1516 1517 1518
                    env->spr[SPR_IMISS] = address;
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
                    goto tlb_miss;
1519
                case POWERPC_MMU_SOFT_74xx:
1520
                    env->exception_index = POWERPC_EXCP_IFTLB;
1521
                    goto tlb_miss_74xx;
1522 1523
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1524 1525
                    env->exception_index = POWERPC_EXCP_ITLB;
                    env->error_code = 0;
J
j_mayer 已提交
1526 1527
                    env->spr[SPR_40x_DEAR] = address;
                    env->spr[SPR_40x_ESR] = 0x00000000;
1528
                    break;
1529
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1530
                case POWERPC_MMU_601:
1531
#if defined(TARGET_PPC64)
1532
                case POWERPC_MMU_620:
1533
                case POWERPC_MMU_64B:
1534
#endif
1535 1536 1537
                    env->exception_index = POWERPC_EXCP_ISI;
                    env->error_code = 0x40000000;
                    break;
1538
                case POWERPC_MMU_BOOKE:
1539
                    /* XXX: TODO */
1540
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1541
                    return -1;
1542
                case POWERPC_MMU_BOOKE_FSL:
1543
                    /* XXX: TODO */
1544
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1545
                    return -1;
1546 1547 1548 1549 1550 1551 1552
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1553
                    return -1;
1554 1555 1556
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1557
                }
1558 1559 1560
                break;
            case -2:
                /* Access rights violation */
1561 1562
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x08000000;
1563 1564
                break;
            case -3:
1565
                /* No execute protection violation */
1566 1567
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1568 1569 1570 1571
                break;
            case -4:
                /* Direct store exception */
                /* No code fetch is allowed in direct-store areas */
1572 1573
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1574
                break;
1575
#if defined(TARGET_PPC64)
1576 1577
            case -5:
                /* No match in segment table */
1578 1579 1580 1581 1582 1583 1584 1585
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_ISI;
                    /* XXX: this might be incorrect */
                    env->error_code = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_ISEG;
                    env->error_code = 0;
                }
1586
                break;
1587
#endif
1588 1589 1590 1591
            }
        } else {
            switch (ret) {
            case -1:
1592
                /* No matches in page tables or TLB */
1593 1594
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1595
                    if (rw == 1) {
1596 1597
                        env->exception_index = POWERPC_EXCP_DSTLB;
                        env->error_code = 1 << 16;
1598
                    } else {
1599 1600
                        env->exception_index = POWERPC_EXCP_DLTLB;
                        env->error_code = 0;
1601 1602 1603 1604
                    }
                    env->spr[SPR_DMISS] = address;
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
                tlb_miss:
1605
                    env->error_code |= ctx.key << 19;
1606 1607
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1608
                    break;
1609 1610
                case POWERPC_MMU_SOFT_74xx:
                    if (rw == 1) {
1611
                        env->exception_index = POWERPC_EXCP_DSTLB;
1612
                    } else {
1613
                        env->exception_index = POWERPC_EXCP_DLTLB;
1614 1615 1616
                    }
                tlb_miss_74xx:
                    /* Implement LRU algorithm */
1617
                    env->error_code = ctx.key << 19;
1618 1619 1620 1621
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
                        ((env->last_way + 1) & (env->nb_ways - 1));
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
                    break;
1622 1623
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1624 1625
                    env->exception_index = POWERPC_EXCP_DTLB;
                    env->error_code = 0;
J
j_mayer 已提交
1626 1627 1628 1629 1630
                    env->spr[SPR_40x_DEAR] = address;
                    if (rw)
                        env->spr[SPR_40x_ESR] = 0x00800000;
                    else
                        env->spr[SPR_40x_ESR] = 0x00000000;
1631
                    break;
1632
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1633
                case POWERPC_MMU_601:
1634
#if defined(TARGET_PPC64)
1635
                case POWERPC_MMU_620:
1636
                case POWERPC_MMU_64B:
1637
#endif
1638 1639 1640 1641 1642 1643 1644 1645
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                    break;
1646 1647 1648 1649
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
1650
                case POWERPC_MMU_BOOKE:
1651
                    /* XXX: TODO */
1652
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1653
                    return -1;
1654
                case POWERPC_MMU_BOOKE_FSL:
1655
                    /* XXX: TODO */
1656
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1657
                    return -1;
1658 1659 1660
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1661
                    return -1;
1662 1663 1664
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1665
                }
1666 1667 1668
                break;
            case -2:
                /* Access rights violation */
1669 1670 1671 1672 1673 1674 1675
                env->exception_index = POWERPC_EXCP_DSI;
                env->error_code = 0;
                env->spr[SPR_DAR] = address;
                if (rw == 1)
                    env->spr[SPR_DSISR] = 0x0A000000;
                else
                    env->spr[SPR_DSISR] = 0x08000000;
1676 1677 1678 1679 1680 1681
                break;
            case -4:
                /* Direct store exception */
                switch (access_type) {
                case ACCESS_FLOAT:
                    /* Floating point load/store */
1682 1683 1684
                    env->exception_index = POWERPC_EXCP_ALIGN;
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
                    env->spr[SPR_DAR] = address;
1685 1686
                    break;
                case ACCESS_RES:
1687 1688 1689 1690 1691 1692 1693 1694
                    /* lwarx, ldarx or stwcx. */
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06000000;
                    else
                        env->spr[SPR_DSISR] = 0x04000000;
1695 1696 1697
                    break;
                case ACCESS_EXT:
                    /* eciwx or ecowx */
1698 1699 1700 1701 1702 1703 1704
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06100000;
                    else
                        env->spr[SPR_DSISR] = 0x04100000;
1705 1706
                    break;
                default:
1707
                    printf("DSI: invalid exception (%d)\n", ret);
1708 1709 1710 1711
                    env->exception_index = POWERPC_EXCP_PROGRAM;
                    env->error_code =
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
                    env->spr[SPR_DAR] = address;
1712 1713
                    break;
                }
1714
                break;
1715
#if defined(TARGET_PPC64)
1716 1717
            case -5:
                /* No match in segment table */
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    /* XXX: this might be incorrect */
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_DSEG;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                }
1732
                break;
1733
#endif
1734 1735 1736
            }
        }
#if 0
1737 1738
        printf("%s: set exception to %d %02x\n", __func__,
               env->exception, env->error_code);
1739 1740 1741
#endif
        ret = 1;
    }
1742

1743 1744 1745
    return ret;
}

1746 1747 1748
/*****************************************************************************/
/* BATs management */
#if !defined(FLUSH_ALL_TLBS)
1749 1750 1751
static always_inline void do_invalidate_BAT (CPUPPCState *env,
                                             target_ulong BATu,
                                             target_ulong mask)
1752 1753
{
    target_ulong base, end, page;
1754

1755 1756 1757
    base = BATu & ~0x0001FFFF;
    end = base + mask + 0x00020000;
#if defined (DEBUG_BATS)
1758
    if (loglevel != 0) {
1759
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1760 1761
                base, end, mask);
    }
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
#endif
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
        tlb_flush_page(env, page);
#if defined (DEBUG_BATS)
    if (loglevel != 0)
        fprintf(logfile, "Flush done\n");
#endif
}
#endif

1772 1773
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
                                          int ul, int nr, target_ulong value)
1774 1775 1776
{
#if defined (DEBUG_BATS)
    if (loglevel != 0) {
1777
        fprintf(logfile, "Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n",
1778
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
    }
#endif
}

target_ulong do_load_ibatu (CPUPPCState *env, int nr)
{
    return env->IBAT[0][nr];
}

target_ulong do_load_ibatl (CPUPPCState *env, int nr)
{
    return env->IBAT[1][nr];
}

void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#endif
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1813
#else
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
        tlb_flush(env, 1);
#endif
    }
}

void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
{
    dump_store_bat(env, 'I', 1, nr, value);
    env->IBAT[1][nr] = value;
}

target_ulong do_load_dbatu (CPUPPCState *env, int nr)
{
    return env->DBAT[0][nr];
}

target_ulong do_load_dbatl (CPUPPCState *env, int nr)
{
    return env->DBAT[1][nr];
}

void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;

    dump_store_bat(env, 'D', 0, nr, value);
    if (env->DBAT[0][nr] != value) {
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#endif
        mask = (value << 15) & 0x0FFE0000UL;
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#else
        tlb_flush(env, 1);
#endif
    }
}

void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
{
    dump_store_bat(env, 'D', 1, nr, value);
    env->DBAT[1][nr] = value;
}

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
void do_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        do_inval = 0;
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
        if (env->IBAT[1][nr] & 0x40) {
            /* Invalidate BAT only if it is valid */
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[0][nr] = env->IBAT[0][nr];
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

void do_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 1, nr, value);
    if (env->IBAT[1][nr] != value) {
        do_inval = 0;
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        if (value & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (value << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        env->IBAT[1][nr] = value;
        env->DBAT[1][nr] = value;
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

J
j_mayer 已提交
1937 1938 1939 1940
/*****************************************************************************/
/* TLB management */
void ppc_tlb_invalidate_all (CPUPPCState *env)
{
1941 1942
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1943
    case POWERPC_MMU_SOFT_74xx:
J
j_mayer 已提交
1944
        ppc6xx_tlb_invalidate_all(env);
1945 1946 1947
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
J
j_mayer 已提交
1948
        ppc4xx_tlb_invalidate_all(env);
1949
        break;
1950
    case POWERPC_MMU_REAL:
1951 1952
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1953 1954 1955 1956
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1957 1958
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1959
        cpu_abort(env, "BookE MMU model is not implemented\n");
1960 1961 1962
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1963
        cpu_abort(env, "BookE MMU model is not implemented\n");
1964 1965
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1966
    case POWERPC_MMU_601:
J
j_mayer 已提交
1967
#if defined(TARGET_PPC64)
1968
    case POWERPC_MMU_620:
1969
    case POWERPC_MMU_64B:
J
j_mayer 已提交
1970
#endif /* defined(TARGET_PPC64) */
J
j_mayer 已提交
1971
        tlb_flush(env, 1);
1972
        break;
J
j_mayer 已提交
1973 1974
    default:
        /* XXX: TODO */
1975
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1976
        break;
J
j_mayer 已提交
1977 1978 1979
    }
}

1980 1981 1982 1983 1984 1985
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
{
#if !defined(FLUSH_ALL_TLBS)
    addr &= TARGET_PAGE_MASK;
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1986
    case POWERPC_MMU_SOFT_74xx:
1987 1988 1989 1990 1991 1992 1993 1994
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
        if (env->id_tlbs == 1)
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
        break;
1995
    case POWERPC_MMU_REAL:
1996 1997
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1998 1999 2000 2001
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
2002 2003
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
2004
        cpu_abort(env, "BookE MMU model is not implemented\n");
2005 2006 2007
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
2008
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
2009 2010
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
2011
    case POWERPC_MMU_601:
2012
        /* tlbie invalidate TLBs for all segments */
2013
        addr &= ~((target_ulong)-1ULL << 28);
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
        /* XXX: this case should be optimized,
         * giving a mask to tlb_flush_page
         */
        tlb_flush_page(env, addr | (0x0 << 28));
        tlb_flush_page(env, addr | (0x1 << 28));
        tlb_flush_page(env, addr | (0x2 << 28));
        tlb_flush_page(env, addr | (0x3 << 28));
        tlb_flush_page(env, addr | (0x4 << 28));
        tlb_flush_page(env, addr | (0x5 << 28));
        tlb_flush_page(env, addr | (0x6 << 28));
        tlb_flush_page(env, addr | (0x7 << 28));
        tlb_flush_page(env, addr | (0x8 << 28));
        tlb_flush_page(env, addr | (0x9 << 28));
        tlb_flush_page(env, addr | (0xA << 28));
        tlb_flush_page(env, addr | (0xB << 28));
        tlb_flush_page(env, addr | (0xC << 28));
        tlb_flush_page(env, addr | (0xD << 28));
        tlb_flush_page(env, addr | (0xE << 28));
        tlb_flush_page(env, addr | (0xF << 28));
2033
        break;
J
j_mayer 已提交
2034
#if defined(TARGET_PPC64)
2035
    case POWERPC_MMU_620:
2036 2037 2038
    case POWERPC_MMU_64B:
        /* tlbie invalidate TLBs for all segments */
        /* XXX: given the fact that there are too many segments to invalidate,
J
j_mayer 已提交
2039
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
2040 2041 2042 2043
         *      we just invalidate all TLBs
         */
        tlb_flush(env, 1);
        break;
J
j_mayer 已提交
2044 2045 2046
#endif /* defined(TARGET_PPC64) */
    default:
        /* XXX: TODO */
2047
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
2048
        break;
2049 2050 2051 2052 2053 2054
    }
#else
    ppc_tlb_invalidate_all(env);
#endif
}

2055 2056
/*****************************************************************************/
/* Special registers manipulation */
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
#if defined(TARGET_PPC64)
target_ulong ppc_load_asr (CPUPPCState *env)
{
    return env->asr;
}

void ppc_store_asr (CPUPPCState *env, target_ulong value)
{
    if (env->asr != value) {
        env->asr = value;
        tlb_flush(env, 1);
    }
}
#endif

2072 2073 2074 2075 2076 2077 2078 2079 2080
target_ulong do_load_sdr1 (CPUPPCState *env)
{
    return env->sdr1;
}

void do_store_sdr1 (CPUPPCState *env, target_ulong value)
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2081
        fprintf(logfile, "%s: " ADDRX "\n", __func__, value);
2082 2083 2084
    }
#endif
    if (env->sdr1 != value) {
2085 2086 2087
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
         *      is <= 28
         */
2088
        env->sdr1 = value;
2089
        tlb_flush(env, 1);
2090 2091 2092
    }
}

2093
#if 0 // Unused
2094 2095 2096 2097
target_ulong do_load_sr (CPUPPCState *env, int srnum)
{
    return env->sr[srnum];
}
2098
#endif
2099 2100 2101 2102 2103

void do_store_sr (CPUPPCState *env, int srnum, target_ulong value)
{
#if defined (DEBUG_MMU)
    if (loglevel != 0) {
2104
        fprintf(logfile, "%s: reg=%d " ADDRX " " ADDRX "\n",
2105
                __func__, srnum, value, env->sr[srnum]);
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
    }
#endif
    if (env->sr[srnum] != value) {
        env->sr[srnum] = value;
#if !defined(FLUSH_ALL_TLBS) && 0
        {
            target_ulong page, end;
            /* Invalidate 256 MB of virtual memory */
            page = (16 << 20) * srnum;
            end = page + (16 << 20);
            for (; page != end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
        }
#else
2120
        tlb_flush(env, 1);
2121 2122 2123
#endif
    }
}
2124
#endif /* !defined (CONFIG_USER_ONLY) */
2125

2126
target_ulong ppc_load_xer (CPUPPCState *env)
B
bellard 已提交
2127
{
2128
    return hreg_load_xer(env);
B
bellard 已提交
2129 2130
}

2131
void ppc_store_xer (CPUPPCState *env, target_ulong value)
B
bellard 已提交
2132
{
2133
    hreg_store_xer(env, value);
B
bellard 已提交
2134 2135
}

2136
/* GDBstub can read and write MSR... */
2137
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2138
{
2139
    hreg_store_msr(env, value, 0);
2140 2141 2142 2143
}

/*****************************************************************************/
/* Exception processing */
2144
#if defined (CONFIG_USER_ONLY)
2145
void do_interrupt (CPUState *env)
B
bellard 已提交
2146
{
2147 2148
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2149
}
2150

2151
void ppc_hw_interrupt (CPUState *env)
2152
{
2153 2154
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2155
}
2156
#else /* defined (CONFIG_USER_ONLY) */
J
j_mayer 已提交
2157
static always_inline void dump_syscall (CPUState *env)
2158
{
2159 2160 2161 2162
    fprintf(logfile, "syscall r0=" REGX " r3=" REGX " r4=" REGX
            " r5=" REGX " r6=" REGX " nip=" ADDRX "\n",
            ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
            ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip);
2163 2164
}

2165 2166 2167 2168 2169
/* Note that this function should be greatly optimized
 * when called with a constant excp, from ppc_hw_interrupt
 */
static always_inline void powerpc_excp (CPUState *env,
                                        int excp_model, int excp)
2170
{
2171
    target_ulong msr, new_msr, vector;
2172
    int srr0, srr1, asrr0, asrr1;
2173
    int lpes0, lpes1, lev;
B
bellard 已提交
2174

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
    } else {
        /* Those values ensure we won't enter the hypervisor mode */
        lpes0 = 0;
        lpes1 = 1;
    }

B
bellard 已提交
2185
    if (loglevel & CPU_LOG_INT) {
2186
        fprintf(logfile, "Raise exception at " ADDRX " => %08x (%02x)\n",
2187
                env->nip, excp, env->error_code);
B
bellard 已提交
2188
    }
2189 2190
    msr = env->msr;
    new_msr = msr;
2191 2192 2193 2194 2195
    srr0 = SPR_SRR0;
    srr1 = SPR_SRR1;
    asrr0 = -1;
    asrr1 = -1;
    msr &= ~((target_ulong)0x783F0000);
2196
    switch (excp) {
2197 2198 2199 2200
    case POWERPC_EXCP_NONE:
        /* Should never happen */
        return;
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2201
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2202
        switch (excp_model) {
2203
        case POWERPC_EXCP_40x:
2204 2205
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2206
            break;
2207
        case POWERPC_EXCP_BOOKE:
2208 2209
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2210
            break;
2211
        case POWERPC_EXCP_G2:
2212
            break;
2213 2214
        default:
            goto excp_invalid;
2215
        }
2216
        goto store_next;
2217 2218
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
        if (msr_me == 0) {
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
            /* Machine check exception is not enabled.
             * Enter checkstop state.
             */
            if (loglevel != 0) {
                fprintf(logfile, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            } else {
                fprintf(stderr, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            }
            env->halted = 1;
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2231
        }
2232 2233
        new_msr &= ~((target_ulong)1 << MSR_RI);
        new_msr &= ~((target_ulong)1 << MSR_ME);
2234 2235
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
2236
            new_msr |= (target_ulong)MSR_HVB;
2237
        }
2238 2239
        /* XXX: should also have something loaded in DAR / DSISR */
        switch (excp_model) {
2240
        case POWERPC_EXCP_40x:
2241 2242
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2243
            break;
2244
        case POWERPC_EXCP_BOOKE:
2245 2246 2247 2248
            srr0 = SPR_BOOKE_MCSRR0;
            srr1 = SPR_BOOKE_MCSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
2249 2250 2251
            break;
        default:
            break;
2252
        }
2253 2254
        goto store_next;
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2255
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2256
        if (loglevel != 0) {
2257 2258
            fprintf(logfile, "DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n",
                    env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2259
        }
2260
#endif
2261
        new_msr &= ~((target_ulong)1 << MSR_RI);
2262
        if (lpes1 == 0)
2263
            new_msr |= (target_ulong)MSR_HVB;
2264
        goto store_next;
2265
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2266
#if defined (DEBUG_EXCEPTIONS)
2267
        if (loglevel != 0) {
2268 2269
            fprintf(logfile, "ISI exception: msr=" ADDRX ", nip=" ADDRX "\n",
                    msr, env->nip);
2270
        }
2271
#endif
2272
        new_msr &= ~((target_ulong)1 << MSR_RI);
2273
        if (lpes1 == 0)
2274
            new_msr |= (target_ulong)MSR_HVB;
2275
        msr |= env->error_code;
2276
        goto store_next;
2277
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2278
        new_msr &= ~((target_ulong)1 << MSR_RI);
2279
        if (lpes0 == 1)
2280
            new_msr |= (target_ulong)MSR_HVB;
2281
        goto store_next;
2282
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2283
        new_msr &= ~((target_ulong)1 << MSR_RI);
2284
        if (lpes1 == 0)
2285
            new_msr |= (target_ulong)MSR_HVB;
2286 2287 2288
        /* XXX: this is false */
        /* Get rS/rD and rA from faulting opcode */
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2289
        goto store_current;
2290
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2291
        switch (env->error_code & ~0xF) {
2292 2293
        case POWERPC_EXCP_FP:
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2294
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2295
                if (loglevel != 0) {
2296 2297
                    fprintf(logfile, "Ignore floating point exception\n");
                }
2298
#endif
2299 2300
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2301
                return;
2302
            }
2303
            new_msr &= ~((target_ulong)1 << MSR_RI);
2304
            if (lpes1 == 0)
2305
                new_msr |= (target_ulong)MSR_HVB;
2306
            msr |= 0x00100000;
2307 2308 2309
            if (msr_fe0 == msr_fe1)
                goto store_next;
            msr |= 0x00010000;
2310
            break;
2311
        case POWERPC_EXCP_INVAL:
2312
#if defined (DEBUG_EXCEPTIONS)
J
j_mayer 已提交
2313
            if (loglevel != 0) {
2314
                fprintf(logfile, "Invalid instruction at " ADDRX "\n",
2315 2316
                        env->nip);
            }
2317
#endif
2318
            new_msr &= ~((target_ulong)1 << MSR_RI);
2319
            if (lpes1 == 0)
2320
                new_msr |= (target_ulong)MSR_HVB;
2321
            msr |= 0x00080000;
2322
            break;
2323
        case POWERPC_EXCP_PRIV:
2324
            new_msr &= ~((target_ulong)1 << MSR_RI);
2325
            if (lpes1 == 0)
2326
                new_msr |= (target_ulong)MSR_HVB;
2327
            msr |= 0x00040000;
2328
            break;
2329
        case POWERPC_EXCP_TRAP:
2330
            new_msr &= ~((target_ulong)1 << MSR_RI);
2331
            if (lpes1 == 0)
2332
                new_msr |= (target_ulong)MSR_HVB;
2333 2334 2335 2336
            msr |= 0x00020000;
            break;
        default:
            /* Should never occur */
2337 2338
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
                      env->error_code);
2339 2340
            break;
        }
2341
        goto store_current;
2342
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2343
        new_msr &= ~((target_ulong)1 << MSR_RI);
2344
        if (lpes1 == 0)
2345
            new_msr |= (target_ulong)MSR_HVB;
2346 2347
        goto store_current;
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2348 2349
        /* NOTE: this is a temporary hack to support graphics OSI
           calls from the MOL driver */
2350
        /* XXX: To be removed */
2351 2352
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
            env->osi_call) {
2353 2354 2355
            if (env->osi_call(env) != 0) {
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2356
                return;
2357
            }
2358
        }
B
bellard 已提交
2359
        if (loglevel & CPU_LOG_INT) {
2360
            dump_syscall(env);
B
bellard 已提交
2361
        }
2362
        new_msr &= ~((target_ulong)1 << MSR_RI);
2363
        lev = env->error_code;
2364
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2365
            new_msr |= (target_ulong)MSR_HVB;
2366 2367
        goto store_next;
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2368
        new_msr &= ~((target_ulong)1 << MSR_RI);
2369 2370
        goto store_current;
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2371
        new_msr &= ~((target_ulong)1 << MSR_RI);
2372
        if (lpes1 == 0)
2373
            new_msr |= (target_ulong)MSR_HVB;
2374 2375 2376 2377 2378 2379 2380
        goto store_next;
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
        /* FIT on 4xx */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "FIT exception\n");
#endif
2381
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2382
        goto store_next;
2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
#if defined (DEBUG_EXCEPTIONS)
        if (loglevel != 0)
            fprintf(logfile, "WDT exception\n");
#endif
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2396
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2397
        goto store_next;
2398
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2399
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2400 2401
        goto store_next;
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2402
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
        goto store_next;
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_DSRR0;
            srr1 = SPR_BOOKE_DSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2415
        /* XXX: TODO */
2416
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2417
        goto store_next;
2418
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2419
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2420 2421
        goto store_current;
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2422
        /* XXX: TODO */
2423
        cpu_abort(env, "Embedded floating point data exception "
2424 2425
                  "is not implemented yet !\n");
        goto store_next;
2426
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2427
        /* XXX: TODO */
2428 2429
        cpu_abort(env, "Embedded floating point round exception "
                  "is not implemented yet !\n");
2430
        goto store_next;
2431
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2432
        new_msr &= ~((target_ulong)1 << MSR_RI);
2433 2434
        /* XXX: TODO */
        cpu_abort(env,
2435
                  "Performance counter exception is not implemented yet !\n");
2436
        goto store_next;
2437
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2438
        /* XXX: TODO */
2439 2440
        cpu_abort(env,
                  "Embedded doorbell interrupt is not implemented yet !\n");
2441
        goto store_next;
2442 2443 2444 2445 2446
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2447
            break;
2448 2449 2450
        default:
            break;
        }
2451 2452 2453 2454 2455
        /* XXX: TODO */
        cpu_abort(env, "Embedded doorbell critical interrupt "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2456
        new_msr &= ~((target_ulong)1 << MSR_RI);
2457 2458 2459 2460
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
            new_msr |= (target_ulong)MSR_HVB;
        }
2461 2462
        goto store_next;
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2463
        new_msr &= ~((target_ulong)1 << MSR_RI);
2464
        if (lpes1 == 0)
2465
            new_msr |= (target_ulong)MSR_HVB;
2466 2467
        goto store_next;
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2468
        new_msr &= ~((target_ulong)1 << MSR_RI);
2469
        if (lpes1 == 0)
2470
            new_msr |= (target_ulong)MSR_HVB;
2471 2472 2473
        goto store_next;
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
        srr0 = SPR_HSRR0;
2474
        srr1 = SPR_HSRR1;
2475
        new_msr |= (target_ulong)MSR_HVB;
2476
        goto store_next;
2477
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2478
        new_msr &= ~((target_ulong)1 << MSR_RI);
2479
        if (lpes1 == 0)
2480
            new_msr |= (target_ulong)MSR_HVB;
2481 2482 2483
        goto store_next;
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
        srr0 = SPR_HSRR0;
2484
        srr1 = SPR_HSRR1;
2485
        new_msr |= (target_ulong)MSR_HVB;
2486 2487 2488
        goto store_next;
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
        srr0 = SPR_HSRR0;
2489
        srr1 = SPR_HSRR1;
2490
        new_msr |= (target_ulong)MSR_HVB;
2491 2492 2493
        goto store_next;
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
        srr0 = SPR_HSRR0;
2494
        srr1 = SPR_HSRR1;
2495
        new_msr |= (target_ulong)MSR_HVB;
2496 2497 2498
        goto store_next;
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
        srr0 = SPR_HSRR0;
2499
        srr1 = SPR_HSRR1;
2500
        new_msr |= (target_ulong)MSR_HVB;
2501 2502
        goto store_next;
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2503
        new_msr &= ~((target_ulong)1 << MSR_RI);
2504
        if (lpes1 == 0)
2505
            new_msr |= (target_ulong)MSR_HVB;
2506 2507
        goto store_current;
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2508
#if defined (DEBUG_EXCEPTIONS)
2509 2510 2511
        if (loglevel != 0)
            fprintf(logfile, "PIT exception\n");
#endif
2512
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
        goto store_next;
    case POWERPC_EXCP_IO:        /* IO error exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
        /* XXX: TODO */
        cpu_abort(env, "602 emulation trap exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2528
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2529 2530
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2531
        switch (excp_model) {
2532 2533 2534 2535
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2536
            goto tlb_miss_tgpr;
2537
        case POWERPC_EXCP_7x5:
2538
            goto tlb_miss;
2539 2540
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2541
        default:
2542
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2543 2544
            break;
        }
2545 2546
        break;
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2547
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2548 2549
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2550
        switch (excp_model) {
2551 2552 2553 2554
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2555
            goto tlb_miss_tgpr;
2556
        case POWERPC_EXCP_7x5:
2557
            goto tlb_miss;
2558 2559
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2560
        default:
2561
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2562 2563
            break;
        }
2564 2565
        break;
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2566
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2567 2568
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2569
        switch (excp_model) {
2570 2571 2572 2573
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2574
        tlb_miss_tgpr:
2575
            /* Swap temporary saved registers with GPRs */
2576 2577 2578 2579
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
                new_msr |= (target_ulong)1 << MSR_TGPR;
                hreg_swap_gpr_tgpr(env);
            }
2580 2581 2582
            goto tlb_miss;
        case POWERPC_EXCP_7x5:
        tlb_miss:
2583 2584
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
2585 2586 2587
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
J
j_mayer 已提交
2588
                if (excp == POWERPC_EXCP_IFTLB) {
2589 2590 2591 2592 2593
                    es = "I";
                    en = 'I';
                    miss = &env->spr[SPR_IMISS];
                    cmp = &env->spr[SPR_ICMP];
                } else {
J
j_mayer 已提交
2594
                    if (excp == POWERPC_EXCP_DLTLB)
2595 2596 2597 2598 2599 2600 2601
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_DMISS];
                    cmp = &env->spr[SPR_DCMP];
                }
2602
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
J
j_mayer 已提交
2603
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2604
                        es, en, *miss, en, *cmp,
2605
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2606 2607
                        env->error_code);
            }
2608
#endif
2609 2610 2611
            msr |= env->crf[0] << 28;
            msr |= env->error_code; /* key, D/I, S/L bits */
            /* Set way using a LRU mechanism */
2612
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2613
            break;
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
        case POWERPC_EXCP_74xx:
        tlb_miss_74xx:
#if defined (DEBUG_SOFTWARE_TLB)
            if (loglevel != 0) {
                const unsigned char *es;
                target_ulong *miss, *cmp;
                int en;
                if (excp == POWERPC_EXCP_IFTLB) {
                    es = "I";
                    en = 'I';
2624 2625
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
                } else {
                    if (excp == POWERPC_EXCP_DLTLB)
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
                }
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
                        " %08x\n",
                        es, en, *miss, en, *cmp, env->error_code);
            }
#endif
            msr |= env->error_code; /* key bit */
            break;
2642
        default:
2643
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2644 2645
            break;
        }
2646 2647 2648 2649 2650 2651
        goto store_next;
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
        /* XXX: TODO */
        cpu_abort(env, "Floating point assist exception "
                  "is not implemented yet !\n");
        goto store_next;
2652 2653 2654 2655
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
        /* XXX: TODO */
        cpu_abort(env, "DABR exception is not implemented yet !\n");
        goto store_next;
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
        /* XXX: TODO */
        cpu_abort(env, "IABR exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
        /* XXX: TODO */
        cpu_abort(env, "SMI exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
        /* XXX: TODO */
        cpu_abort(env, "Thermal management exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2670
        new_msr &= ~((target_ulong)1 << MSR_RI);
2671
        if (lpes1 == 0)
2672
            new_msr |= (target_ulong)MSR_HVB;
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
        /* XXX: TODO */
        cpu_abort(env,
                  "Performance counter exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
        /* XXX: TODO */
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 soft-patch exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 maintenance exception is not implemented yet !\n");
        goto store_next;
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
        /* XXX: TODO */
        cpu_abort(env, "Maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
        /* XXX: TODO */
        cpu_abort(env, "Non maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
2701
    default:
2702 2703 2704
    excp_invalid:
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
        break;
2705
    store_current:
2706
        /* save current instruction location */
2707
        env->spr[srr0] = env->nip - 4;
2708 2709
        break;
    store_next:
2710
        /* save next instruction location */
2711
        env->spr[srr0] = env->nip;
2712 2713
        break;
    }
2714 2715 2716 2717 2718 2719 2720
    /* Save MSR */
    env->spr[srr1] = msr;
    /* If any alternate SRR register are defined, duplicate saved values */
    if (asrr0 != -1)
        env->spr[asrr0] = env->spr[srr0];
    if (asrr1 != -1)
        env->spr[asrr1] = env->spr[srr1];
2721
    /* If we disactivated any translation, flush TLBs */
2722
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2723
        tlb_flush(env, 1);
2724
    /* reload MSR with correct bits */
2725 2726 2727 2728 2729 2730 2731 2732 2733
    new_msr &= ~((target_ulong)1 << MSR_EE);
    new_msr &= ~((target_ulong)1 << MSR_PR);
    new_msr &= ~((target_ulong)1 << MSR_FP);
    new_msr &= ~((target_ulong)1 << MSR_FE0);
    new_msr &= ~((target_ulong)1 << MSR_SE);
    new_msr &= ~((target_ulong)1 << MSR_BE);
    new_msr &= ~((target_ulong)1 << MSR_FE1);
    new_msr &= ~((target_ulong)1 << MSR_IR);
    new_msr &= ~((target_ulong)1 << MSR_DR);
2734
#if 0 /* Fix this: not on all targets */
2735
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2736
#endif
2737 2738 2739 2740 2741
    new_msr &= ~((target_ulong)1 << MSR_LE);
    if (msr_ile)
        new_msr |= (target_ulong)1 << MSR_LE;
    else
        new_msr &= ~((target_ulong)1 << MSR_LE);
2742 2743
    /* Jump to handler */
    vector = env->excp_vectors[excp];
2744
    if (vector == (target_ulong)-1ULL) {
2745 2746 2747 2748
        cpu_abort(env, "Raised an exception without defined vector %d\n",
                  excp);
    }
    vector |= env->excp_prefix;
2749
#if defined(TARGET_PPC64)
2750
    if (excp_model == POWERPC_EXCP_BOOKE) {
2751 2752
        if (!msr_icm) {
            new_msr &= ~((target_ulong)1 << MSR_CM);
2753
            vector = (uint32_t)vector;
2754 2755 2756
        } else {
            new_msr |= (target_ulong)1 << MSR_CM;
        }
2757
    } else {
2758 2759
        if (!msr_isf) {
            new_msr &= ~((target_ulong)1 << MSR_SF);
2760
            vector = (uint32_t)vector;
2761 2762 2763
        } else {
            new_msr |= (target_ulong)1 << MSR_SF;
        }
2764
    }
2765
#endif
2766 2767 2768
    /* XXX: we don't use hreg_store_msr here as already have treated
     *      any special case that could occur. Just store MSR and update hflags
     */
2769
    env->msr = new_msr & env->msr_mask;
2770
    hreg_compute_hflags(env);
2771 2772 2773 2774
    env->nip = vector;
    /* Reset exception state */
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
B
bellard 已提交
2775
}
2776

2777
void do_interrupt (CPUState *env)
2778
{
2779 2780
    powerpc_excp(env, env->excp_model, env->exception_index);
}
2781

2782 2783
void ppc_hw_interrupt (CPUPPCState *env)
{
2784 2785
    int hdice;

2786
#if 0
2787 2788 2789
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
                __func__, env, env->pending_interrupts,
2790
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2791
    }
2792
#endif
2793
    /* External reset */
2794 2795
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2796 2797 2798 2799 2800 2801 2802 2803
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
        return;
    }
    /* Machine check exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
        return;
2804
    }
2805 2806 2807 2808 2809 2810 2811 2812
#if 0 /* TODO */
    /* External debug exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
        return;
    }
#endif
2813 2814 2815 2816 2817 2818
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        hdice = env->spr[SPR_LPCR] & 1;
    } else {
        hdice = 0;
    }
2819
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2820 2821 2822
        /* Hypervisor decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
            return;
        }
    }
    if (msr_ce != 0) {
        /* External critical interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
            /* Taking a critical external interrupt does not clear the external
             * critical interrupt status
             */
#if 0
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2835
#endif
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
            return;
        }
    }
    if (msr_ee != 0) {
        /* Watchdog timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
            return;
        }
        /* Fixed interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
            return;
        }
        /* Programmable interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
            return;
        }
2864 2865 2866
        /* Decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2867 2868 2869
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
            return;
        }
2870
        /* External interrupt */
2871
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2872 2873 2874 2875
            /* Taking an external interrupt does not clear the external
             * interrupt status
             */
#if 0
2876
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2877
#endif
2878 2879 2880 2881 2882 2883 2884
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
            return;
2885
        }
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
            return;
        }
        /* Thermal interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
            return;
        }
2897 2898
    }
}
2899
#endif /* !CONFIG_USER_ONLY */
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910

void cpu_dump_EA (target_ulong EA)
{
    FILE *f;

    if (logfile) {
        f = logfile;
    } else {
        f = stdout;
        return;
    }
J
j_mayer 已提交
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
    fprintf(f, "Memory access at address " ADDRX "\n", EA);
}

void cpu_dump_rfi (target_ulong RA, target_ulong msr)
{
    FILE *f;

    if (logfile) {
        f = logfile;
    } else {
        f = stdout;
        return;
    }
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
            RA, msr);
2926 2927
}

J
j_mayer 已提交
2928 2929 2930
void cpu_ppc_reset (void *opaque)
{
    CPUPPCState *env;
2931
    target_ulong msr;
J
j_mayer 已提交
2932 2933

    env = opaque;
2934
    msr = (target_ulong)0;
2935 2936 2937 2938
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        msr |= (target_ulong)MSR_HVB;
    }
2939 2940 2941
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
    msr |= (target_ulong)1 << MSR_EP;
J
j_mayer 已提交
2942 2943
#if defined (DO_SINGLE_STEP) && 0
    /* Single step trace mode */
2944 2945
    msr |= (target_ulong)1 << MSR_SE;
    msr |= (target_ulong)1 << MSR_BE;
J
j_mayer 已提交
2946 2947
#endif
#if defined(CONFIG_USER_ONLY)
2948 2949
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
    msr |= (target_ulong)1 << MSR_PR;
2950
#else
2951
    env->nip = env->hreset_vector | env->excp_prefix;
2952
    if (env->mmu_model != POWERPC_MMU_REAL)
2953
        ppc_tlb_invalidate_all(env);
J
j_mayer 已提交
2954
#endif
2955 2956
    env->msr = msr;
    hreg_compute_hflags(env);
2957
    env->reserve = (target_ulong)-1ULL;
2958 2959
    /* Be sure no exception or interrupt is pending */
    env->pending_interrupts = 0;
2960 2961
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2962 2963
    /* Flush all TLBs */
    tlb_flush(env, 1);
J
j_mayer 已提交
2964 2965
}

B
bellard 已提交
2966
CPUPPCState *cpu_ppc_init (const char *cpu_model)
J
j_mayer 已提交
2967 2968
{
    CPUPPCState *env;
B
bellard 已提交
2969 2970 2971 2972 2973
    const ppc_def_t *def;

    def = cpu_ppc_find_by_name(cpu_model);
    if (!def)
        return NULL;
J
j_mayer 已提交
2974 2975 2976 2977 2978

    env = qemu_mallocz(sizeof(CPUPPCState));
    if (!env)
        return NULL;
    cpu_exec_init(env);
B
bellard 已提交
2979 2980
    cpu_ppc_register_internal(env, def);
    cpu_ppc_reset(env);
J
j_mayer 已提交
2981 2982 2983 2984 2985 2986
    return env;
}

void cpu_ppc_close (CPUPPCState *env)
{
    /* Should also remove all opcode tables... */
B
bellard 已提交
2987
    qemu_free(env);
J
j_mayer 已提交
2988
}