cpu-exec.c 41.8 KB
Newer Older
B
bellard 已提交
1 2 3
/*
 *  i386 emulator main execution loop
 * 
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
B
bellard 已提交
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

38 39
int tb_invalidated_flag;

B
bellard 已提交
40
//#define DEBUG_EXEC
B
bellard 已提交
41
//#define DEBUG_SIGNAL
B
bellard 已提交
42

43
#if defined(TARGET_ARM) || defined(TARGET_SPARC)
B
bellard 已提交
44 45 46 47 48 49
/* XXX: unify with i386 target */
void cpu_loop_exit(void)
{
    longjmp(env->jmp_env, 1);
}
#endif
B
bellard 已提交
50 51 52
#ifndef TARGET_SPARC
#define reg_T2
#endif
B
bellard 已提交
53

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
void cpu_resume_from_signal(CPUState *env1, void *puc) 
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

B
bellard 已提交
76 77
/* main execution loop */

B
bellard 已提交
78
int cpu_exec(CPUState *env1)
B
bellard 已提交
79
{
B
bellard 已提交
80 81 82 83
    int saved_T0, saved_T1;
#if defined(reg_T2)
    int saved_T2;
#endif
B
bellard 已提交
84
    CPUState *saved_env;
B
bellard 已提交
85
#if defined(TARGET_I386)
B
bellard 已提交
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
#ifdef reg_EAX
    int saved_EAX;
#endif
#ifdef reg_ECX
    int saved_ECX;
#endif
#ifdef reg_EDX
    int saved_EDX;
#endif
#ifdef reg_EBX
    int saved_EBX;
#endif
#ifdef reg_ESP
    int saved_ESP;
#endif
#ifdef reg_EBP
    int saved_EBP;
#endif
#ifdef reg_ESI
    int saved_ESI;
#endif
#ifdef reg_EDI
    int saved_EDI;
109
#endif
B
bellard 已提交
110 111 112 113 114
#elif defined(TARGET_SPARC)
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
#endif
115 116
#ifdef __sparc__
    int saved_i7, tmp_T0;
B
bellard 已提交
117
#endif
B
bellard 已提交
118
    int code_gen_size, ret, interrupt_request;
B
bellard 已提交
119
    void (*gen_func)(void);
B
bellard 已提交
120
    TranslationBlock *tb, **ptb;
B
bellard 已提交
121 122
    target_ulong cs_base, pc;
    uint8_t *tc_ptr;
B
bellard 已提交
123
    unsigned int flags;
124

B
bellard 已提交
125
    /* first we save global registers */
B
bellard 已提交
126 127
    saved_env = env;
    env = env1;
B
bellard 已提交
128 129
    saved_T0 = T0;
    saved_T1 = T1;
B
bellard 已提交
130
#if defined(reg_T2)
B
bellard 已提交
131
    saved_T2 = T2;
B
bellard 已提交
132
#endif
B
bellard 已提交
133 134 135 136 137 138
#ifdef __sparc__
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

#if defined(TARGET_I386)
B
bellard 已提交
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
#ifdef reg_EAX
    saved_EAX = EAX;
#endif
#ifdef reg_ECX
    saved_ECX = ECX;
#endif
#ifdef reg_EDX
    saved_EDX = EDX;
#endif
#ifdef reg_EBX
    saved_EBX = EBX;
#endif
#ifdef reg_ESP
    saved_ESP = ESP;
#endif
#ifdef reg_EBP
    saved_EBP = EBP;
#endif
#ifdef reg_ESI
    saved_ESI = ESI;
#endif
#ifdef reg_EDI
    saved_EDI = EDI;
#endif
B
bellard 已提交
163 164

    env_to_regs();
B
bellard 已提交
165
    /* put eflags in CPU temporary format */
B
bellard 已提交
166 167
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
168
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
169
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
170 171 172 173 174 175 176
#elif defined(TARGET_ARM)
    {
        unsigned int psr;
        psr = env->cpsr;
        env->CF = (psr >> 29) & 1;
        env->NZF = (psr & 0xc0000000) ^ 0x40000000;
        env->VF = (psr << 3) & 0x80000000;
B
bellard 已提交
177 178
        env->QF = (psr >> 27) & 1;
        env->cpsr = psr & ~CACHED_CPSR_BITS;
B
bellard 已提交
179
    }
180
#elif defined(TARGET_SPARC)
B
bellard 已提交
181 182 183
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
184
#elif defined(TARGET_PPC)
B
bellard 已提交
185
#elif defined(TARGET_MIPS)
B
bellard 已提交
186 187 188
#else
#error unsupported target CPU
#endif
189
    env->exception_index = -1;
190

B
bellard 已提交
191
    /* prepare setjmp context for exception handling */
192 193
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
194
            env->current_tb = NULL;
195 196 197 198 199 200 201 202 203 204
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
                       which will be hanlded outside the cpu execution
                       loop */
B
bellard 已提交
205
#if defined(TARGET_I386)
206 207 208 209
                    do_interrupt_user(env->exception_index, 
                                      env->exception_is_int, 
                                      env->error_code, 
                                      env->exception_next_eip);
B
bellard 已提交
210
#endif
211 212 213
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
214
#if defined(TARGET_I386)
215 216 217 218 219 220
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
                    do_interrupt(env->exception_index, 
                                 env->exception_is_int, 
                                 env->error_code, 
B
bellard 已提交
221
                                 env->exception_next_eip, 0);
222 223
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
224 225
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
226
#elif defined(TARGET_SPARC)
B
bellard 已提交
227
                    do_interrupt(env->exception_index);
B
bellard 已提交
228
#endif
229 230
                }
                env->exception_index = -1;
B
bellard 已提交
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
            } 
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
255
            }
B
bellard 已提交
256 257
#endif

258 259
            T0 = 0; /* force lookup of first TB */
            for(;;) {
260
#ifdef __sparc__
261 262
                /* g1 can be modified by some libc? functions */ 
                tmp_T0 = T0;
263
#endif	    
B
bellard 已提交
264
                interrupt_request = env->interrupt_request;
265
                if (__builtin_expect(interrupt_request, 0)) {
B
bellard 已提交
266 267 268
#if defined(TARGET_I386)
                    /* if hardware interrupt pending, we execute it */
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
269 270
                        (env->eflags & IF_MASK) && 
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
271
                        int intno;
272
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
273
                        intno = cpu_get_pic_interrupt(env);
274
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
275 276
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
277
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
278 279 280 281 282 283 284
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
#ifdef __sparc__
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
285
                    }
286
#elif defined(TARGET_PPC)
287 288 289 290 291 292
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
                    if (msr_ee != 0) {
293
                    if ((interrupt_request & CPU_INTERRUPT_HARD)) {
294 295 296
			    /* Raise it */
			    env->exception_index = EXCP_EXTERNAL;
			    env->error_code = 0;
297 298
                            do_interrupt(env);
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
299 300 301 302 303 304 305
			} else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
			    /* Raise it */
			    env->exception_index = EXCP_DECR;
			    env->error_code = 0;
			    do_interrupt(env);
                            env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
			}
306
                    }
B
bellard 已提交
307 308 309
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
                        (env->CP0_Status & (1 << CP0St_IE)) &&
B
bellard 已提交
310
                        (env->CP0_Cause & 0x0000FF00) &&
B
bellard 已提交
311 312 313 314 315 316 317 318 319
                        !(env->hflags & MIPS_HFLAG_EXL) &&
                        !(env->hflags & MIPS_HFLAG_ERL) &&
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
                    }
320
#elif defined(TARGET_SPARC)
B
bellard 已提交
321 322 323 324 325 326 327 328 329 330 331 332
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
			}
333 334 335 336
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
		    }
B
bellard 已提交
337
#endif
338 339 340 341 342 343 344 345 346 347
                    if (interrupt_request & CPU_INTERRUPT_EXITTB) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
#ifdef __sparc__
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    }
B
bellard 已提交
348 349 350 351 352
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
353
                }
B
bellard 已提交
354
#ifdef DEBUG_EXEC
B
bellard 已提交
355
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
356
#if defined(TARGET_I386)
357
                    /* restore flags in standard format */
B
bellard 已提交
358
#ifdef reg_EAX
359
                    env->regs[R_EAX] = EAX;
B
bellard 已提交
360 361
#endif
#ifdef reg_EBX
362
                    env->regs[R_EBX] = EBX;
B
bellard 已提交
363 364
#endif
#ifdef reg_ECX
365
                    env->regs[R_ECX] = ECX;
B
bellard 已提交
366 367
#endif
#ifdef reg_EDX
368
                    env->regs[R_EDX] = EDX;
B
bellard 已提交
369 370
#endif
#ifdef reg_ESI
371
                    env->regs[R_ESI] = ESI;
B
bellard 已提交
372 373
#endif
#ifdef reg_EDI
374
                    env->regs[R_EDI] = EDI;
B
bellard 已提交
375 376
#endif
#ifdef reg_EBP
377
                    env->regs[R_EBP] = EBP;
B
bellard 已提交
378 379
#endif
#ifdef reg_ESP
380
                    env->regs[R_ESP] = ESP;
B
bellard 已提交
381
#endif
382
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
383
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
384
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
385
#elif defined(TARGET_ARM)
B
bellard 已提交
386
                    env->cpsr = compute_cpsr();
B
bellard 已提交
387
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
388
                    env->cpsr &= ~CACHED_CPSR_BITS;
389
#elif defined(TARGET_SPARC)
B
bellard 已提交
390 391 392
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
393
#elif defined(TARGET_PPC)
B
bellard 已提交
394
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
395 396
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
397 398 399
#else
#error unsupported target CPU 
#endif
400
                }
B
bellard 已提交
401
#endif
402 403 404
                /* we record a subset of the CPU state. It will
                   always be the same before a given translated block
                   is executed. */
B
bellard 已提交
405
#if defined(TARGET_I386)
406
                flags = env->hflags;
407
                flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
408 409
                cs_base = env->segs[R_CS].base;
                pc = cs_base + env->eip;
B
bellard 已提交
410
#elif defined(TARGET_ARM)
B
bellard 已提交
411 412
                flags = env->thumb | (env->vfp.vec_len << 1)
                        | (env->vfp.vec_stride << 4);
413
                cs_base = 0;
B
bellard 已提交
414
                pc = env->regs[15];
415
#elif defined(TARGET_SPARC)
B
bellard 已提交
416 417 418 419 420
#ifdef TARGET_SPARC64
                flags = (env->pstate << 2) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
#else
                flags = env->psrs | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1);
#endif
B
bellard 已提交
421 422
                cs_base = env->npc;
                pc = env->pc;
423
#elif defined(TARGET_PPC)
424 425
                flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
                    (msr_se << MSR_SE) | (msr_le << MSR_LE);
426
                cs_base = 0;
B
bellard 已提交
427
                pc = env->nip;
B
bellard 已提交
428 429 430 431
#elif defined(TARGET_MIPS)
                flags = env->hflags & MIPS_HFLAGS_TMASK;
                cs_base = NULL;
                pc = env->PC;
B
bellard 已提交
432 433 434
#else
#error unsupported CPU
#endif
B
bellard 已提交
435
                tb = tb_find(&ptb, pc, cs_base, 
436
                             flags);
B
bellard 已提交
437
                if (!tb) {
B
bellard 已提交
438 439 440 441 442
                    TranslationBlock **ptb1;
                    unsigned int h;
                    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
                    
                    
443
                    spin_lock(&tb_lock);
B
bellard 已提交
444 445

                    tb_invalidated_flag = 0;
B
bellard 已提交
446 447
                    
                    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
B
bellard 已提交
448 449

                    /* find translated block using physical mappings */
B
bellard 已提交
450
                    phys_pc = get_phys_addr_code(env, pc);
B
bellard 已提交
451 452 453 454 455 456 457 458
                    phys_page1 = phys_pc & TARGET_PAGE_MASK;
                    phys_page2 = -1;
                    h = tb_phys_hash_func(phys_pc);
                    ptb1 = &tb_phys_hash[h];
                    for(;;) {
                        tb = *ptb1;
                        if (!tb)
                            goto not_found;
B
bellard 已提交
459
                        if (tb->pc == pc && 
B
bellard 已提交
460
                            tb->page_addr[0] == phys_page1 &&
B
bellard 已提交
461
                            tb->cs_base == cs_base && 
B
bellard 已提交
462 463
                            tb->flags == flags) {
                            /* check next page if needed */
464
                            if (tb->page_addr[1] != -1) {
B
bellard 已提交
465
                                virt_page2 = (pc & TARGET_PAGE_MASK) + 
466
                                    TARGET_PAGE_SIZE;
B
bellard 已提交
467 468 469 470 471 472 473 474 475 476
                                phys_page2 = get_phys_addr_code(env, virt_page2);
                                if (tb->page_addr[1] == phys_page2)
                                    goto found;
                            } else {
                                goto found;
                            }
                        }
                        ptb1 = &tb->phys_hash_next;
                    }
                not_found:
477
                    /* if no translated code available, then translate it now */
B
bellard 已提交
478
                    tb = tb_alloc(pc);
479 480
                    if (!tb) {
                        /* flush must be done */
B
bellard 已提交
481
                        tb_flush(env);
482
                        /* cannot fail at this point */
B
bellard 已提交
483
                        tb = tb_alloc(pc);
484
                        /* don't forget to invalidate previous TB info */
B
bellard 已提交
485
                        ptb = &tb_hash[tb_hash_func(pc)];
486 487 488 489
                        T0 = 0;
                    }
                    tc_ptr = code_gen_ptr;
                    tb->tc_ptr = tc_ptr;
B
bellard 已提交
490
                    tb->cs_base = cs_base;
491
                    tb->flags = flags;
B
bellard 已提交
492
                    cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
B
bellard 已提交
493 494 495
                    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
                    
                    /* check next page if needed */
B
bellard 已提交
496
                    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
B
bellard 已提交
497
                    phys_page2 = -1;
B
bellard 已提交
498
                    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
B
bellard 已提交
499 500 501 502 503
                        phys_page2 = get_phys_addr_code(env, virt_page2);
                    }
                    tb_link_phys(tb, phys_pc, phys_page2);

                found:
504 505 506 507
                    if (tb_invalidated_flag) {
                        /* as some TB could have been invalidated because
                           of memory exceptions while generating the code, we
                           must recompute the hash index here */
B
bellard 已提交
508
                        ptb = &tb_hash[tb_hash_func(pc)];
509 510 511 512
                        while (*ptb != NULL)
                            ptb = &(*ptb)->hash_next;
                        T0 = 0;
                    }
B
bellard 已提交
513
                    /* we add the TB in the virtual pc hash table */
514 515 516
                    *ptb = tb;
                    tb->hash_next = NULL;
                    tb_link(tb);
517
                    spin_unlock(&tb_lock);
B
bellard 已提交
518
                }
519
#ifdef DEBUG_EXEC
B
bellard 已提交
520
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
521 522 523
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
524
                }
525
#endif
526
#ifdef __sparc__
527
                T0 = tmp_T0;
528
#endif	    
B
bellard 已提交
529
                /* see if we can patch the calling TB. */
B
bellard 已提交
530 531
                {
                    if (T0 != 0
532 533 534 535 536
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
                    && (tb->cflags & CF_CODE_COPY) == 
                    (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
#endif
                    ) {
537
                    spin_lock(&tb_lock);
B
bellard 已提交
538
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
B
bellard 已提交
539 540 541 542 543
#if defined(USE_CODE_COPY)
                    /* propagates the FP use info */
                    ((TranslationBlock *)(T0 & ~3))->cflags |= 
                        (tb->cflags & CF_FP_USED);
#endif
544 545
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
546
                }
547
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
548
                env->current_tb = tb;
549 550
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
551
#if defined(__sparc__)
552 553 554 555 556
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
                                     : "r" (gen_func) 
                                     : "i0", "i1", "i2", "i3", "i4", "i5");
557
#elif defined(__arm__)
558 559 560 561 562 563
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
564 565 566
#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
{
    if (!(tb->cflags & CF_CODE_COPY)) {
B
bellard 已提交
567 568 569
        if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
            save_native_fp_state(env);
        }
570 571
        gen_func();
    } else {
B
bellard 已提交
572 573 574
        if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
            restore_native_fp_state(env);
        }
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
        /* we work with native eflags */
        CC_SRC = cc_table[CC_OP].compute_all();
        CC_OP = CC_OP_EFLAGS;
        asm(".globl exec_loop\n"
            "\n"
            "debug1:\n"
            "    pushl %%ebp\n"
            "    fs movl %10, %9\n"
            "    fs movl %11, %%eax\n"
            "    andl $0x400, %%eax\n"
            "    fs orl %8, %%eax\n"
            "    pushl %%eax\n"
            "    popf\n"
            "    fs movl %%esp, %12\n"
            "    fs movl %0, %%eax\n"
            "    fs movl %1, %%ecx\n"
            "    fs movl %2, %%edx\n"
            "    fs movl %3, %%ebx\n"
            "    fs movl %4, %%esp\n"
            "    fs movl %5, %%ebp\n"
            "    fs movl %6, %%esi\n"
            "    fs movl %7, %%edi\n"
            "    fs jmp *%9\n"
            "exec_loop:\n"
            "    fs movl %%esp, %4\n"
            "    fs movl %12, %%esp\n"
            "    fs movl %%eax, %0\n"
            "    fs movl %%ecx, %1\n"
            "    fs movl %%edx, %2\n"
            "    fs movl %%ebx, %3\n"
            "    fs movl %%ebp, %5\n"
            "    fs movl %%esi, %6\n"
            "    fs movl %%edi, %7\n"
            "    pushf\n"
            "    popl %%eax\n"
            "    movl %%eax, %%ecx\n"
            "    andl $0x400, %%ecx\n"
            "    shrl $9, %%ecx\n"
            "    andl $0x8d5, %%eax\n"
            "    fs movl %%eax, %8\n"
            "    movl $1, %%eax\n"
            "    subl %%ecx, %%eax\n"
            "    fs movl %%eax, %11\n"
            "    fs movl %9, %%ebx\n" /* get T0 value */
            "    popl %%ebp\n"
            :
            : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
            "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
            "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
            "a" (gen_func),
            "m" (*(uint8_t *)offsetof(CPUState, df)),
            "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
            : "%ecx", "%edx"
            );
    }
}
B
bellard 已提交
638 639 640 641 642 643 644 645 646
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
647
#else
648
                gen_func();
B
bellard 已提交
649
#endif
B
bellard 已提交
650
                env->current_tb = NULL;
B
bellard 已提交
651 652 653
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
654 655
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
656 657 658 659
                    /* do not allow linking to another block */
                    T0 = 0;
                }
#endif
660 661
            }
        } else {
B
bellard 已提交
662
            env_to_regs();
B
bellard 已提交
663
        }
664 665
    } /* for(;;) */

B
bellard 已提交
666

B
bellard 已提交
667
#if defined(TARGET_I386)
B
bellard 已提交
668 669 670 671 672
#if defined(USE_CODE_COPY)
    if (env->native_fp_regs) {
        save_native_fp_state(env);
    }
#endif
B
bellard 已提交
673
    /* restore flags in standard format */
B
bellard 已提交
674
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
675

B
bellard 已提交
676
    /* restore global registers */
B
bellard 已提交
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
#ifdef reg_EAX
    EAX = saved_EAX;
#endif
#ifdef reg_ECX
    ECX = saved_ECX;
#endif
#ifdef reg_EDX
    EDX = saved_EDX;
#endif
#ifdef reg_EBX
    EBX = saved_EBX;
#endif
#ifdef reg_ESP
    ESP = saved_ESP;
#endif
#ifdef reg_EBP
    EBP = saved_EBP;
#endif
#ifdef reg_ESI
    ESI = saved_ESI;
#endif
#ifdef reg_EDI
    EDI = saved_EDI;
700
#endif
B
bellard 已提交
701
#elif defined(TARGET_ARM)
B
bellard 已提交
702
    env->cpsr = compute_cpsr();
B
bellard 已提交
703
    /* XXX: Save/restore host fpu exception state?.  */
704
#elif defined(TARGET_SPARC)
B
bellard 已提交
705 706 707
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
708
#elif defined(TARGET_PPC)
B
bellard 已提交
709
#elif defined(TARGET_MIPS)
B
bellard 已提交
710 711 712
#else
#error unsupported target CPU
#endif
713 714
#ifdef __sparc__
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
715
#endif
B
bellard 已提交
716 717
    T0 = saved_T0;
    T1 = saved_T1;
B
bellard 已提交
718
#if defined(reg_T2)
B
bellard 已提交
719
    T2 = saved_T2;
B
bellard 已提交
720
#endif
B
bellard 已提交
721 722 723
    env = saved_env;
    return ret;
}
B
bellard 已提交
724

725 726 727 728
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
729 730 731
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
732 733 734
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
735
#endif
736 737
}

B
bellard 已提交
738
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
739

B
bellard 已提交
740 741 742 743 744 745
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
746
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
747
        selector &= 0xffff;
748
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
B
bellard 已提交
749
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
750
    } else {
B
bellard 已提交
751
        load_seg(seg_reg, selector);
B
bellard 已提交
752
    }
B
bellard 已提交
753 754
    env = saved_env;
}
B
bellard 已提交
755

756 757 758 759 760 761 762
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
763
    helper_fsave((target_ulong)ptr, data32);
764 765 766 767 768 769 770 771 772 773 774

    env = saved_env;
}

void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
775
    helper_frstor((target_ulong)ptr, data32);
776 777 778 779

    env = saved_env;
}

B
bellard 已提交
780 781
#endif /* TARGET_I386 */

B
bellard 已提交
782 783
#if !defined(CONFIG_SOFTMMU)

784 785
#if defined(TARGET_I386)

786
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
787 788 789
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
790
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
791 792
                                    int is_write, sigset_t *old_set, 
                                    void *puc)
B
bellard 已提交
793
{
B
bellard 已提交
794 795
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
796

B
bellard 已提交
797 798
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
799
#if defined(DEBUG_SIGNAL)
800 801
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
802
#endif
803
    /* XXX: locking issue */
804
    if (is_write && page_unprotect(address, pc, puc)) {
B
bellard 已提交
805 806
        return 1;
    }
807

808
    /* see if it is an MMU fault */
B
bellard 已提交
809 810
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, 
                                   ((env->hflags & HF_CPL_MASK) == 3), 0);
811 812 813 814 815
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
816 817
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
818 819
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
820
        cpu_restore_state(tb, env, pc, puc);
821
    }
B
bellard 已提交
822
    if (ret == 1) {
823
#if 0
B
bellard 已提交
824 825
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", 
               env->eip, env->cr[2], env->error_code);
826
#endif
B
bellard 已提交
827 828 829 830 831 832
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        raise_exception_err(EXCP0E_PAGE, env->error_code);
    } else {
        /* activate soft MMU for this block */
833
        env->hflags |= HF_SOFTMMU_MASK;
834
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
835
    }
836 837 838 839
    /* never comes here */
    return 1;
}

B
bellard 已提交
840
#elif defined(TARGET_ARM)
841
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
842 843
                                    int is_write, sigset_t *old_set,
                                    void *puc)
844
{
B
bellard 已提交
845 846 847 848 849 850 851 852 853
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
854 855 856 857
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
B
bellard 已提交
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
    /* see if it is an MMU fault */
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
875
}
876 877
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
878 879
                                    int is_write, sigset_t *old_set,
                                    void *puc)
880
{
B
bellard 已提交
881 882 883 884 885 886 887 888 889
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
890
    /* XXX: locking issue */
891
    if (is_write && page_unprotect(address, pc, puc)) {
B
bellard 已提交
892 893
        return 1;
    }
B
bellard 已提交
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
    /* see if it is an MMU fault */
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
911
}
912 913
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
914 915
                                    int is_write, sigset_t *old_set,
                                    void *puc)
916 917
{
    TranslationBlock *tb;
918
    int ret;
919 920 921 922 923 924 925 926
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
927
    if (is_write && page_unprotect(address, pc, puc)) {
928 929 930
        return 1;
    }

931
    /* see if it is an MMU fault */
B
bellard 已提交
932
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
933 934 935 936 937
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

938 939 940 941 942
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
943
        cpu_restore_state(tb, env, pc, puc);
944
    }
945
    if (ret == 1) {
946
#if 0
947 948
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
949 950 951
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
952
        sigprocmask(SIG_SETMASK, old_set, NULL);
953
        do_raise_exception_err(env->exception_index, env->error_code);
954 955
    } else {
        /* activate soft MMU for this block */
956
        cpu_resume_from_signal(env, puc);
957
    }
958 959 960
    /* never comes here */
    return 1;
}
B
bellard 已提交
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1012 1013 1014
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1015

B
bellard 已提交
1016 1017
#if defined(__i386__)

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
#if defined(USE_CODE_COPY)
static void cpu_send_trap(unsigned long pc, int trap, 
                          struct ucontext *uc)
{
    TranslationBlock *tb;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, uc);
    }
    sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    raise_exception_err(trap, env->error_code);
}
#endif

B
bellard 已提交
1038 1039
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
B
bellard 已提交
1040 1041 1042
{
    struct ucontext *uc = puc;
    unsigned long pc;
1043
    int trapno;
B
bellard 已提交
1044

1045 1046
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1047 1048 1049
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1050
#endif
B
bellard 已提交
1051
    pc = uc->uc_mcontext.gregs[REG_EIP];
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
    trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
    if (trapno == 0x00 || trapno == 0x05) {
        /* send division by zero or bound exception */
        cpu_send_trap(pc, trapno, uc);
        return 1;
    } else
#endif
        return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                                 trapno == 0xe ? 
                                 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                                 &uc->uc_sigmask, puc);
B
bellard 已提交
1064 1065
}

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
#elif defined(__x86_64__)

int cpu_signal_handler(int host_signum, struct siginfo *info,
                       void *puc)
{
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? 
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1081
#elif defined(__powerpc__)
B
bellard 已提交
1082

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

B
bellard 已提交
1132
int cpu_signal_handler(int host_signum, struct siginfo *info, 
B
bellard 已提交
1133
                       void *puc)
B
bellard 已提交
1134
{
1135 1136 1137 1138
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1139
    pc = IAR_sig(uc);
1140 1141 1142
    is_write = 0;
#if 0
    /* ppc 4xx case */
1143
    if (DSISR_sig(uc) & 0x00800000)
1144 1145
        is_write = 1;
#else
1146
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1147 1148 1149
        is_write = 1;
#endif
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1150
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1151 1152
}

B
bellard 已提交
1153 1154
#elif defined(__alpha__)

B
bellard 已提交
1155
int cpu_signal_handler(int host_signum, struct siginfo *info, 
B
bellard 已提交
1156 1157 1158 1159 1160 1161 1162
                           void *puc)
{
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1163
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1180
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1181
}
1182 1183
#elif defined(__sparc__)

B
bellard 已提交
1184 1185
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
{
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
    
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1212
                             is_write, sigmask, NULL);
1213 1214 1215 1216
}

#elif defined(__arm__)

B
bellard 已提交
1217 1218
int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
{
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask);
}

B
bellard 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
#elif defined(__mc68000)

int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
{
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
1246
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1247 1248
}

B
bellard 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
# define si_flags	_sifields._sigfault._si_pad0
#endif

int cpu_signal_handler(int host_signum, struct siginfo *info, void *puc)
{
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
	  if (info->si_code && (info->si_flags & __ISR_VALID))
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
#elif defined(__s390__)

int cpu_signal_handler(int host_signum, struct siginfo *info, 
                       void *puc)
{
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1300
#else
B
bellard 已提交
1301

1302
#error host CPU specific signal handler needed
B
bellard 已提交
1303

B
bellard 已提交
1304
#endif
B
bellard 已提交
1305 1306

#endif /* !defined(CONFIG_SOFTMMU) */