translate.c 99.9 KB
Newer Older
J
j_mayer 已提交
1 2
/*
 *  Alpha emulation cpu translation for qemu.
3
 *
J
j_mayer 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2007 Jocelyn Mayer
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
J
j_mayer 已提交
18 19 20 21 22 23 24 25 26
 */

#include <stdint.h>
#include <stdlib.h>
#include <stdio.h>

#include "cpu.h"
#include "exec-all.h"
#include "disas.h"
27
#include "host-utils.h"
B
bellard 已提交
28
#include "tcg-op.h"
29
#include "qemu-common.h"
J
j_mayer 已提交
30

P
pbrook 已提交
31 32 33 34
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

35
#undef ALPHA_DEBUG_DISAS
36
#define CONFIG_SOFTFLOAT_INLINE
37 38

#ifdef ALPHA_DEBUG_DISAS
R
Richard Henderson 已提交
39
#  define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
40 41 42 43
#else
#  define LOG_DISAS(...) do { } while (0)
#endif

J
j_mayer 已提交
44 45
typedef struct DisasContext DisasContext;
struct DisasContext {
46 47
    struct TranslationBlock *tb;
    CPUAlphaState *env;
J
j_mayer 已提交
48 49 50 51 52 53
    uint64_t pc;
    int mem_idx;
#if !defined (CONFIG_USER_ONLY)
    int pal_mode;
#endif
    uint32_t amask;
54 55 56 57 58

    /* Current rounding mode for this TB.  */
    int tb_rm;
    /* Current flush-to-zero setting for this TB.  */
    int tb_ftz;
J
j_mayer 已提交
59 60
};

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
/* Return values from translate_one, indicating the state of the TB.
   Note that zero indicates that we are not exiting the TB.  */

typedef enum {
    NO_EXIT,

    /* We have emitted one or more goto_tb.  No fixup required.  */
    EXIT_GOTO_TB,

    /* We are not using a goto_tb (for whatever reason), but have updated
       the PC (for whatever reason), so there's no need to do it again on
       exiting the TB.  */
    EXIT_PC_UPDATED,

    /* We are exiting the TB, but have neither emitted a goto_tb, nor
       updated the PC for the next instruction to be executed.  */
77 78 79 80 81
    EXIT_PC_STALE,

    /* We are ending the TB with a noreturn function call, e.g. longjmp.
       No following code will be executed.  */
    EXIT_NORETURN,
82 83
} ExitStatus;

A
aurel32 已提交
84
/* global register indexes */
P
pbrook 已提交
85
static TCGv_ptr cpu_env;
A
aurel32 已提交
86
static TCGv cpu_ir[31];
A
aurel32 已提交
87
static TCGv cpu_fir[31];
A
aurel32 已提交
88
static TCGv cpu_pc;
89 90 91
static TCGv cpu_lock_addr;
static TCGv cpu_lock_st_addr;
static TCGv cpu_lock_value;
92 93 94
#ifdef CONFIG_USER_ONLY
static TCGv cpu_uniq;
#endif
A
aurel32 已提交
95

A
aurel32 已提交
96
/* register names */
A
aurel32 已提交
97
static char cpu_reg_names[10*4+21*5 + 10*5+21*6];
P
pbrook 已提交
98 99 100

#include "gen-icount.h"

101
static void alpha_translate_init(void)
P
pbrook 已提交
102
{
A
aurel32 已提交
103 104
    int i;
    char *p;
P
pbrook 已提交
105
    static int done_init = 0;
A
aurel32 已提交
106

P
pbrook 已提交
107 108
    if (done_init)
        return;
A
aurel32 已提交
109

P
pbrook 已提交
110
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
A
aurel32 已提交
111 112 113 114

    p = cpu_reg_names;
    for (i = 0; i < 31; i++) {
        sprintf(p, "ir%d", i);
P
pbrook 已提交
115 116
        cpu_ir[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                           offsetof(CPUState, ir[i]), p);
A
aurel32 已提交
117
        p += (i < 10) ? 4 : 5;
A
aurel32 已提交
118 119

        sprintf(p, "fir%d", i);
P
pbrook 已提交
120 121
        cpu_fir[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                            offsetof(CPUState, fir[i]), p);
A
aurel32 已提交
122
        p += (i < 10) ? 5 : 6;
A
aurel32 已提交
123 124
    }

P
pbrook 已提交
125 126
    cpu_pc = tcg_global_mem_new_i64(TCG_AREG0,
                                    offsetof(CPUState, pc), "pc");
A
aurel32 已提交
127

128 129 130 131 132 133 134 135 136
    cpu_lock_addr = tcg_global_mem_new_i64(TCG_AREG0,
					   offsetof(CPUState, lock_addr),
					   "lock_addr");
    cpu_lock_st_addr = tcg_global_mem_new_i64(TCG_AREG0,
					      offsetof(CPUState, lock_st_addr),
					      "lock_st_addr");
    cpu_lock_value = tcg_global_mem_new_i64(TCG_AREG0,
					    offsetof(CPUState, lock_value),
					    "lock_value");
137

138 139 140 141 142
#ifdef CONFIG_USER_ONLY
    cpu_uniq = tcg_global_mem_new_i64(TCG_AREG0,
                                      offsetof(CPUState, unique), "uniq");
#endif

A
aurel32 已提交
143
    /* register helpers */
P
pbrook 已提交
144
#define GEN_HELPER 2
A
aurel32 已提交
145 146
#include "helper.h"

P
pbrook 已提交
147 148 149
    done_init = 1;
}

150
static ExitStatus gen_excp(DisasContext *ctx, int exception, int error_code)
J
j_mayer 已提交
151
{
P
pbrook 已提交
152
    TCGv_i32 tmp1, tmp2;
153

A
aurel32 已提交
154
    tcg_gen_movi_i64(cpu_pc, ctx->pc);
155 156
    tmp1 = tcg_const_i32(exception);
    tmp2 = tcg_const_i32(error_code);
P
pbrook 已提交
157 158 159
    gen_helper_excp(tmp1, tmp2);
    tcg_temp_free_i32(tmp2);
    tcg_temp_free_i32(tmp1);
160 161

    return EXIT_NORETURN;
J
j_mayer 已提交
162 163
}

164
static inline ExitStatus gen_invalid(DisasContext *ctx)
J
j_mayer 已提交
165
{
166
    return gen_excp(ctx, EXCP_OPCDEC, 0);
J
j_mayer 已提交
167 168
}

B
Blue Swirl 已提交
169
static inline void gen_qemu_ldf(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
170
{
P
pbrook 已提交
171 172
    TCGv tmp = tcg_temp_new();
    TCGv_i32 tmp32 = tcg_temp_new_i32();
A
aurel32 已提交
173
    tcg_gen_qemu_ld32u(tmp, t1, flags);
P
pbrook 已提交
174 175 176
    tcg_gen_trunc_i64_i32(tmp32, tmp);
    gen_helper_memory_to_f(t0, tmp32);
    tcg_temp_free_i32(tmp32);
A
aurel32 已提交
177 178 179
    tcg_temp_free(tmp);
}

B
Blue Swirl 已提交
180
static inline void gen_qemu_ldg(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
181
{
P
pbrook 已提交
182
    TCGv tmp = tcg_temp_new();
A
aurel32 已提交
183
    tcg_gen_qemu_ld64(tmp, t1, flags);
P
pbrook 已提交
184
    gen_helper_memory_to_g(t0, tmp);
A
aurel32 已提交
185 186 187
    tcg_temp_free(tmp);
}

B
Blue Swirl 已提交
188
static inline void gen_qemu_lds(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
189
{
P
pbrook 已提交
190 191
    TCGv tmp = tcg_temp_new();
    TCGv_i32 tmp32 = tcg_temp_new_i32();
A
aurel32 已提交
192
    tcg_gen_qemu_ld32u(tmp, t1, flags);
P
pbrook 已提交
193 194 195
    tcg_gen_trunc_i64_i32(tmp32, tmp);
    gen_helper_memory_to_s(t0, tmp32);
    tcg_temp_free_i32(tmp32);
A
aurel32 已提交
196 197 198
    tcg_temp_free(tmp);
}

B
Blue Swirl 已提交
199
static inline void gen_qemu_ldl_l(TCGv t0, TCGv t1, int flags)
200 201
{
    tcg_gen_qemu_ld32s(t0, t1, flags);
202 203
    tcg_gen_mov_i64(cpu_lock_addr, t1);
    tcg_gen_mov_i64(cpu_lock_value, t0);
204 205
}

B
Blue Swirl 已提交
206
static inline void gen_qemu_ldq_l(TCGv t0, TCGv t1, int flags)
207 208
{
    tcg_gen_qemu_ld64(t0, t1, flags);
209 210
    tcg_gen_mov_i64(cpu_lock_addr, t1);
    tcg_gen_mov_i64(cpu_lock_value, t0);
211 212
}

B
Blue Swirl 已提交
213 214 215 216 217
static inline void gen_load_mem(DisasContext *ctx,
                                void (*tcg_gen_qemu_load)(TCGv t0, TCGv t1,
                                                          int flags),
                                int ra, int rb, int32_t disp16, int fp,
                                int clear)
218
{
219
    TCGv addr, va;
220

221 222 223 224
    /* LDQ_U with ra $31 is UNOP.  Other various loads are forms of
       prefetches, which we can treat as nops.  No worries about
       missed exceptions here.  */
    if (unlikely(ra == 31)) {
225
        return;
226
    }
227

P
pbrook 已提交
228
    addr = tcg_temp_new();
229 230
    if (rb != 31) {
        tcg_gen_addi_i64(addr, cpu_ir[rb], disp16);
231
        if (clear) {
232
            tcg_gen_andi_i64(addr, addr, ~0x7);
233
        }
234
    } else {
235
        if (clear) {
236
            disp16 &= ~0x7;
237
        }
238 239
        tcg_gen_movi_i64(addr, disp16);
    }
240 241 242 243

    va = (fp ? cpu_fir[ra] : cpu_ir[ra]);
    tcg_gen_qemu_load(va, addr, ctx->mem_idx);

244 245 246
    tcg_temp_free(addr);
}

B
Blue Swirl 已提交
247
static inline void gen_qemu_stf(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
248
{
P
pbrook 已提交
249 250 251 252
    TCGv_i32 tmp32 = tcg_temp_new_i32();
    TCGv tmp = tcg_temp_new();
    gen_helper_f_to_memory(tmp32, t0);
    tcg_gen_extu_i32_i64(tmp, tmp32);
A
aurel32 已提交
253 254
    tcg_gen_qemu_st32(tmp, t1, flags);
    tcg_temp_free(tmp);
P
pbrook 已提交
255
    tcg_temp_free_i32(tmp32);
A
aurel32 已提交
256 257
}

B
Blue Swirl 已提交
258
static inline void gen_qemu_stg(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
259
{
P
pbrook 已提交
260 261
    TCGv tmp = tcg_temp_new();
    gen_helper_g_to_memory(tmp, t0);
A
aurel32 已提交
262 263 264 265
    tcg_gen_qemu_st64(tmp, t1, flags);
    tcg_temp_free(tmp);
}

B
Blue Swirl 已提交
266
static inline void gen_qemu_sts(TCGv t0, TCGv t1, int flags)
A
aurel32 已提交
267
{
P
pbrook 已提交
268 269 270 271
    TCGv_i32 tmp32 = tcg_temp_new_i32();
    TCGv tmp = tcg_temp_new();
    gen_helper_s_to_memory(tmp32, t0);
    tcg_gen_extu_i32_i64(tmp, tmp32);
A
aurel32 已提交
272 273
    tcg_gen_qemu_st32(tmp, t1, flags);
    tcg_temp_free(tmp);
P
pbrook 已提交
274
    tcg_temp_free_i32(tmp32);
A
aurel32 已提交
275 276
}

B
Blue Swirl 已提交
277 278 279 280
static inline void gen_store_mem(DisasContext *ctx,
                                 void (*tcg_gen_qemu_store)(TCGv t0, TCGv t1,
                                                            int flags),
                                 int ra, int rb, int32_t disp16, int fp,
281
                                 int clear)
282
{
283 284 285
    TCGv addr, va;

    addr = tcg_temp_new();
286 287
    if (rb != 31) {
        tcg_gen_addi_i64(addr, cpu_ir[rb], disp16);
288
        if (clear) {
289
            tcg_gen_andi_i64(addr, addr, ~0x7);
290
        }
291
    } else {
292
        if (clear) {
293
            disp16 &= ~0x7;
294
        }
295 296
        tcg_gen_movi_i64(addr, disp16);
    }
297 298 299

    if (ra == 31) {
        va = tcg_const_i64(0);
A
aurel32 已提交
300
    } else {
301
        va = (fp ? cpu_fir[ra] : cpu_ir[ra]);
302
    }
303 304
    tcg_gen_qemu_store(va, addr, ctx->mem_idx);

305
    tcg_temp_free(addr);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
    if (ra == 31) {
        tcg_temp_free(va);
    }
}

static ExitStatus gen_store_conditional(DisasContext *ctx, int ra, int rb,
                                        int32_t disp16, int quad)
{
    TCGv addr;

    if (ra == 31) {
        /* ??? Don't bother storing anything.  The user can't tell
           the difference, since the zero register always reads zero.  */
        return NO_EXIT;
    }

#if defined(CONFIG_USER_ONLY)
    addr = cpu_lock_st_addr;
#else
    addr = tcg_local_new();
#endif

    if (rb != 31) {
        tcg_gen_addi_i64(addr, cpu_ir[rb], disp16);
    } else {
        tcg_gen_movi_i64(addr, disp16);
    }

#if defined(CONFIG_USER_ONLY)
    /* ??? This is handled via a complicated version of compare-and-swap
       in the cpu_loop.  Hopefully one day we'll have a real CAS opcode
       in TCG so that this isn't necessary.  */
    return gen_excp(ctx, quad ? EXCP_STQ_C : EXCP_STL_C, ra);
#else
    /* ??? In system mode we are never multi-threaded, so CAS can be
       implemented via a non-atomic load-compare-store sequence.  */
    {
        int lab_fail, lab_done;
        TCGv val;

        lab_fail = gen_new_label();
        lab_done = gen_new_label();
        tcg_gen_brcond(TCG_COND_NE, addr, cpu_lock_addr, lab_fail);

        val = tcg_temp_new();
        if (quad) {
            tcg_gen_qemu_ld64(val, addr, ctx->mem_idx);
        } else {
            tcg_gen_qemu_ld32s(val, addr, ctx->mem_idx);
        }
        tcg_gen_brcond(TCG_COND_NE, val, cpu_lock_value, lab_fail);

        if (quad) {
            tcg_gen_qemu_st64(cpu_ir[ra], addr, ctx->mem_idx);
        } else {
            tcg_gen_qemu_st32(cpu_ir[ra], addr, ctx->mem_idx);
        }
        tcg_gen_movi_i64(cpu_ir[ra], 1);
        tcg_gen_br(lab_done);

        gen_set_label(lab_fail);
        tcg_gen_movi_i64(cpu_ir[ra], 0);

        gen_set_label(lab_done);
        tcg_gen_movi_i64(cpu_lock_addr, -1);

        tcg_temp_free(addr);
        return NO_EXIT;
    }
#endif
376 377
}

378
static int use_goto_tb(DisasContext *ctx, uint64_t dest)
J
j_mayer 已提交
379
{
380 381 382 383 384 385
    /* Check for the dest on the same page as the start of the TB.  We
       also want to suppress goto_tb in the case of single-steping and IO.  */
    return (((ctx->tb->pc ^ dest) & TARGET_PAGE_MASK) == 0
            && !ctx->env->singlestep_enabled
            && !(ctx->tb->cflags & CF_LAST_IO));
}
386

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static ExitStatus gen_bdirect(DisasContext *ctx, int ra, int32_t disp)
{
    uint64_t dest = ctx->pc + (disp << 2);

    if (ra != 31) {
        tcg_gen_movi_i64(cpu_ir[ra], ctx->pc);
    }

    /* Notice branch-to-next; used to initialize RA with the PC.  */
    if (disp == 0) {
        return 0;
    } else if (use_goto_tb(ctx, dest)) {
        tcg_gen_goto_tb(0);
        tcg_gen_movi_i64(cpu_pc, dest);
        tcg_gen_exit_tb((long)ctx->tb);
        return EXIT_GOTO_TB;
    } else {
        tcg_gen_movi_i64(cpu_pc, dest);
        return EXIT_PC_UPDATED;
    }
407 408
}

409 410
static ExitStatus gen_bcond_internal(DisasContext *ctx, TCGCond cond,
                                     TCGv cmp, int32_t disp)
411
{
412
    uint64_t dest = ctx->pc + (disp << 2);
413
    int lab_true = gen_new_label();
A
aurel32 已提交
414

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
    if (use_goto_tb(ctx, dest)) {
        tcg_gen_brcondi_i64(cond, cmp, 0, lab_true);

        tcg_gen_goto_tb(0);
        tcg_gen_movi_i64(cpu_pc, ctx->pc);
        tcg_gen_exit_tb((long)ctx->tb);

        gen_set_label(lab_true);
        tcg_gen_goto_tb(1);
        tcg_gen_movi_i64(cpu_pc, dest);
        tcg_gen_exit_tb((long)ctx->tb + 1);

        return EXIT_GOTO_TB;
    } else {
        int lab_over = gen_new_label();

        /* ??? Consider using either
             movi pc, next
             addi tmp, pc, disp
             movcond pc, cond, 0, tmp, pc
           or
             setcond tmp, cond, 0
             movi pc, next
             neg tmp, tmp
             andi tmp, tmp, disp
             add pc, pc, tmp
           The current diamond subgraph surely isn't efficient.  */

        tcg_gen_brcondi_i64(cond, cmp, 0, lab_true);
        tcg_gen_movi_i64(cpu_pc, ctx->pc);
        tcg_gen_br(lab_over);
        gen_set_label(lab_true);
        tcg_gen_movi_i64(cpu_pc, dest);
        gen_set_label(lab_over);

        return EXIT_PC_UPDATED;
    }
}

static ExitStatus gen_bcond(DisasContext *ctx, TCGCond cond, int ra,
                            int32_t disp, int mask)
{
    TCGv cmp_tmp;

    if (unlikely(ra == 31)) {
        cmp_tmp = tcg_const_i64(0);
    } else {
        cmp_tmp = tcg_temp_new();
A
aurel32 已提交
463
        if (mask) {
464
            tcg_gen_andi_i64(cmp_tmp, cpu_ir[ra], 1);
465
        } else {
466
            tcg_gen_mov_i64(cmp_tmp, cpu_ir[ra]);
467
        }
A
aurel32 已提交
468
    }
469 470

    return gen_bcond_internal(ctx, cond, cmp_tmp, disp);
J
j_mayer 已提交
471 472
}

473
/* Fold -0.0 for comparison with COND.  */
474

475
static void gen_fold_mzero(TCGCond cond, TCGv dest, TCGv src)
J
j_mayer 已提交
476
{
477
    uint64_t mzero = 1ull << 63;
A
aurel32 已提交
478

479 480 481 482
    switch (cond) {
    case TCG_COND_LE:
    case TCG_COND_GT:
        /* For <= or >, the -0.0 value directly compares the way we want.  */
483
        tcg_gen_mov_i64(dest, src);
P
pbrook 已提交
484
        break;
485 486 487 488

    case TCG_COND_EQ:
    case TCG_COND_NE:
        /* For == or !=, we can simply mask off the sign bit and compare.  */
489
        tcg_gen_andi_i64(dest, src, mzero - 1);
P
pbrook 已提交
490
        break;
491 492 493

    case TCG_COND_GE:
    case TCG_COND_LT:
494 495 496 497
        /* For >= or <, map -0.0 to +0.0 via comparison and mask.  */
        tcg_gen_setcondi_i64(TCG_COND_NE, dest, src, mzero);
        tcg_gen_neg_i64(dest, dest);
        tcg_gen_and_i64(dest, dest, src);
P
pbrook 已提交
498
        break;
499

P
pbrook 已提交
500 501
    default:
        abort();
A
aurel32 已提交
502
    }
503 504
}

505 506
static ExitStatus gen_fbcond(DisasContext *ctx, TCGCond cond, int ra,
                             int32_t disp)
507
{
508
    TCGv cmp_tmp;
509 510 511 512

    if (unlikely(ra == 31)) {
        /* Very uncommon case, but easier to optimize it to an integer
           comparison than continuing with the floating point comparison.  */
513
        return gen_bcond(ctx, cond, ra, disp, 0);
514 515
    }

516 517 518
    cmp_tmp = tcg_temp_new();
    gen_fold_mzero(cond, cmp_tmp, cpu_fir[ra]);
    return gen_bcond_internal(ctx, cond, cmp_tmp, disp);
J
j_mayer 已提交
519 520
}

521
static void gen_cmov(TCGCond cond, int ra, int rb, int rc,
522
                     int islit, uint8_t lit, int mask)
J
j_mayer 已提交
523
{
524
    TCGCond inv_cond = tcg_invert_cond(cond);
A
aurel32 已提交
525 526 527 528 529 530 531 532 533
    int l1;

    if (unlikely(rc == 31))
        return;

    l1 = gen_new_label();

    if (ra != 31) {
        if (mask) {
P
pbrook 已提交
534
            TCGv tmp = tcg_temp_new();
A
aurel32 已提交
535 536 537 538 539 540 541 542 543 544 545 546
            tcg_gen_andi_i64(tmp, cpu_ir[ra], 1);
            tcg_gen_brcondi_i64(inv_cond, tmp, 0, l1);
            tcg_temp_free(tmp);
        } else
            tcg_gen_brcondi_i64(inv_cond, cpu_ir[ra], 0, l1);
    } else {
        /* Very uncommon case - Do not bother to optimize.  */
        TCGv tmp = tcg_const_i64(0);
        tcg_gen_brcondi_i64(inv_cond, tmp, 0, l1);
        tcg_temp_free(tmp);
    }

J
j_mayer 已提交
547
    if (islit)
A
aurel32 已提交
548
        tcg_gen_movi_i64(cpu_ir[rc], lit);
J
j_mayer 已提交
549
    else
550
        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
A
aurel32 已提交
551
    gen_set_label(l1);
J
j_mayer 已提交
552 553
}

554
static void gen_fcmov(TCGCond cond, int ra, int rb, int rc)
555
{
556
    TCGv cmp_tmp;
557 558
    int l1;

559
    if (unlikely(rc == 31)) {
560
        return;
561 562 563
    }

    cmp_tmp = tcg_temp_new();
564
    if (unlikely(ra == 31)) {
565 566 567
        tcg_gen_movi_i64(cmp_tmp, 0);
    } else {
        gen_fold_mzero(cond, cmp_tmp, cpu_fir[ra]);
568 569 570
    }

    l1 = gen_new_label();
571 572
    tcg_gen_brcondi_i64(tcg_invert_cond(cond), cmp_tmp, 0, l1);
    tcg_temp_free(cmp_tmp);
573 574 575 576 577 578 579 580

    if (rb != 31)
        tcg_gen_mov_i64(cpu_fir[rc], cpu_fir[rb]);
    else
        tcg_gen_movi_i64(cpu_fir[rc], 0);
    gen_set_label(l1);
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
#define QUAL_RM_N       0x080   /* Round mode nearest even */
#define QUAL_RM_C       0x000   /* Round mode chopped */
#define QUAL_RM_M       0x040   /* Round mode minus infinity */
#define QUAL_RM_D       0x0c0   /* Round mode dynamic */
#define QUAL_RM_MASK    0x0c0

#define QUAL_U          0x100   /* Underflow enable (fp output) */
#define QUAL_V          0x100   /* Overflow enable (int output) */
#define QUAL_S          0x400   /* Software completion enable */
#define QUAL_I          0x200   /* Inexact detection enable */

static void gen_qual_roundmode(DisasContext *ctx, int fn11)
{
    TCGv_i32 tmp;

    fn11 &= QUAL_RM_MASK;
    if (fn11 == ctx->tb_rm) {
        return;
    }
    ctx->tb_rm = fn11;

    tmp = tcg_temp_new_i32();
    switch (fn11) {
    case QUAL_RM_N:
        tcg_gen_movi_i32(tmp, float_round_nearest_even);
        break;
    case QUAL_RM_C:
        tcg_gen_movi_i32(tmp, float_round_to_zero);
        break;
    case QUAL_RM_M:
        tcg_gen_movi_i32(tmp, float_round_down);
        break;
    case QUAL_RM_D:
        tcg_gen_ld8u_i32(tmp, cpu_env, offsetof(CPUState, fpcr_dyn_round));
        break;
    }

#if defined(CONFIG_SOFTFLOAT_INLINE)
    /* ??? The "softfloat.h" interface is to call set_float_rounding_mode.
       With CONFIG_SOFTFLOAT that expands to an out-of-line call that just
       sets the one field.  */
    tcg_gen_st8_i32(tmp, cpu_env,
                    offsetof(CPUState, fp_status.float_rounding_mode));
#else
    gen_helper_setroundmode(tmp);
#endif

    tcg_temp_free_i32(tmp);
}

static void gen_qual_flushzero(DisasContext *ctx, int fn11)
{
    TCGv_i32 tmp;

    fn11 &= QUAL_U;
    if (fn11 == ctx->tb_ftz) {
        return;
    }
    ctx->tb_ftz = fn11;

    tmp = tcg_temp_new_i32();
    if (fn11) {
        /* Underflow is enabled, use the FPCR setting.  */
        tcg_gen_ld8u_i32(tmp, cpu_env, offsetof(CPUState, fpcr_flush_to_zero));
    } else {
        /* Underflow is disabled, force flush-to-zero.  */
        tcg_gen_movi_i32(tmp, 1);
    }

#if defined(CONFIG_SOFTFLOAT_INLINE)
    tcg_gen_st8_i32(tmp, cpu_env,
                    offsetof(CPUState, fp_status.flush_to_zero));
#else
    gen_helper_setflushzero(tmp);
#endif

    tcg_temp_free_i32(tmp);
}

static TCGv gen_ieee_input(int reg, int fn11, int is_cmp)
{
    TCGv val = tcg_temp_new();
    if (reg == 31) {
        tcg_gen_movi_i64(val, 0);
    } else if (fn11 & QUAL_S) {
        gen_helper_ieee_input_s(val, cpu_fir[reg]);
    } else if (is_cmp) {
        gen_helper_ieee_input_cmp(val, cpu_fir[reg]);
    } else {
        gen_helper_ieee_input(val, cpu_fir[reg]);
    }
    return val;
}

static void gen_fp_exc_clear(void)
{
#if defined(CONFIG_SOFTFLOAT_INLINE)
    TCGv_i32 zero = tcg_const_i32(0);
    tcg_gen_st8_i32(zero, cpu_env,
                    offsetof(CPUState, fp_status.float_exception_flags));
    tcg_temp_free_i32(zero);
#else
    gen_helper_fp_exc_clear();
#endif
}

static void gen_fp_exc_raise_ignore(int rc, int fn11, int ignore)
{
    /* ??? We ought to be able to do something with imprecise exceptions.
       E.g. notice we're still in the trap shadow of something within the
       TB and do not generate the code to signal the exception; end the TB
       when an exception is forced to arrive, either by consumption of a
       register value or TRAPB or EXCB.  */
    TCGv_i32 exc = tcg_temp_new_i32();
    TCGv_i32 reg;

#if defined(CONFIG_SOFTFLOAT_INLINE)
    tcg_gen_ld8u_i32(exc, cpu_env,
                     offsetof(CPUState, fp_status.float_exception_flags));
#else
    gen_helper_fp_exc_get(exc);
#endif

    if (ignore) {
        tcg_gen_andi_i32(exc, exc, ~ignore);
    }

    /* ??? Pass in the regno of the destination so that the helper can
       set EXC_MASK, which contains a bitmask of destination registers
       that have caused arithmetic traps.  A simple userspace emulation
       does not require this.  We do need it for a guest kernel's entArith,
       or if we were to do something clever with imprecise exceptions.  */
    reg = tcg_const_i32(rc + 32);

    if (fn11 & QUAL_S) {
        gen_helper_fp_exc_raise_s(exc, reg);
    } else {
        gen_helper_fp_exc_raise(exc, reg);
    }

    tcg_temp_free_i32(reg);
    tcg_temp_free_i32(exc);
}

static inline void gen_fp_exc_raise(int rc, int fn11)
{
    gen_fp_exc_raise_ignore(rc, fn11, fn11 & QUAL_I ? 0 : float_flag_inexact);
J
j_mayer 已提交
728
}
729

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
static void gen_fcvtlq(int rb, int rc)
{
    if (unlikely(rc == 31)) {
        return;
    }
    if (unlikely(rb == 31)) {
        tcg_gen_movi_i64(cpu_fir[rc], 0);
    } else {
        TCGv tmp = tcg_temp_new();

        /* The arithmetic right shift here, plus the sign-extended mask below
           yields a sign-extended result without an explicit ext32s_i64.  */
        tcg_gen_sari_i64(tmp, cpu_fir[rb], 32);
        tcg_gen_shri_i64(cpu_fir[rc], cpu_fir[rb], 29);
        tcg_gen_andi_i64(tmp, tmp, (int32_t)0xc0000000);
        tcg_gen_andi_i64(cpu_fir[rc], cpu_fir[rc], 0x3fffffff);
        tcg_gen_or_i64(cpu_fir[rc], cpu_fir[rc], tmp);

        tcg_temp_free(tmp);
    }
}

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
static void gen_fcvtql(int rb, int rc)
{
    if (unlikely(rc == 31)) {
        return;
    }
    if (unlikely(rb == 31)) {
        tcg_gen_movi_i64(cpu_fir[rc], 0);
    } else {
        TCGv tmp = tcg_temp_new();

        tcg_gen_andi_i64(tmp, cpu_fir[rb], 0xC0000000);
        tcg_gen_andi_i64(cpu_fir[rc], cpu_fir[rb], 0x3FFFFFFF);
        tcg_gen_shli_i64(tmp, tmp, 32);
        tcg_gen_shli_i64(cpu_fir[rc], cpu_fir[rc], 29);
        tcg_gen_or_i64(cpu_fir[rc], cpu_fir[rc], tmp);

        tcg_temp_free(tmp);
    }
}

static void gen_fcvtql_v(DisasContext *ctx, int rb, int rc)
{
    if (rb != 31) {
        int lab = gen_new_label();
        TCGv tmp = tcg_temp_new();

        tcg_gen_ext32s_i64(tmp, cpu_fir[rb]);
        tcg_gen_brcond_i64(TCG_COND_EQ, tmp, cpu_fir[rb], lab);
        gen_excp(ctx, EXCP_ARITH, EXC_M_IOV);

        gen_set_label(lab);
    }
    gen_fcvtql(rb, rc);
}

787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
#define FARITH2(name)                                   \
static inline void glue(gen_f, name)(int rb, int rc)    \
{                                                       \
    if (unlikely(rc == 31)) {                           \
        return;                                         \
    }                                                   \
    if (rb != 31) {                                     \
        gen_helper_ ## name (cpu_fir[rc], cpu_fir[rb]); \
    } else {						\
        TCGv tmp = tcg_const_i64(0);                    \
        gen_helper_ ## name (cpu_fir[rc], tmp);         \
        tcg_temp_free(tmp);                             \
    }                                                   \
}

/* ??? VAX instruction qualifiers ignored.  */
P
pbrook 已提交
803 804 805 806 807 808
FARITH2(sqrtf)
FARITH2(sqrtg)
FARITH2(cvtgf)
FARITH2(cvtgq)
FARITH2(cvtqf)
FARITH2(cvtqg)
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

static void gen_ieee_arith2(DisasContext *ctx, void (*helper)(TCGv, TCGv),
                            int rb, int rc, int fn11)
{
    TCGv vb;

    /* ??? This is wrong: the instruction is not a nop, it still may
       raise exceptions.  */
    if (unlikely(rc == 31)) {
        return;
    }

    gen_qual_roundmode(ctx, fn11);
    gen_qual_flushzero(ctx, fn11);
    gen_fp_exc_clear();

    vb = gen_ieee_input(rb, fn11, 0);
    helper(cpu_fir[rc], vb);
    tcg_temp_free(vb);

    gen_fp_exc_raise(rc, fn11);
}

#define IEEE_ARITH2(name)                                       \
static inline void glue(gen_f, name)(DisasContext *ctx,         \
                                     int rb, int rc, int fn11)  \
{                                                               \
    gen_ieee_arith2(ctx, gen_helper_##name, rb, rc, fn11);      \
}
IEEE_ARITH2(sqrts)
IEEE_ARITH2(sqrtt)
IEEE_ARITH2(cvtst)
IEEE_ARITH2(cvtts)

static void gen_fcvttq(DisasContext *ctx, int rb, int rc, int fn11)
{
    TCGv vb;
    int ignore = 0;

    /* ??? This is wrong: the instruction is not a nop, it still may
       raise exceptions.  */
    if (unlikely(rc == 31)) {
        return;
    }

    /* No need to set flushzero, since we have an integer output.  */
    gen_fp_exc_clear();
    vb = gen_ieee_input(rb, fn11, 0);

    /* Almost all integer conversions use cropped rounding, and most
       also do not have integer overflow enabled.  Special case that.  */
    switch (fn11) {
    case QUAL_RM_C:
        gen_helper_cvttq_c(cpu_fir[rc], vb);
        break;
    case QUAL_V | QUAL_RM_C:
    case QUAL_S | QUAL_V | QUAL_RM_C:
        ignore = float_flag_inexact;
        /* FALLTHRU */
    case QUAL_S | QUAL_V | QUAL_I | QUAL_RM_C:
        gen_helper_cvttq_svic(cpu_fir[rc], vb);
        break;
    default:
        gen_qual_roundmode(ctx, fn11);
        gen_helper_cvttq(cpu_fir[rc], vb);
        ignore |= (fn11 & QUAL_V ? 0 : float_flag_overflow);
        ignore |= (fn11 & QUAL_I ? 0 : float_flag_inexact);
        break;
    }
    tcg_temp_free(vb);

    gen_fp_exc_raise_ignore(rc, fn11, ignore);
J
j_mayer 已提交
881 882
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
static void gen_ieee_intcvt(DisasContext *ctx, void (*helper)(TCGv, TCGv),
			    int rb, int rc, int fn11)
{
    TCGv vb;

    /* ??? This is wrong: the instruction is not a nop, it still may
       raise exceptions.  */
    if (unlikely(rc == 31)) {
        return;
    }

    gen_qual_roundmode(ctx, fn11);

    if (rb == 31) {
        vb = tcg_const_i64(0);
    } else {
        vb = cpu_fir[rb];
    }

    /* The only exception that can be raised by integer conversion
       is inexact.  Thus we only need to worry about exceptions when
       inexact handling is requested.  */
    if (fn11 & QUAL_I) {
        gen_fp_exc_clear();
        helper(cpu_fir[rc], vb);
        gen_fp_exc_raise(rc, fn11);
    } else {
        helper(cpu_fir[rc], vb);
    }

    if (rb == 31) {
        tcg_temp_free(vb);
    }
}

#define IEEE_INTCVT(name)                                       \
static inline void glue(gen_f, name)(DisasContext *ctx,         \
                                     int rb, int rc, int fn11)  \
{                                                               \
    gen_ieee_intcvt(ctx, gen_helper_##name, rb, rc, fn11);      \
}
IEEE_INTCVT(cvtqs)
IEEE_INTCVT(cvtqt)

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
static void gen_cpys_internal(int ra, int rb, int rc, int inv_a, uint64_t mask)
{
    TCGv va, vb, vmask;
    int za = 0, zb = 0;

    if (unlikely(rc == 31)) {
        return;
    }

    vmask = tcg_const_i64(mask);

    TCGV_UNUSED_I64(va);
    if (ra == 31) {
        if (inv_a) {
            va = vmask;
        } else {
            za = 1;
        }
    } else {
        va = tcg_temp_new_i64();
        tcg_gen_mov_i64(va, cpu_fir[ra]);
        if (inv_a) {
            tcg_gen_andc_i64(va, vmask, va);
        } else {
            tcg_gen_and_i64(va, va, vmask);
        }
    }

    TCGV_UNUSED_I64(vb);
    if (rb == 31) {
        zb = 1;
    } else {
        vb = tcg_temp_new_i64();
        tcg_gen_andc_i64(vb, cpu_fir[rb], vmask);
    }

    switch (za << 1 | zb) {
    case 0 | 0:
        tcg_gen_or_i64(cpu_fir[rc], va, vb);
        break;
    case 0 | 1:
        tcg_gen_mov_i64(cpu_fir[rc], va);
        break;
    case 2 | 0:
        tcg_gen_mov_i64(cpu_fir[rc], vb);
        break;
    case 2 | 1:
        tcg_gen_movi_i64(cpu_fir[rc], 0);
        break;
    }

    tcg_temp_free(vmask);
    if (ra != 31) {
        tcg_temp_free(va);
    }
    if (rb != 31) {
        tcg_temp_free(vb);
    }
}

static inline void gen_fcpys(int ra, int rb, int rc)
{
    gen_cpys_internal(ra, rb, rc, 0, 0x8000000000000000ULL);
}

static inline void gen_fcpysn(int ra, int rb, int rc)
{
    gen_cpys_internal(ra, rb, rc, 1, 0x8000000000000000ULL);
}

static inline void gen_fcpyse(int ra, int rb, int rc)
{
    gen_cpys_internal(ra, rb, rc, 0, 0xFFF0000000000000ULL);
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
#define FARITH3(name)                                           \
static inline void glue(gen_f, name)(int ra, int rb, int rc)    \
{                                                               \
    TCGv va, vb;                                                \
                                                                \
    if (unlikely(rc == 31)) {                                   \
        return;                                                 \
    }                                                           \
    if (ra == 31) {                                             \
        va = tcg_const_i64(0);                                  \
    } else {                                                    \
        va = cpu_fir[ra];                                       \
    }                                                           \
    if (rb == 31) {                                             \
        vb = tcg_const_i64(0);                                  \
    } else {                                                    \
        vb = cpu_fir[rb];                                       \
    }                                                           \
                                                                \
    gen_helper_ ## name (cpu_fir[rc], va, vb);                  \
                                                                \
    if (ra == 31) {                                             \
        tcg_temp_free(va);                                      \
    }                                                           \
    if (rb == 31) {                                             \
        tcg_temp_free(vb);                                      \
    }                                                           \
}

/* ??? VAX instruction qualifiers ignored.  */
P
pbrook 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
FARITH3(addf)
FARITH3(subf)
FARITH3(mulf)
FARITH3(divf)
FARITH3(addg)
FARITH3(subg)
FARITH3(mulg)
FARITH3(divg)
FARITH3(cmpgeq)
FARITH3(cmpglt)
FARITH3(cmpgle)
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116

static void gen_ieee_arith3(DisasContext *ctx,
                            void (*helper)(TCGv, TCGv, TCGv),
                            int ra, int rb, int rc, int fn11)
{
    TCGv va, vb;

    /* ??? This is wrong: the instruction is not a nop, it still may
       raise exceptions.  */
    if (unlikely(rc == 31)) {
        return;
    }

    gen_qual_roundmode(ctx, fn11);
    gen_qual_flushzero(ctx, fn11);
    gen_fp_exc_clear();

    va = gen_ieee_input(ra, fn11, 0);
    vb = gen_ieee_input(rb, fn11, 0);
    helper(cpu_fir[rc], va, vb);
    tcg_temp_free(va);
    tcg_temp_free(vb);

    gen_fp_exc_raise(rc, fn11);
}

#define IEEE_ARITH3(name)                                               \
static inline void glue(gen_f, name)(DisasContext *ctx,                 \
                                     int ra, int rb, int rc, int fn11)  \
{                                                                       \
    gen_ieee_arith3(ctx, gen_helper_##name, ra, rb, rc, fn11);          \
}
IEEE_ARITH3(adds)
IEEE_ARITH3(subs)
IEEE_ARITH3(muls)
IEEE_ARITH3(divs)
IEEE_ARITH3(addt)
IEEE_ARITH3(subt)
IEEE_ARITH3(mult)
IEEE_ARITH3(divt)

static void gen_ieee_compare(DisasContext *ctx,
                             void (*helper)(TCGv, TCGv, TCGv),
                             int ra, int rb, int rc, int fn11)
{
    TCGv va, vb;

    /* ??? This is wrong: the instruction is not a nop, it still may
       raise exceptions.  */
    if (unlikely(rc == 31)) {
        return;
    }

    gen_fp_exc_clear();

    va = gen_ieee_input(ra, fn11, 1);
    vb = gen_ieee_input(rb, fn11, 1);
    helper(cpu_fir[rc], va, vb);
    tcg_temp_free(va);
    tcg_temp_free(vb);

    gen_fp_exc_raise(rc, fn11);
}

#define IEEE_CMP3(name)                                                 \
static inline void glue(gen_f, name)(DisasContext *ctx,                 \
                                     int ra, int rb, int rc, int fn11)  \
{                                                                       \
    gen_ieee_compare(ctx, gen_helper_##name, ra, rb, rc, fn11);         \
}
IEEE_CMP3(cmptun)
IEEE_CMP3(cmpteq)
IEEE_CMP3(cmptlt)
IEEE_CMP3(cmptle)
P
pbrook 已提交
1117

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static inline uint64_t zapnot_mask(uint8_t lit)
{
    uint64_t mask = 0;
    int i;

    for (i = 0; i < 8; ++i) {
        if ((lit >> i) & 1)
            mask |= 0xffull << (i * 8);
    }
    return mask;
}

1130 1131 1132
/* Implement zapnot with an immediate operand, which expands to some
   form of immediate AND.  This is a basic building block in the
   definition of many of the other byte manipulation instructions.  */
1133
static void gen_zapnoti(TCGv dest, TCGv src, uint8_t lit)
1134 1135 1136
{
    switch (lit) {
    case 0x00:
1137
        tcg_gen_movi_i64(dest, 0);
1138 1139
        break;
    case 0x01:
1140
        tcg_gen_ext8u_i64(dest, src);
1141 1142
        break;
    case 0x03:
1143
        tcg_gen_ext16u_i64(dest, src);
1144 1145
        break;
    case 0x0f:
1146
        tcg_gen_ext32u_i64(dest, src);
1147 1148
        break;
    case 0xff:
1149
        tcg_gen_mov_i64(dest, src);
1150 1151
        break;
    default:
1152
        tcg_gen_andi_i64 (dest, src, zapnot_mask (lit));
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
        break;
    }
}

static inline void gen_zapnot(int ra, int rb, int rc, int islit, uint8_t lit)
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else if (islit)
1164
        gen_zapnoti(cpu_ir[rc], cpu_ir[ra], lit);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
    else
        gen_helper_zapnot (cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
}

static inline void gen_zap(int ra, int rb, int rc, int islit, uint8_t lit)
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else if (islit)
1176
        gen_zapnoti(cpu_ir[rc], cpu_ir[ra], ~lit);
1177 1178 1179 1180 1181
    else
        gen_helper_zap (cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
}


1182
/* EXTWH, EXTLH, EXTQH */
1183 1184
static void gen_ext_h(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
1185 1186 1187
{
    if (unlikely(rc == 31))
        return;
1188 1189 1190
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else {
1191
        if (islit) {
1192 1193
            lit = (64 - (lit & 7) * 8) & 0x3f;
            tcg_gen_shli_i64(cpu_ir[rc], cpu_ir[ra], lit);
A
aurel32 已提交
1194
        } else {
1195
            TCGv tmp1 = tcg_temp_new();
1196 1197
            tcg_gen_andi_i64(tmp1, cpu_ir[rb], 7);
            tcg_gen_shli_i64(tmp1, tmp1, 3);
1198 1199
            tcg_gen_neg_i64(tmp1, tmp1);
            tcg_gen_andi_i64(tmp1, tmp1, 0x3f);
1200
            tcg_gen_shl_i64(cpu_ir[rc], cpu_ir[ra], tmp1);
1201
            tcg_temp_free(tmp1);
1202
        }
1203
        gen_zapnoti(cpu_ir[rc], cpu_ir[rc], byte_mask);
1204
    }
1205 1206
}

1207
/* EXTBL, EXTWL, EXTLL, EXTQL */
1208 1209
static void gen_ext_l(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
1210 1211 1212
{
    if (unlikely(rc == 31))
        return;
1213 1214 1215
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else {
1216
        if (islit) {
1217
            tcg_gen_shri_i64(cpu_ir[rc], cpu_ir[ra], (lit & 7) * 8);
1218
        } else {
P
pbrook 已提交
1219
            TCGv tmp = tcg_temp_new();
1220 1221
            tcg_gen_andi_i64(tmp, cpu_ir[rb], 7);
            tcg_gen_shli_i64(tmp, tmp, 3);
1222
            tcg_gen_shr_i64(cpu_ir[rc], cpu_ir[ra], tmp);
1223
            tcg_temp_free(tmp);
A
aurel32 已提交
1224
        }
1225 1226 1227 1228
        gen_zapnoti(cpu_ir[rc], cpu_ir[rc], byte_mask);
    }
}

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
/* INSWH, INSLH, INSQH */
static void gen_ins_h(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31) || (islit && (lit & 7) == 0))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else {
        TCGv tmp = tcg_temp_new();

        /* The instruction description has us left-shift the byte mask
           and extract bits <15:8> and apply that zap at the end.  This
           is equivalent to simply performing the zap first and shifting
           afterward.  */
        gen_zapnoti (tmp, cpu_ir[ra], byte_mask);

        if (islit) {
            /* Note that we have handled the lit==0 case above.  */
            tcg_gen_shri_i64 (cpu_ir[rc], tmp, 64 - (lit & 7) * 8);
        } else {
            TCGv shift = tcg_temp_new();

            /* If (B & 7) == 0, we need to shift by 64 and leave a zero.
               Do this portably by splitting the shift into two parts:
               shift_count-1 and 1.  Arrange for the -1 by using
               ones-complement instead of twos-complement in the negation:
               ~((B & 7) * 8) & 63.  */

            tcg_gen_andi_i64(shift, cpu_ir[rb], 7);
            tcg_gen_shli_i64(shift, shift, 3);
            tcg_gen_not_i64(shift, shift);
            tcg_gen_andi_i64(shift, shift, 0x3f);

            tcg_gen_shr_i64(cpu_ir[rc], tmp, shift);
            tcg_gen_shri_i64(cpu_ir[rc], cpu_ir[rc], 1);
            tcg_temp_free(shift);
        }
        tcg_temp_free(tmp);
    }
}

1271
/* INSBL, INSWL, INSLL, INSQL */
1272 1273
static void gen_ins_l(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else {
        TCGv tmp = tcg_temp_new();

        /* The instruction description has us left-shift the byte mask
           the same number of byte slots as the data and apply the zap
           at the end.  This is equivalent to simply performing the zap
           first and shifting afterward.  */
        gen_zapnoti (tmp, cpu_ir[ra], byte_mask);

        if (islit) {
            tcg_gen_shli_i64(cpu_ir[rc], tmp, (lit & 7) * 8);
        } else {
            TCGv shift = tcg_temp_new();
            tcg_gen_andi_i64(shift, cpu_ir[rb], 7);
            tcg_gen_shli_i64(shift, shift, 3);
            tcg_gen_shl_i64(cpu_ir[rc], tmp, shift);
            tcg_temp_free(shift);
        }
        tcg_temp_free(tmp);
1298
    }
1299 1300
}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
/* MSKWH, MSKLH, MSKQH */
static void gen_msk_h(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else if (islit) {
        gen_zapnoti (cpu_ir[rc], cpu_ir[ra], ~((byte_mask << (lit & 7)) >> 8));
    } else {
        TCGv shift = tcg_temp_new();
        TCGv mask = tcg_temp_new();

        /* The instruction description is as above, where the byte_mask
           is shifted left, and then we extract bits <15:8>.  This can be
           emulated with a right-shift on the expanded byte mask.  This
           requires extra care because for an input <2:0> == 0 we need a
           shift of 64 bits in order to generate a zero.  This is done by
           splitting the shift into two parts, the variable shift - 1
           followed by a constant 1 shift.  The code we expand below is
           equivalent to ~((B & 7) * 8) & 63.  */

        tcg_gen_andi_i64(shift, cpu_ir[rb], 7);
        tcg_gen_shli_i64(shift, shift, 3);
        tcg_gen_not_i64(shift, shift);
        tcg_gen_andi_i64(shift, shift, 0x3f);
        tcg_gen_movi_i64(mask, zapnot_mask (byte_mask));
        tcg_gen_shr_i64(mask, mask, shift);
        tcg_gen_shri_i64(mask, mask, 1);

        tcg_gen_andc_i64(cpu_ir[rc], cpu_ir[ra], mask);

        tcg_temp_free(mask);
        tcg_temp_free(shift);
    }
}

1339
/* MSKBL, MSKWL, MSKLL, MSKQL */
1340 1341
static void gen_msk_l(int ra, int rb, int rc, int islit,
                      uint8_t lit, uint8_t byte_mask)
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
{
    if (unlikely(rc == 31))
        return;
    else if (unlikely(ra == 31))
        tcg_gen_movi_i64(cpu_ir[rc], 0);
    else if (islit) {
        gen_zapnoti (cpu_ir[rc], cpu_ir[ra], ~(byte_mask << (lit & 7)));
    } else {
        TCGv shift = tcg_temp_new();
        TCGv mask = tcg_temp_new();

        tcg_gen_andi_i64(shift, cpu_ir[rb], 7);
        tcg_gen_shli_i64(shift, shift, 3);
        tcg_gen_movi_i64(mask, zapnot_mask (byte_mask));
        tcg_gen_shl_i64(mask, mask, shift);

        tcg_gen_andc_i64(cpu_ir[rc], cpu_ir[ra], mask);

        tcg_temp_free(mask);
        tcg_temp_free(shift);
    }
}

1365
/* Code to call arith3 helpers */
P
pbrook 已提交
1366
#define ARITH3(name)                                                  \
B
Blue Swirl 已提交
1367 1368
static inline void glue(gen_, name)(int ra, int rb, int rc, int islit,\
                                    uint8_t lit)                      \
P
pbrook 已提交
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
{                                                                     \
    if (unlikely(rc == 31))                                           \
        return;                                                       \
                                                                      \
    if (ra != 31) {                                                   \
        if (islit) {                                                  \
            TCGv tmp = tcg_const_i64(lit);                            \
            gen_helper_ ## name(cpu_ir[rc], cpu_ir[ra], tmp);         \
            tcg_temp_free(tmp);                                       \
        } else                                                        \
            gen_helper_ ## name (cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]); \
    } else {                                                          \
        TCGv tmp1 = tcg_const_i64(0);                                 \
        if (islit) {                                                  \
            TCGv tmp2 = tcg_const_i64(lit);                           \
            gen_helper_ ## name (cpu_ir[rc], tmp1, tmp2);             \
            tcg_temp_free(tmp2);                                      \
        } else                                                        \
            gen_helper_ ## name (cpu_ir[rc], tmp1, cpu_ir[rb]);       \
        tcg_temp_free(tmp1);                                          \
    }                                                                 \
1390
}
P
pbrook 已提交
1391 1392 1393 1394 1395 1396 1397 1398
ARITH3(cmpbge)
ARITH3(addlv)
ARITH3(sublv)
ARITH3(addqv)
ARITH3(subqv)
ARITH3(umulh)
ARITH3(mullv)
ARITH3(mulqv)
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
ARITH3(minub8)
ARITH3(minsb8)
ARITH3(minuw4)
ARITH3(minsw4)
ARITH3(maxub8)
ARITH3(maxsb8)
ARITH3(maxuw4)
ARITH3(maxsw4)
ARITH3(perr)

#define MVIOP2(name)                                    \
static inline void glue(gen_, name)(int rb, int rc)     \
{                                                       \
    if (unlikely(rc == 31))                             \
        return;                                         \
    if (unlikely(rb == 31))                             \
        tcg_gen_movi_i64(cpu_ir[rc], 0);                \
    else                                                \
        gen_helper_ ## name (cpu_ir[rc], cpu_ir[rb]);   \
}
MVIOP2(pklb)
MVIOP2(pkwb)
MVIOP2(unpkbl)
MVIOP2(unpkbw)
1423

1424 1425
static void gen_cmp(TCGCond cond, int ra, int rb, int rc,
                    int islit, uint8_t lit)
1426
{
1427
    TCGv va, vb;
1428

1429
    if (unlikely(rc == 31)) {
1430
        return;
1431
    }
1432

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
    if (ra == 31) {
        va = tcg_const_i64(0);
    } else {
        va = cpu_ir[ra];
    }
    if (islit) {
        vb = tcg_const_i64(lit);
    } else {
        vb = cpu_ir[rb];
    }
1443

1444
    tcg_gen_setcond_i64(cond, cpu_ir[rc], va, vb);
1445

1446 1447 1448 1449 1450 1451
    if (ra == 31) {
        tcg_temp_free(va);
    }
    if (islit) {
        tcg_temp_free(vb);
    }
1452 1453
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
static void gen_rx(int ra, int set)
{
    TCGv_i32 tmp;

    if (ra != 31) {
        tcg_gen_ld8u_i64(cpu_ir[ra], cpu_env, offsetof(CPUState, intr_flag));
    }

    tmp = tcg_const_i32(set);
    tcg_gen_st8_i32(tmp, cpu_env, offsetof(CPUState, intr_flag));
    tcg_temp_free_i32(tmp);
}

1467
static ExitStatus translate_one(DisasContext *ctx, uint32_t insn)
J
j_mayer 已提交
1468 1469 1470
{
    uint32_t palcode;
    int32_t disp21, disp16, disp12;
1471 1472
    uint16_t fn11;
    uint8_t opc, ra, rb, rc, fpfn, fn7, fn2, islit, real_islit;
1473
    uint8_t lit;
1474
    ExitStatus ret;
J
j_mayer 已提交
1475 1476 1477 1478 1479 1480

    /* Decode all instruction fields */
    opc = insn >> 26;
    ra = (insn >> 21) & 0x1F;
    rb = (insn >> 16) & 0x1F;
    rc = insn & 0x1F;
1481
    real_islit = islit = (insn >> 12) & 1;
1482 1483 1484 1485 1486
    if (rb == 31 && !islit) {
        islit = 1;
        lit = 0;
    } else
        lit = (insn >> 13) & 0xFF;
J
j_mayer 已提交
1487 1488 1489 1490 1491 1492 1493 1494
    palcode = insn & 0x03FFFFFF;
    disp21 = ((int32_t)((insn & 0x001FFFFF) << 11)) >> 11;
    disp16 = (int16_t)(insn & 0x0000FFFF);
    disp12 = (int32_t)((insn & 0x00000FFF) << 20) >> 20;
    fn11 = (insn >> 5) & 0x000007FF;
    fpfn = fn11 & 0x3F;
    fn7 = (insn >> 5) & 0x0000007F;
    fn2 = (insn >> 5) & 0x00000003;
R
Richard Henderson 已提交
1495
    LOG_DISAS("opc %02x ra %2d rb %2d rc %2d disp16 %6d\n",
1496
              opc, ra, rb, rc, disp16);
R
Richard Henderson 已提交
1497

1498
    ret = NO_EXIT;
J
j_mayer 已提交
1499 1500 1501
    switch (opc) {
    case 0x00:
        /* CALL_PAL */
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
#ifdef CONFIG_USER_ONLY
        if (palcode == 0x9E) {
            /* RDUNIQUE */
            tcg_gen_mov_i64(cpu_ir[IR_V0], cpu_uniq);
            break;
        } else if (palcode == 0x9F) {
            /* WRUNIQUE */
            tcg_gen_mov_i64(cpu_uniq, cpu_ir[IR_A0]);
            break;
        }
#endif
J
j_mayer 已提交
1513 1514
        if (palcode >= 0x80 && palcode < 0xC0) {
            /* Unprivileged PAL call */
1515
            ret = gen_excp(ctx, EXCP_CALL_PAL + ((palcode & 0x3F) << 6), 0);
1516 1517 1518 1519
            break;
        }
#ifndef CONFIG_USER_ONLY
        if (palcode < 0x40) {
J
j_mayer 已提交
1520 1521 1522
            /* Privileged PAL code */
            if (ctx->mem_idx & 1)
                goto invalid_opc;
1523
            ret = gen_excp(ctx, EXCP_CALL_PALP + ((palcode & 0x3F) << 6), 0);
J
j_mayer 已提交
1524
        }
1525 1526 1527
#endif
        /* Invalid PAL call */
        goto invalid_opc;
J
j_mayer 已提交
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
    case 0x01:
        /* OPC01 */
        goto invalid_opc;
    case 0x02:
        /* OPC02 */
        goto invalid_opc;
    case 0x03:
        /* OPC03 */
        goto invalid_opc;
    case 0x04:
        /* OPC04 */
        goto invalid_opc;
    case 0x05:
        /* OPC05 */
        goto invalid_opc;
    case 0x06:
        /* OPC06 */
        goto invalid_opc;
    case 0x07:
        /* OPC07 */
        goto invalid_opc;
    case 0x08:
        /* LDA */
A
aurel32 已提交
1551
        if (likely(ra != 31)) {
A
aurel32 已提交
1552
            if (rb != 31)
A
aurel32 已提交
1553 1554 1555
                tcg_gen_addi_i64(cpu_ir[ra], cpu_ir[rb], disp16);
            else
                tcg_gen_movi_i64(cpu_ir[ra], disp16);
A
aurel32 已提交
1556
        }
J
j_mayer 已提交
1557 1558 1559
        break;
    case 0x09:
        /* LDAH */
A
aurel32 已提交
1560
        if (likely(ra != 31)) {
A
aurel32 已提交
1561
            if (rb != 31)
A
aurel32 已提交
1562 1563 1564
                tcg_gen_addi_i64(cpu_ir[ra], cpu_ir[rb], disp16 << 16);
            else
                tcg_gen_movi_i64(cpu_ir[ra], disp16 << 16);
A
aurel32 已提交
1565
        }
J
j_mayer 已提交
1566 1567 1568 1569 1570
        break;
    case 0x0A:
        /* LDBU */
        if (!(ctx->amask & AMASK_BWX))
            goto invalid_opc;
A
aurel32 已提交
1571
        gen_load_mem(ctx, &tcg_gen_qemu_ld8u, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
1572 1573 1574
        break;
    case 0x0B:
        /* LDQ_U */
A
aurel32 已提交
1575
        gen_load_mem(ctx, &tcg_gen_qemu_ld64, ra, rb, disp16, 0, 1);
J
j_mayer 已提交
1576 1577 1578 1579 1580
        break;
    case 0x0C:
        /* LDWU */
        if (!(ctx->amask & AMASK_BWX))
            goto invalid_opc;
1581
        gen_load_mem(ctx, &tcg_gen_qemu_ld16u, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
1582 1583 1584
        break;
    case 0x0D:
        /* STW */
1585
        gen_store_mem(ctx, &tcg_gen_qemu_st16, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
1586 1587 1588
        break;
    case 0x0E:
        /* STB */
1589
        gen_store_mem(ctx, &tcg_gen_qemu_st8, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
1590 1591 1592
        break;
    case 0x0F:
        /* STQ_U */
1593
        gen_store_mem(ctx, &tcg_gen_qemu_st64, ra, rb, disp16, 0, 1);
J
j_mayer 已提交
1594 1595 1596 1597 1598
        break;
    case 0x10:
        switch (fn7) {
        case 0x00:
            /* ADDL */
1599 1600 1601 1602 1603
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit) {
                        tcg_gen_addi_i64(cpu_ir[rc], cpu_ir[ra], lit);
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
1604
                    } else {
1605 1606
                        tcg_gen_add_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
1607
                    }
1608 1609
                } else {
                    if (islit)
1610
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
1611
                    else
1612
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rb]);
1613 1614
                }
            }
J
j_mayer 已提交
1615 1616 1617
            break;
        case 0x02:
            /* S4ADDL */
1618 1619
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1620
                    TCGv tmp = tcg_temp_new();
1621 1622 1623 1624 1625 1626 1627
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 2);
                    if (islit)
                        tcg_gen_addi_i64(tmp, tmp, lit);
                    else
                        tcg_gen_add_i64(tmp, tmp, cpu_ir[rb]);
                    tcg_gen_ext32s_i64(cpu_ir[rc], tmp);
                    tcg_temp_free(tmp);
1628 1629 1630 1631
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1632
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rb]);
1633 1634
                }
            }
J
j_mayer 已提交
1635 1636 1637
            break;
        case 0x09:
            /* SUBL */
1638 1639
            if (likely(rc != 31)) {
                if (ra != 31) {
1640
                    if (islit)
1641
                        tcg_gen_subi_i64(cpu_ir[rc], cpu_ir[ra], lit);
1642
                    else
1643
                        tcg_gen_sub_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1644
                    tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
1645 1646 1647
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
1648
                    else {
1649 1650 1651 1652
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
                }
            }
J
j_mayer 已提交
1653 1654 1655
            break;
        case 0x0B:
            /* S4SUBL */
1656 1657
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1658
                    TCGv tmp = tcg_temp_new();
1659 1660 1661 1662 1663 1664 1665
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 2);
                    if (islit)
                        tcg_gen_subi_i64(tmp, tmp, lit);
                    else
                        tcg_gen_sub_i64(tmp, tmp, cpu_ir[rb]);
                    tcg_gen_ext32s_i64(cpu_ir[rc], tmp);
                    tcg_temp_free(tmp);
1666 1667 1668
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
1669
                    else {
1670 1671
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
1672
                    }
1673 1674
                }
            }
J
j_mayer 已提交
1675 1676 1677
            break;
        case 0x0F:
            /* CMPBGE */
P
pbrook 已提交
1678
            gen_cmpbge(ra, rb, rc, islit, lit);
J
j_mayer 已提交
1679 1680 1681
            break;
        case 0x12:
            /* S8ADDL */
1682 1683
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1684
                    TCGv tmp = tcg_temp_new();
1685 1686 1687 1688 1689 1690 1691
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 3);
                    if (islit)
                        tcg_gen_addi_i64(tmp, tmp, lit);
                    else
                        tcg_gen_add_i64(tmp, tmp, cpu_ir[rb]);
                    tcg_gen_ext32s_i64(cpu_ir[rc], tmp);
                    tcg_temp_free(tmp);
1692 1693 1694 1695
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1696
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rb]);
1697 1698
                }
            }
J
j_mayer 已提交
1699 1700 1701
            break;
        case 0x1B:
            /* S8SUBL */
1702 1703
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1704
                    TCGv tmp = tcg_temp_new();
1705 1706 1707 1708 1709 1710 1711
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 3);
                    if (islit)
                        tcg_gen_subi_i64(tmp, tmp, lit);
                    else
                       tcg_gen_sub_i64(tmp, tmp, cpu_ir[rb]);
                    tcg_gen_ext32s_i64(cpu_ir[rc], tmp);
                    tcg_temp_free(tmp);
1712 1713 1714
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
1715
                    else
1716 1717
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
                        tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
1718
                    }
1719 1720
                }
            }
J
j_mayer 已提交
1721 1722 1723
            break;
        case 0x1D:
            /* CMPULT */
1724
            gen_cmp(TCG_COND_LTU, ra, rb, rc, islit, lit);
J
j_mayer 已提交
1725 1726 1727
            break;
        case 0x20:
            /* ADDQ */
1728 1729 1730 1731 1732
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_addi_i64(cpu_ir[rc], cpu_ir[ra], lit);
                    else
1733
                        tcg_gen_add_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1734 1735 1736 1737
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1738
                        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
1739 1740
                }
            }
J
j_mayer 已提交
1741 1742 1743
            break;
        case 0x22:
            /* S4ADDQ */
1744 1745
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1746
                    TCGv tmp = tcg_temp_new();
1747 1748 1749 1750 1751 1752
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 2);
                    if (islit)
                        tcg_gen_addi_i64(cpu_ir[rc], tmp, lit);
                    else
                        tcg_gen_add_i64(cpu_ir[rc], tmp, cpu_ir[rb]);
                    tcg_temp_free(tmp);
1753 1754 1755 1756
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1757
                        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
1758 1759
                }
            }
J
j_mayer 已提交
1760 1761 1762
            break;
        case 0x29:
            /* SUBQ */
1763 1764 1765 1766 1767
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_subi_i64(cpu_ir[rc], cpu_ir[ra], lit);
                    else
1768
                        tcg_gen_sub_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1769 1770 1771 1772
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
                    else
1773
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
1774 1775
                }
            }
J
j_mayer 已提交
1776 1777 1778
            break;
        case 0x2B:
            /* S4SUBQ */
1779 1780
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1781
                    TCGv tmp = tcg_temp_new();
1782 1783 1784 1785 1786 1787
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 2);
                    if (islit)
                        tcg_gen_subi_i64(cpu_ir[rc], tmp, lit);
                    else
                        tcg_gen_sub_i64(cpu_ir[rc], tmp, cpu_ir[rb]);
                    tcg_temp_free(tmp);
1788 1789 1790 1791
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
                    else
1792
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
1793 1794
                }
            }
J
j_mayer 已提交
1795 1796 1797
            break;
        case 0x2D:
            /* CMPEQ */
1798
            gen_cmp(TCG_COND_EQ, ra, rb, rc, islit, lit);
J
j_mayer 已提交
1799 1800 1801
            break;
        case 0x32:
            /* S8ADDQ */
1802 1803
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1804
                    TCGv tmp = tcg_temp_new();
1805 1806 1807 1808 1809 1810
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 3);
                    if (islit)
                        tcg_gen_addi_i64(cpu_ir[rc], tmp, lit);
                    else
                        tcg_gen_add_i64(cpu_ir[rc], tmp, cpu_ir[rb]);
                    tcg_temp_free(tmp);
1811 1812 1813 1814
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1815
                        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
1816 1817
                }
            }
J
j_mayer 已提交
1818 1819 1820
            break;
        case 0x3B:
            /* S8SUBQ */
1821 1822
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
1823
                    TCGv tmp = tcg_temp_new();
1824 1825 1826 1827 1828 1829
                    tcg_gen_shli_i64(tmp, cpu_ir[ra], 3);
                    if (islit)
                        tcg_gen_subi_i64(cpu_ir[rc], tmp, lit);
                    else
                        tcg_gen_sub_i64(cpu_ir[rc], tmp, cpu_ir[rb]);
                    tcg_temp_free(tmp);
1830 1831 1832 1833
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], -lit);
                    else
1834
                        tcg_gen_neg_i64(cpu_ir[rc], cpu_ir[rb]);
1835 1836
                }
            }
J
j_mayer 已提交
1837 1838 1839
            break;
        case 0x3D:
            /* CMPULE */
1840
            gen_cmp(TCG_COND_LEU, ra, rb, rc, islit, lit);
J
j_mayer 已提交
1841 1842 1843
            break;
        case 0x40:
            /* ADDL/V */
P
pbrook 已提交
1844
            gen_addlv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
1845 1846 1847
            break;
        case 0x49:
            /* SUBL/V */
P
pbrook 已提交
1848
            gen_sublv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
1849 1850 1851
            break;
        case 0x4D:
            /* CMPLT */
1852
            gen_cmp(TCG_COND_LT, ra, rb, rc, islit, lit);
J
j_mayer 已提交
1853 1854 1855
            break;
        case 0x60:
            /* ADDQ/V */
P
pbrook 已提交
1856
            gen_addqv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
1857 1858 1859
            break;
        case 0x69:
            /* SUBQ/V */
P
pbrook 已提交
1860
            gen_subqv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
1861 1862 1863
            break;
        case 0x6D:
            /* CMPLE */
1864
            gen_cmp(TCG_COND_LE, ra, rb, rc, islit, lit);
J
j_mayer 已提交
1865 1866 1867 1868 1869 1870 1871 1872 1873
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x11:
        switch (fn7) {
        case 0x00:
            /* AND */
1874
            if (likely(rc != 31)) {
1875
                if (ra == 31)
1876 1877 1878 1879 1880 1881
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
                else if (islit)
                    tcg_gen_andi_i64(cpu_ir[rc], cpu_ir[ra], lit);
                else
                    tcg_gen_and_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
            }
J
j_mayer 已提交
1882 1883 1884
            break;
        case 0x08:
            /* BIC */
1885 1886 1887 1888
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_andi_i64(cpu_ir[rc], cpu_ir[ra], ~lit);
1889 1890
                    else
                        tcg_gen_andc_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1891 1892 1893
                } else
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
            }
J
j_mayer 已提交
1894 1895 1896
            break;
        case 0x14:
            /* CMOVLBS */
1897
            gen_cmov(TCG_COND_NE, ra, rb, rc, islit, lit, 1);
J
j_mayer 已提交
1898 1899 1900
            break;
        case 0x16:
            /* CMOVLBC */
1901
            gen_cmov(TCG_COND_EQ, ra, rb, rc, islit, lit, 1);
J
j_mayer 已提交
1902 1903 1904
            break;
        case 0x20:
            /* BIS */
1905 1906 1907 1908
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_ori_i64(cpu_ir[rc], cpu_ir[ra], lit);
1909
                    else
1910
                        tcg_gen_or_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
J
j_mayer 已提交
1911
                } else {
1912 1913 1914
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1915
                        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
J
j_mayer 已提交
1916 1917 1918 1919 1920
                }
            }
            break;
        case 0x24:
            /* CMOVEQ */
1921
            gen_cmov(TCG_COND_EQ, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
1922 1923 1924
            break;
        case 0x26:
            /* CMOVNE */
1925
            gen_cmov(TCG_COND_NE, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
1926 1927 1928
            break;
        case 0x28:
            /* ORNOT */
1929
            if (likely(rc != 31)) {
1930
                if (ra != 31) {
1931 1932
                    if (islit)
                        tcg_gen_ori_i64(cpu_ir[rc], cpu_ir[ra], ~lit);
1933 1934
                    else
                        tcg_gen_orc_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1935 1936 1937 1938 1939 1940 1941
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], ~lit);
                    else
                        tcg_gen_not_i64(cpu_ir[rc], cpu_ir[rb]);
                }
            }
J
j_mayer 已提交
1942 1943 1944
            break;
        case 0x40:
            /* XOR */
1945 1946 1947 1948 1949
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_xori_i64(cpu_ir[rc], cpu_ir[ra], lit);
                    else
1950
                        tcg_gen_xor_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1951 1952 1953 1954
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], lit);
                    else
1955
                        tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
1956 1957
                }
            }
J
j_mayer 已提交
1958 1959 1960
            break;
        case 0x44:
            /* CMOVLT */
1961
            gen_cmov(TCG_COND_LT, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
1962 1963 1964
            break;
        case 0x46:
            /* CMOVGE */
1965
            gen_cmov(TCG_COND_GE, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
1966 1967 1968
            break;
        case 0x48:
            /* EQV */
1969 1970 1971 1972
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_xori_i64(cpu_ir[rc], cpu_ir[ra], ~lit);
1973 1974
                    else
                        tcg_gen_eqv_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
1975 1976 1977 1978
                } else {
                    if (islit)
                        tcg_gen_movi_i64(cpu_ir[rc], ~lit);
                    else
1979
                        tcg_gen_not_i64(cpu_ir[rc], cpu_ir[rb]);
1980 1981
                }
            }
J
j_mayer 已提交
1982 1983 1984
            break;
        case 0x61:
            /* AMASK */
1985 1986
            if (likely(rc != 31)) {
                if (islit)
A
aurel32 已提交
1987
                    tcg_gen_movi_i64(cpu_ir[rc], lit);
1988
                else
A
aurel32 已提交
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
                    tcg_gen_mov_i64(cpu_ir[rc], cpu_ir[rb]);
                switch (ctx->env->implver) {
                case IMPLVER_2106x:
                    /* EV4, EV45, LCA, LCA45 & EV5 */
                    break;
                case IMPLVER_21164:
                case IMPLVER_21264:
                case IMPLVER_21364:
                    tcg_gen_andi_i64(cpu_ir[rc], cpu_ir[rc],
                                     ~(uint64_t)ctx->amask);
                    break;
                }
2001
            }
J
j_mayer 已提交
2002 2003 2004
            break;
        case 0x64:
            /* CMOVLE */
2005
            gen_cmov(TCG_COND_LE, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
2006 2007 2008
            break;
        case 0x66:
            /* CMOVGT */
2009
            gen_cmov(TCG_COND_GT, ra, rb, rc, islit, lit, 0);
J
j_mayer 已提交
2010 2011 2012
            break;
        case 0x6C:
            /* IMPLVER */
A
aurel32 已提交
2013
            if (rc != 31)
2014
                tcg_gen_movi_i64(cpu_ir[rc], ctx->env->implver);
J
j_mayer 已提交
2015 2016 2017 2018 2019 2020 2021 2022 2023
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x12:
        switch (fn7) {
        case 0x02:
            /* MSKBL */
2024
            gen_msk_l(ra, rb, rc, islit, lit, 0x01);
J
j_mayer 已提交
2025 2026 2027
            break;
        case 0x06:
            /* EXTBL */
2028
            gen_ext_l(ra, rb, rc, islit, lit, 0x01);
J
j_mayer 已提交
2029 2030 2031
            break;
        case 0x0B:
            /* INSBL */
2032
            gen_ins_l(ra, rb, rc, islit, lit, 0x01);
J
j_mayer 已提交
2033 2034 2035
            break;
        case 0x12:
            /* MSKWL */
2036
            gen_msk_l(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2037 2038 2039
            break;
        case 0x16:
            /* EXTWL */
2040
            gen_ext_l(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2041 2042 2043
            break;
        case 0x1B:
            /* INSWL */
2044
            gen_ins_l(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2045 2046 2047
            break;
        case 0x22:
            /* MSKLL */
2048
            gen_msk_l(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2049 2050 2051
            break;
        case 0x26:
            /* EXTLL */
2052
            gen_ext_l(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2053 2054 2055
            break;
        case 0x2B:
            /* INSLL */
2056
            gen_ins_l(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2057 2058 2059
            break;
        case 0x30:
            /* ZAP */
P
pbrook 已提交
2060
            gen_zap(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2061 2062 2063
            break;
        case 0x31:
            /* ZAPNOT */
P
pbrook 已提交
2064
            gen_zapnot(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2065 2066 2067
            break;
        case 0x32:
            /* MSKQL */
2068
            gen_msk_l(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2069 2070 2071
            break;
        case 0x34:
            /* SRL */
2072 2073 2074 2075
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_shri_i64(cpu_ir[rc], cpu_ir[ra], lit & 0x3f);
2076
                    else {
P
pbrook 已提交
2077
                        TCGv shift = tcg_temp_new();
2078 2079 2080
                        tcg_gen_andi_i64(shift, cpu_ir[rb], 0x3f);
                        tcg_gen_shr_i64(cpu_ir[rc], cpu_ir[ra], shift);
                        tcg_temp_free(shift);
2081
                    }
2082 2083 2084
                } else
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
            }
J
j_mayer 已提交
2085 2086 2087
            break;
        case 0x36:
            /* EXTQL */
2088
            gen_ext_l(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2089 2090 2091
            break;
        case 0x39:
            /* SLL */
2092 2093 2094 2095
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_shli_i64(cpu_ir[rc], cpu_ir[ra], lit & 0x3f);
2096
                    else {
P
pbrook 已提交
2097
                        TCGv shift = tcg_temp_new();
2098 2099 2100
                        tcg_gen_andi_i64(shift, cpu_ir[rb], 0x3f);
                        tcg_gen_shl_i64(cpu_ir[rc], cpu_ir[ra], shift);
                        tcg_temp_free(shift);
2101
                    }
2102 2103 2104
                } else
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
            }
J
j_mayer 已提交
2105 2106 2107
            break;
        case 0x3B:
            /* INSQL */
2108
            gen_ins_l(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2109 2110 2111
            break;
        case 0x3C:
            /* SRA */
2112 2113 2114 2115
            if (likely(rc != 31)) {
                if (ra != 31) {
                    if (islit)
                        tcg_gen_sari_i64(cpu_ir[rc], cpu_ir[ra], lit & 0x3f);
2116
                    else {
P
pbrook 已提交
2117
                        TCGv shift = tcg_temp_new();
2118 2119 2120
                        tcg_gen_andi_i64(shift, cpu_ir[rb], 0x3f);
                        tcg_gen_sar_i64(cpu_ir[rc], cpu_ir[ra], shift);
                        tcg_temp_free(shift);
2121
                    }
2122 2123 2124
                } else
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
            }
J
j_mayer 已提交
2125 2126 2127
            break;
        case 0x52:
            /* MSKWH */
2128
            gen_msk_h(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2129 2130 2131
            break;
        case 0x57:
            /* INSWH */
2132
            gen_ins_h(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2133 2134 2135
            break;
        case 0x5A:
            /* EXTWH */
2136
            gen_ext_h(ra, rb, rc, islit, lit, 0x03);
J
j_mayer 已提交
2137 2138 2139
            break;
        case 0x62:
            /* MSKLH */
2140
            gen_msk_h(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2141 2142 2143
            break;
        case 0x67:
            /* INSLH */
2144
            gen_ins_h(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2145 2146 2147
            break;
        case 0x6A:
            /* EXTLH */
2148
            gen_ext_h(ra, rb, rc, islit, lit, 0x0f);
J
j_mayer 已提交
2149 2150 2151
            break;
        case 0x72:
            /* MSKQH */
2152
            gen_msk_h(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2153 2154 2155
            break;
        case 0x77:
            /* INSQH */
2156
            gen_ins_h(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2157 2158 2159
            break;
        case 0x7A:
            /* EXTQH */
2160
            gen_ext_h(ra, rb, rc, islit, lit, 0xff);
J
j_mayer 已提交
2161 2162 2163 2164 2165 2166 2167 2168 2169
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x13:
        switch (fn7) {
        case 0x00:
            /* MULL */
2170
            if (likely(rc != 31)) {
2171
                if (ra == 31)
2172 2173 2174 2175 2176 2177 2178 2179 2180
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
                else {
                    if (islit)
                        tcg_gen_muli_i64(cpu_ir[rc], cpu_ir[ra], lit);
                    else
                        tcg_gen_mul_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
                    tcg_gen_ext32s_i64(cpu_ir[rc], cpu_ir[rc]);
                }
            }
J
j_mayer 已提交
2181 2182 2183
            break;
        case 0x20:
            /* MULQ */
2184
            if (likely(rc != 31)) {
2185
                if (ra == 31)
2186 2187 2188 2189 2190 2191
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
                else if (islit)
                    tcg_gen_muli_i64(cpu_ir[rc], cpu_ir[ra], lit);
                else
                    tcg_gen_mul_i64(cpu_ir[rc], cpu_ir[ra], cpu_ir[rb]);
            }
J
j_mayer 已提交
2192 2193 2194
            break;
        case 0x30:
            /* UMULH */
P
pbrook 已提交
2195
            gen_umulh(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2196 2197 2198
            break;
        case 0x40:
            /* MULL/V */
P
pbrook 已提交
2199
            gen_mullv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2200 2201 2202
            break;
        case 0x60:
            /* MULQ/V */
P
pbrook 已提交
2203
            gen_mulqv(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2204 2205 2206 2207 2208 2209
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x14:
2210
        switch (fpfn) { /* fn11 & 0x3F */
J
j_mayer 已提交
2211 2212 2213 2214
        case 0x04:
            /* ITOFS */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
A
aurel32 已提交
2215 2216
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
2217
                    TCGv_i32 tmp = tcg_temp_new_i32();
A
aurel32 已提交
2218
                    tcg_gen_trunc_i64_i32(tmp, cpu_ir[ra]);
P
pbrook 已提交
2219 2220
                    gen_helper_memory_to_s(cpu_fir[rc], tmp);
                    tcg_temp_free_i32(tmp);
A
aurel32 已提交
2221 2222 2223
                } else
                    tcg_gen_movi_i64(cpu_fir[rc], 0);
            }
J
j_mayer 已提交
2224 2225 2226 2227 2228
            break;
        case 0x0A:
            /* SQRTF */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
P
pbrook 已提交
2229
            gen_fsqrtf(rb, rc);
J
j_mayer 已提交
2230 2231 2232 2233 2234
            break;
        case 0x0B:
            /* SQRTS */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
2235
            gen_fsqrts(ctx, rb, rc, fn11);
J
j_mayer 已提交
2236 2237 2238 2239 2240
            break;
        case 0x14:
            /* ITOFF */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
A
aurel32 已提交
2241 2242
            if (likely(rc != 31)) {
                if (ra != 31) {
P
pbrook 已提交
2243
                    TCGv_i32 tmp = tcg_temp_new_i32();
A
aurel32 已提交
2244
                    tcg_gen_trunc_i64_i32(tmp, cpu_ir[ra]);
P
pbrook 已提交
2245 2246
                    gen_helper_memory_to_f(cpu_fir[rc], tmp);
                    tcg_temp_free_i32(tmp);
A
aurel32 已提交
2247 2248 2249
                } else
                    tcg_gen_movi_i64(cpu_fir[rc], 0);
            }
J
j_mayer 已提交
2250 2251 2252 2253 2254
            break;
        case 0x24:
            /* ITOFT */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
A
aurel32 已提交
2255 2256 2257 2258 2259 2260
            if (likely(rc != 31)) {
                if (ra != 31)
                    tcg_gen_mov_i64(cpu_fir[rc], cpu_ir[ra]);
                else
                    tcg_gen_movi_i64(cpu_fir[rc], 0);
            }
J
j_mayer 已提交
2261 2262 2263 2264 2265
            break;
        case 0x2A:
            /* SQRTG */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
P
pbrook 已提交
2266
            gen_fsqrtg(rb, rc);
J
j_mayer 已提交
2267 2268 2269 2270 2271
            break;
        case 0x02B:
            /* SQRTT */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
2272
            gen_fsqrtt(ctx, rb, rc, fn11);
J
j_mayer 已提交
2273 2274 2275 2276 2277 2278 2279 2280
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x15:
        /* VAX floating point */
        /* XXX: rounding mode and trap are ignored (!) */
2281
        switch (fpfn) { /* fn11 & 0x3F */
J
j_mayer 已提交
2282 2283
        case 0x00:
            /* ADDF */
P
pbrook 已提交
2284
            gen_faddf(ra, rb, rc);
J
j_mayer 已提交
2285 2286 2287
            break;
        case 0x01:
            /* SUBF */
P
pbrook 已提交
2288
            gen_fsubf(ra, rb, rc);
J
j_mayer 已提交
2289 2290 2291
            break;
        case 0x02:
            /* MULF */
P
pbrook 已提交
2292
            gen_fmulf(ra, rb, rc);
J
j_mayer 已提交
2293 2294 2295
            break;
        case 0x03:
            /* DIVF */
P
pbrook 已提交
2296
            gen_fdivf(ra, rb, rc);
J
j_mayer 已提交
2297 2298 2299 2300
            break;
        case 0x1E:
            /* CVTDG */
#if 0 // TODO
P
pbrook 已提交
2301
            gen_fcvtdg(rb, rc);
J
j_mayer 已提交
2302 2303 2304 2305 2306 2307
#else
            goto invalid_opc;
#endif
            break;
        case 0x20:
            /* ADDG */
P
pbrook 已提交
2308
            gen_faddg(ra, rb, rc);
J
j_mayer 已提交
2309 2310 2311
            break;
        case 0x21:
            /* SUBG */
P
pbrook 已提交
2312
            gen_fsubg(ra, rb, rc);
J
j_mayer 已提交
2313 2314 2315
            break;
        case 0x22:
            /* MULG */
P
pbrook 已提交
2316
            gen_fmulg(ra, rb, rc);
J
j_mayer 已提交
2317 2318 2319
            break;
        case 0x23:
            /* DIVG */
P
pbrook 已提交
2320
            gen_fdivg(ra, rb, rc);
J
j_mayer 已提交
2321 2322 2323
            break;
        case 0x25:
            /* CMPGEQ */
P
pbrook 已提交
2324
            gen_fcmpgeq(ra, rb, rc);
J
j_mayer 已提交
2325 2326 2327
            break;
        case 0x26:
            /* CMPGLT */
P
pbrook 已提交
2328
            gen_fcmpglt(ra, rb, rc);
J
j_mayer 已提交
2329 2330 2331
            break;
        case 0x27:
            /* CMPGLE */
P
pbrook 已提交
2332
            gen_fcmpgle(ra, rb, rc);
J
j_mayer 已提交
2333 2334 2335
            break;
        case 0x2C:
            /* CVTGF */
P
pbrook 已提交
2336
            gen_fcvtgf(rb, rc);
J
j_mayer 已提交
2337 2338 2339 2340
            break;
        case 0x2D:
            /* CVTGD */
#if 0 // TODO
P
pbrook 已提交
2341
            gen_fcvtgd(rb, rc);
J
j_mayer 已提交
2342 2343 2344 2345 2346 2347
#else
            goto invalid_opc;
#endif
            break;
        case 0x2F:
            /* CVTGQ */
P
pbrook 已提交
2348
            gen_fcvtgq(rb, rc);
J
j_mayer 已提交
2349 2350 2351
            break;
        case 0x3C:
            /* CVTQF */
P
pbrook 已提交
2352
            gen_fcvtqf(rb, rc);
J
j_mayer 已提交
2353 2354 2355
            break;
        case 0x3E:
            /* CVTQG */
P
pbrook 已提交
2356
            gen_fcvtqg(rb, rc);
J
j_mayer 已提交
2357 2358 2359 2360 2361 2362 2363
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x16:
        /* IEEE floating-point */
2364
        switch (fpfn) { /* fn11 & 0x3F */
J
j_mayer 已提交
2365 2366
        case 0x00:
            /* ADDS */
2367
            gen_fadds(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2368 2369 2370
            break;
        case 0x01:
            /* SUBS */
2371
            gen_fsubs(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2372 2373 2374
            break;
        case 0x02:
            /* MULS */
2375
            gen_fmuls(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2376 2377 2378
            break;
        case 0x03:
            /* DIVS */
2379
            gen_fdivs(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2380 2381 2382
            break;
        case 0x20:
            /* ADDT */
2383
            gen_faddt(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2384 2385 2386
            break;
        case 0x21:
            /* SUBT */
2387
            gen_fsubt(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2388 2389 2390
            break;
        case 0x22:
            /* MULT */
2391
            gen_fmult(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2392 2393 2394
            break;
        case 0x23:
            /* DIVT */
2395
            gen_fdivt(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2396 2397 2398
            break;
        case 0x24:
            /* CMPTUN */
2399
            gen_fcmptun(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2400 2401 2402
            break;
        case 0x25:
            /* CMPTEQ */
2403
            gen_fcmpteq(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2404 2405 2406
            break;
        case 0x26:
            /* CMPTLT */
2407
            gen_fcmptlt(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2408 2409 2410
            break;
        case 0x27:
            /* CMPTLE */
2411
            gen_fcmptle(ctx, ra, rb, rc, fn11);
J
j_mayer 已提交
2412 2413
            break;
        case 0x2C:
A
aurel32 已提交
2414
            if (fn11 == 0x2AC || fn11 == 0x6AC) {
J
j_mayer 已提交
2415
                /* CVTST */
2416
                gen_fcvtst(ctx, rb, rc, fn11);
J
j_mayer 已提交
2417 2418
            } else {
                /* CVTTS */
2419
                gen_fcvtts(ctx, rb, rc, fn11);
J
j_mayer 已提交
2420 2421 2422 2423
            }
            break;
        case 0x2F:
            /* CVTTQ */
2424
            gen_fcvttq(ctx, rb, rc, fn11);
J
j_mayer 已提交
2425 2426 2427
            break;
        case 0x3C:
            /* CVTQS */
2428
            gen_fcvtqs(ctx, rb, rc, fn11);
J
j_mayer 已提交
2429 2430 2431
            break;
        case 0x3E:
            /* CVTQT */
2432
            gen_fcvtqt(ctx, rb, rc, fn11);
J
j_mayer 已提交
2433 2434 2435 2436 2437 2438 2439 2440 2441
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x17:
        switch (fn11) {
        case 0x010:
            /* CVTLQ */
P
pbrook 已提交
2442
            gen_fcvtlq(rb, rc);
J
j_mayer 已提交
2443 2444
            break;
        case 0x020:
A
aurel32 已提交
2445
            if (likely(rc != 31)) {
R
Richard Henderson 已提交
2446
                if (ra == rb) {
J
j_mayer 已提交
2447
                    /* FMOV */
R
Richard Henderson 已提交
2448 2449 2450 2451 2452
                    if (ra == 31)
                        tcg_gen_movi_i64(cpu_fir[rc], 0);
                    else
                        tcg_gen_mov_i64(cpu_fir[rc], cpu_fir[ra]);
                } else {
A
aurel32 已提交
2453
                    /* CPYS */
P
pbrook 已提交
2454
                    gen_fcpys(ra, rb, rc);
R
Richard Henderson 已提交
2455
                }
J
j_mayer 已提交
2456 2457 2458 2459
            }
            break;
        case 0x021:
            /* CPYSN */
P
pbrook 已提交
2460
            gen_fcpysn(ra, rb, rc);
J
j_mayer 已提交
2461 2462 2463
            break;
        case 0x022:
            /* CPYSE */
P
pbrook 已提交
2464
            gen_fcpyse(ra, rb, rc);
J
j_mayer 已提交
2465 2466 2467
            break;
        case 0x024:
            /* MT_FPCR */
A
aurel32 已提交
2468
            if (likely(ra != 31))
P
pbrook 已提交
2469
                gen_helper_store_fpcr(cpu_fir[ra]);
A
aurel32 已提交
2470 2471
            else {
                TCGv tmp = tcg_const_i64(0);
P
pbrook 已提交
2472
                gen_helper_store_fpcr(tmp);
A
aurel32 已提交
2473 2474
                tcg_temp_free(tmp);
            }
J
j_mayer 已提交
2475 2476 2477
            break;
        case 0x025:
            /* MF_FPCR */
A
aurel32 已提交
2478
            if (likely(ra != 31))
P
pbrook 已提交
2479
                gen_helper_load_fpcr(cpu_fir[ra]);
J
j_mayer 已提交
2480 2481 2482
            break;
        case 0x02A:
            /* FCMOVEQ */
2483
            gen_fcmov(TCG_COND_EQ, ra, rb, rc);
J
j_mayer 已提交
2484 2485 2486
            break;
        case 0x02B:
            /* FCMOVNE */
2487
            gen_fcmov(TCG_COND_NE, ra, rb, rc);
J
j_mayer 已提交
2488 2489 2490
            break;
        case 0x02C:
            /* FCMOVLT */
2491
            gen_fcmov(TCG_COND_LT, ra, rb, rc);
J
j_mayer 已提交
2492 2493 2494
            break;
        case 0x02D:
            /* FCMOVGE */
2495
            gen_fcmov(TCG_COND_GE, ra, rb, rc);
J
j_mayer 已提交
2496 2497 2498
            break;
        case 0x02E:
            /* FCMOVLE */
2499
            gen_fcmov(TCG_COND_LE, ra, rb, rc);
J
j_mayer 已提交
2500 2501 2502
            break;
        case 0x02F:
            /* FCMOVGT */
2503
            gen_fcmov(TCG_COND_GT, ra, rb, rc);
J
j_mayer 已提交
2504 2505 2506
            break;
        case 0x030:
            /* CVTQL */
P
pbrook 已提交
2507
            gen_fcvtql(rb, rc);
J
j_mayer 已提交
2508 2509 2510 2511 2512
            break;
        case 0x130:
            /* CVTQL/V */
        case 0x530:
            /* CVTQL/SV */
2513 2514 2515 2516
            /* ??? I'm pretty sure there's nothing that /sv needs to do that
               /v doesn't do.  The only thing I can think is that /sv is a
               valid instruction merely for completeness in the ISA.  */
            gen_fcvtql_v(ctx, rb, rc);
J
j_mayer 已提交
2517 2518 2519 2520 2521 2522 2523 2524 2525
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x18:
        switch ((uint16_t)disp16) {
        case 0x0000:
            /* TRAPB */
2526
            /* No-op.  */
J
j_mayer 已提交
2527 2528 2529
            break;
        case 0x0400:
            /* EXCB */
2530
            /* No-op.  */
J
j_mayer 已提交
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
            break;
        case 0x4000:
            /* MB */
            /* No-op */
            break;
        case 0x4400:
            /* WMB */
            /* No-op */
            break;
        case 0x8000:
            /* FETCH */
            /* No-op */
            break;
        case 0xA000:
            /* FETCH_M */
            /* No-op */
            break;
        case 0xC000:
            /* RPCC */
A
aurel32 已提交
2550
            if (ra != 31)
P
pbrook 已提交
2551
                gen_helper_load_pcc(cpu_ir[ra]);
J
j_mayer 已提交
2552 2553 2554
            break;
        case 0xE000:
            /* RC */
2555
            gen_rx(ra, 0);
J
j_mayer 已提交
2556 2557 2558 2559 2560 2561
            break;
        case 0xE800:
            /* ECB */
            break;
        case 0xF000:
            /* RS */
2562
            gen_rx(ra, 1);
J
j_mayer 已提交
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
            break;
        case 0xF800:
            /* WH64 */
            /* No-op */
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x19:
        /* HW_MFPR (PALcode) */
#if defined (CONFIG_USER_ONLY)
        goto invalid_opc;
#else
        if (!ctx->pal_mode)
            goto invalid_opc;
2579 2580
        if (ra != 31) {
            TCGv tmp = tcg_const_i32(insn & 0xFF);
P
pbrook 已提交
2581
            gen_helper_mfpr(cpu_ir[ra], tmp, cpu_ir[ra]);
2582 2583
            tcg_temp_free(tmp);
        }
J
j_mayer 已提交
2584 2585 2586
        break;
#endif
    case 0x1A:
2587 2588 2589
        /* JMP, JSR, RET, JSR_COROUTINE.  These only differ by the branch
           prediction stack action, which of course we don't implement.  */
        if (rb != 31) {
A
aurel32 已提交
2590
            tcg_gen_andi_i64(cpu_pc, cpu_ir[rb], ~3);
2591
        } else {
A
aurel32 已提交
2592
            tcg_gen_movi_i64(cpu_pc, 0);
2593 2594
        }
        if (ra != 31) {
A
aurel32 已提交
2595
            tcg_gen_movi_i64(cpu_ir[ra], ctx->pc);
2596
        }
2597
        ret = EXIT_PC_UPDATED;
J
j_mayer 已提交
2598 2599 2600 2601 2602 2603 2604 2605
        break;
    case 0x1B:
        /* HW_LD (PALcode) */
#if defined (CONFIG_USER_ONLY)
        goto invalid_opc;
#else
        if (!ctx->pal_mode)
            goto invalid_opc;
2606
        if (ra != 31) {
P
pbrook 已提交
2607
            TCGv addr = tcg_temp_new();
2608 2609 2610 2611 2612 2613
            if (rb != 31)
                tcg_gen_addi_i64(addr, cpu_ir[rb], disp12);
            else
                tcg_gen_movi_i64(addr, disp12);
            switch ((insn >> 12) & 0xF) {
            case 0x0:
2614
                /* Longword physical access (hw_ldl/p) */
P
pbrook 已提交
2615
                gen_helper_ldl_raw(cpu_ir[ra], addr);
2616 2617
                break;
            case 0x1:
2618
                /* Quadword physical access (hw_ldq/p) */
P
pbrook 已提交
2619
                gen_helper_ldq_raw(cpu_ir[ra], addr);
2620 2621
                break;
            case 0x2:
2622
                /* Longword physical access with lock (hw_ldl_l/p) */
P
pbrook 已提交
2623
                gen_helper_ldl_l_raw(cpu_ir[ra], addr);
2624 2625
                break;
            case 0x3:
2626
                /* Quadword physical access with lock (hw_ldq_l/p) */
P
pbrook 已提交
2627
                gen_helper_ldq_l_raw(cpu_ir[ra], addr);
2628 2629
                break;
            case 0x4:
2630 2631
                /* Longword virtual PTE fetch (hw_ldl/v) */
                tcg_gen_qemu_ld32s(cpu_ir[ra], addr, 0);
2632 2633
                break;
            case 0x5:
2634 2635
                /* Quadword virtual PTE fetch (hw_ldq/v) */
                tcg_gen_qemu_ld64(cpu_ir[ra], addr, 0);
2636 2637 2638
                break;
            case 0x6:
                /* Incpu_ir[ra]id */
2639
                goto invalid_opc;
2640 2641
            case 0x7:
                /* Incpu_ir[ra]id */
2642
                goto invalid_opc;
2643
            case 0x8:
2644
                /* Longword virtual access (hw_ldl) */
P
pbrook 已提交
2645 2646
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_ldl_raw(cpu_ir[ra], addr);
2647 2648
                break;
            case 0x9:
2649
                /* Quadword virtual access (hw_ldq) */
P
pbrook 已提交
2650 2651
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_ldq_raw(cpu_ir[ra], addr);
2652 2653
                break;
            case 0xA:
2654 2655
                /* Longword virtual access with protection check (hw_ldl/w) */
                tcg_gen_qemu_ld32s(cpu_ir[ra], addr, 0);
2656 2657
                break;
            case 0xB:
2658 2659
                /* Quadword virtual access with protection check (hw_ldq/w) */
                tcg_gen_qemu_ld64(cpu_ir[ra], addr, 0);
2660 2661
                break;
            case 0xC:
2662
                /* Longword virtual access with alt access mode (hw_ldl/a)*/
P
pbrook 已提交
2663 2664 2665 2666
                gen_helper_set_alt_mode();
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_ldl_raw(cpu_ir[ra], addr);
                gen_helper_restore_mode();
2667 2668
                break;
            case 0xD:
2669
                /* Quadword virtual access with alt access mode (hw_ldq/a) */
P
pbrook 已提交
2670 2671 2672 2673
                gen_helper_set_alt_mode();
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_ldq_raw(cpu_ir[ra], addr);
                gen_helper_restore_mode();
2674 2675 2676
                break;
            case 0xE:
                /* Longword virtual access with alternate access mode and
2677
                 * protection checks (hw_ldl/wa)
2678
                 */
P
pbrook 已提交
2679 2680 2681
                gen_helper_set_alt_mode();
                gen_helper_ldl_data(cpu_ir[ra], addr);
                gen_helper_restore_mode();
2682 2683 2684
                break;
            case 0xF:
                /* Quadword virtual access with alternate access mode and
2685
                 * protection checks (hw_ldq/wa)
2686
                 */
P
pbrook 已提交
2687 2688 2689
                gen_helper_set_alt_mode();
                gen_helper_ldq_data(cpu_ir[ra], addr);
                gen_helper_restore_mode();
2690 2691 2692
                break;
            }
            tcg_temp_free(addr);
J
j_mayer 已提交
2693 2694 2695 2696 2697 2698 2699 2700 2701
        }
        break;
#endif
    case 0x1C:
        switch (fn7) {
        case 0x00:
            /* SEXTB */
            if (!(ctx->amask & AMASK_BWX))
                goto invalid_opc;
2702 2703 2704 2705
            if (likely(rc != 31)) {
                if (islit)
                    tcg_gen_movi_i64(cpu_ir[rc], (int64_t)((int8_t)lit));
                else
2706
                    tcg_gen_ext8s_i64(cpu_ir[rc], cpu_ir[rb]);
2707
            }
J
j_mayer 已提交
2708 2709 2710 2711 2712
            break;
        case 0x01:
            /* SEXTW */
            if (!(ctx->amask & AMASK_BWX))
                goto invalid_opc;
2713 2714 2715 2716
            if (likely(rc != 31)) {
                if (islit)
                    tcg_gen_movi_i64(cpu_ir[rc], (int64_t)((int16_t)lit));
                else
2717
                    tcg_gen_ext16s_i64(cpu_ir[rc], cpu_ir[rb]);
2718
            }
J
j_mayer 已提交
2719 2720 2721 2722 2723
            break;
        case 0x30:
            /* CTPOP */
            if (!(ctx->amask & AMASK_CIX))
                goto invalid_opc;
2724 2725 2726 2727
            if (likely(rc != 31)) {
                if (islit)
                    tcg_gen_movi_i64(cpu_ir[rc], ctpop64(lit));
                else
P
pbrook 已提交
2728
                    gen_helper_ctpop(cpu_ir[rc], cpu_ir[rb]);
2729
            }
J
j_mayer 已提交
2730 2731 2732 2733 2734
            break;
        case 0x31:
            /* PERR */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2735
            gen_perr(ra, rb, rc, islit, lit);
J
j_mayer 已提交
2736 2737 2738 2739 2740
            break;
        case 0x32:
            /* CTLZ */
            if (!(ctx->amask & AMASK_CIX))
                goto invalid_opc;
2741 2742 2743 2744
            if (likely(rc != 31)) {
                if (islit)
                    tcg_gen_movi_i64(cpu_ir[rc], clz64(lit));
                else
P
pbrook 已提交
2745
                    gen_helper_ctlz(cpu_ir[rc], cpu_ir[rb]);
2746
            }
J
j_mayer 已提交
2747 2748 2749 2750 2751
            break;
        case 0x33:
            /* CTTZ */
            if (!(ctx->amask & AMASK_CIX))
                goto invalid_opc;
2752 2753 2754 2755
            if (likely(rc != 31)) {
                if (islit)
                    tcg_gen_movi_i64(cpu_ir[rc], ctz64(lit));
                else
P
pbrook 已提交
2756
                    gen_helper_cttz(cpu_ir[rc], cpu_ir[rb]);
2757
            }
J
j_mayer 已提交
2758 2759 2760 2761 2762
            break;
        case 0x34:
            /* UNPKBW */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2763 2764 2765
            if (real_islit || ra != 31)
                goto invalid_opc;
            gen_unpkbw (rb, rc);
J
j_mayer 已提交
2766 2767
            break;
        case 0x35:
2768
            /* UNPKBL */
J
j_mayer 已提交
2769 2770
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2771 2772 2773
            if (real_islit || ra != 31)
                goto invalid_opc;
            gen_unpkbl (rb, rc);
J
j_mayer 已提交
2774 2775 2776 2777 2778
            break;
        case 0x36:
            /* PKWB */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2779 2780 2781
            if (real_islit || ra != 31)
                goto invalid_opc;
            gen_pkwb (rb, rc);
J
j_mayer 已提交
2782 2783 2784 2785 2786
            break;
        case 0x37:
            /* PKLB */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2787 2788 2789
            if (real_islit || ra != 31)
                goto invalid_opc;
            gen_pklb (rb, rc);
J
j_mayer 已提交
2790 2791 2792 2793 2794
            break;
        case 0x38:
            /* MINSB8 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2795
            gen_minsb8 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2796 2797 2798 2799 2800
            break;
        case 0x39:
            /* MINSW4 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2801
            gen_minsw4 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2802 2803 2804 2805 2806
            break;
        case 0x3A:
            /* MINUB8 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2807
            gen_minub8 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2808 2809 2810 2811 2812
            break;
        case 0x3B:
            /* MINUW4 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2813
            gen_minuw4 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2814 2815 2816 2817 2818
            break;
        case 0x3C:
            /* MAXUB8 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2819
            gen_maxub8 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2820 2821 2822 2823 2824
            break;
        case 0x3D:
            /* MAXUW4 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2825
            gen_maxuw4 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2826 2827 2828 2829 2830
            break;
        case 0x3E:
            /* MAXSB8 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2831
            gen_maxsb8 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2832 2833 2834 2835 2836
            break;
        case 0x3F:
            /* MAXSW4 */
            if (!(ctx->amask & AMASK_MVI))
                goto invalid_opc;
2837
            gen_maxsw4 (ra, rb, rc, islit, lit);
J
j_mayer 已提交
2838 2839 2840 2841 2842
            break;
        case 0x70:
            /* FTOIT */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
A
aurel32 已提交
2843 2844 2845 2846 2847 2848
            if (likely(rc != 31)) {
                if (ra != 31)
                    tcg_gen_mov_i64(cpu_ir[rc], cpu_fir[ra]);
                else
                    tcg_gen_movi_i64(cpu_ir[rc], 0);
            }
J
j_mayer 已提交
2849 2850 2851 2852 2853
            break;
        case 0x78:
            /* FTOIS */
            if (!(ctx->amask & AMASK_FIX))
                goto invalid_opc;
A
aurel32 已提交
2854
            if (rc != 31) {
P
pbrook 已提交
2855
                TCGv_i32 tmp1 = tcg_temp_new_i32();
A
aurel32 已提交
2856
                if (ra != 31)
P
pbrook 已提交
2857
                    gen_helper_s_to_memory(tmp1, cpu_fir[ra]);
A
aurel32 已提交
2858 2859
                else {
                    TCGv tmp2 = tcg_const_i64(0);
P
pbrook 已提交
2860
                    gen_helper_s_to_memory(tmp1, tmp2);
A
aurel32 已提交
2861 2862 2863
                    tcg_temp_free(tmp2);
                }
                tcg_gen_ext_i32_i64(cpu_ir[rc], tmp1);
P
pbrook 已提交
2864
                tcg_temp_free_i32(tmp1);
A
aurel32 已提交
2865
            }
J
j_mayer 已提交
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
            break;
        default:
            goto invalid_opc;
        }
        break;
    case 0x1D:
        /* HW_MTPR (PALcode) */
#if defined (CONFIG_USER_ONLY)
        goto invalid_opc;
#else
        if (!ctx->pal_mode)
            goto invalid_opc;
2878 2879 2880
        else {
            TCGv tmp1 = tcg_const_i32(insn & 0xFF);
            if (ra != 31)
P
pbrook 已提交
2881
                gen_helper_mtpr(tmp1, cpu_ir[ra]);
2882 2883
            else {
                TCGv tmp2 = tcg_const_i64(0);
P
pbrook 已提交
2884
                gen_helper_mtpr(tmp1, tmp2);
2885 2886 2887
                tcg_temp_free(tmp2);
            }
            tcg_temp_free(tmp1);
2888
            ret = EXIT_PC_STALE;
2889
        }
J
j_mayer 已提交
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
        break;
#endif
    case 0x1E:
        /* HW_REI (PALcode) */
#if defined (CONFIG_USER_ONLY)
        goto invalid_opc;
#else
        if (!ctx->pal_mode)
            goto invalid_opc;
        if (rb == 31) {
            /* "Old" alpha */
P
pbrook 已提交
2901
            gen_helper_hw_rei();
J
j_mayer 已提交
2902
        } else {
2903 2904 2905
            TCGv tmp;

            if (ra != 31) {
P
pbrook 已提交
2906
                tmp = tcg_temp_new();
2907 2908 2909
                tcg_gen_addi_i64(tmp, cpu_ir[rb], (((int64_t)insn << 51) >> 51));
            } else
                tmp = tcg_const_i64(((int64_t)insn << 51) >> 51);
P
pbrook 已提交
2910
            gen_helper_hw_ret(tmp);
2911
            tcg_temp_free(tmp);
J
j_mayer 已提交
2912
        }
2913
        ret = EXIT_PC_UPDATED;
J
j_mayer 已提交
2914 2915 2916 2917 2918 2919 2920 2921 2922
        break;
#endif
    case 0x1F:
        /* HW_ST (PALcode) */
#if defined (CONFIG_USER_ONLY)
        goto invalid_opc;
#else
        if (!ctx->pal_mode)
            goto invalid_opc;
2923 2924
        else {
            TCGv addr, val;
P
pbrook 已提交
2925
            addr = tcg_temp_new();
2926 2927 2928 2929 2930 2931 2932
            if (rb != 31)
                tcg_gen_addi_i64(addr, cpu_ir[rb], disp12);
            else
                tcg_gen_movi_i64(addr, disp12);
            if (ra != 31)
                val = cpu_ir[ra];
            else {
P
pbrook 已提交
2933
                val = tcg_temp_new();
2934 2935 2936 2937 2938
                tcg_gen_movi_i64(val, 0);
            }
            switch ((insn >> 12) & 0xF) {
            case 0x0:
                /* Longword physical access */
P
pbrook 已提交
2939
                gen_helper_stl_raw(val, addr);
2940 2941 2942
                break;
            case 0x1:
                /* Quadword physical access */
P
pbrook 已提交
2943
                gen_helper_stq_raw(val, addr);
2944 2945 2946
                break;
            case 0x2:
                /* Longword physical access with lock */
P
pbrook 已提交
2947
                gen_helper_stl_c_raw(val, val, addr);
2948 2949 2950
                break;
            case 0x3:
                /* Quadword physical access with lock */
P
pbrook 已提交
2951
                gen_helper_stq_c_raw(val, val, addr);
2952 2953 2954
                break;
            case 0x4:
                /* Longword virtual access */
P
pbrook 已提交
2955 2956
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_stl_raw(val, addr);
2957 2958 2959
                break;
            case 0x5:
                /* Quadword virtual access */
P
pbrook 已提交
2960 2961
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_stq_raw(val, addr);
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
                break;
            case 0x6:
                /* Invalid */
                goto invalid_opc;
            case 0x7:
                /* Invalid */
                goto invalid_opc;
            case 0x8:
                /* Invalid */
                goto invalid_opc;
            case 0x9:
                /* Invalid */
                goto invalid_opc;
            case 0xA:
                /* Invalid */
                goto invalid_opc;
            case 0xB:
                /* Invalid */
                goto invalid_opc;
            case 0xC:
                /* Longword virtual access with alternate access mode */
P
pbrook 已提交
2983 2984 2985 2986
                gen_helper_set_alt_mode();
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_stl_raw(val, addr);
                gen_helper_restore_mode();
2987 2988 2989
                break;
            case 0xD:
                /* Quadword virtual access with alternate access mode */
P
pbrook 已提交
2990 2991 2992 2993
                gen_helper_set_alt_mode();
                gen_helper_st_virt_to_phys(addr, addr);
                gen_helper_stl_raw(val, addr);
                gen_helper_restore_mode();
2994 2995 2996 2997 2998 2999 3000 3001
                break;
            case 0xE:
                /* Invalid */
                goto invalid_opc;
            case 0xF:
                /* Invalid */
                goto invalid_opc;
            }
A
aurel32 已提交
3002
            if (ra == 31)
3003 3004
                tcg_temp_free(val);
            tcg_temp_free(addr);
J
j_mayer 已提交
3005 3006 3007 3008 3009
        }
        break;
#endif
    case 0x20:
        /* LDF */
A
aurel32 已提交
3010
        gen_load_mem(ctx, &gen_qemu_ldf, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3011 3012 3013
        break;
    case 0x21:
        /* LDG */
A
aurel32 已提交
3014
        gen_load_mem(ctx, &gen_qemu_ldg, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3015 3016 3017
        break;
    case 0x22:
        /* LDS */
A
aurel32 已提交
3018
        gen_load_mem(ctx, &gen_qemu_lds, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3019 3020 3021
        break;
    case 0x23:
        /* LDT */
A
aurel32 已提交
3022
        gen_load_mem(ctx, &tcg_gen_qemu_ld64, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3023 3024 3025
        break;
    case 0x24:
        /* STF */
3026
        gen_store_mem(ctx, &gen_qemu_stf, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3027 3028 3029
        break;
    case 0x25:
        /* STG */
3030
        gen_store_mem(ctx, &gen_qemu_stg, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3031 3032 3033
        break;
    case 0x26:
        /* STS */
3034
        gen_store_mem(ctx, &gen_qemu_sts, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3035 3036 3037
        break;
    case 0x27:
        /* STT */
3038
        gen_store_mem(ctx, &tcg_gen_qemu_st64, ra, rb, disp16, 1, 0);
J
j_mayer 已提交
3039 3040 3041
        break;
    case 0x28:
        /* LDL */
A
aurel32 已提交
3042
        gen_load_mem(ctx, &tcg_gen_qemu_ld32s, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3043 3044 3045
        break;
    case 0x29:
        /* LDQ */
A
aurel32 已提交
3046
        gen_load_mem(ctx, &tcg_gen_qemu_ld64, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3047 3048 3049
        break;
    case 0x2A:
        /* LDL_L */
3050
        gen_load_mem(ctx, &gen_qemu_ldl_l, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3051 3052 3053
        break;
    case 0x2B:
        /* LDQ_L */
3054
        gen_load_mem(ctx, &gen_qemu_ldq_l, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3055 3056 3057
        break;
    case 0x2C:
        /* STL */
3058
        gen_store_mem(ctx, &tcg_gen_qemu_st32, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3059 3060 3061
        break;
    case 0x2D:
        /* STQ */
3062
        gen_store_mem(ctx, &tcg_gen_qemu_st64, ra, rb, disp16, 0, 0);
J
j_mayer 已提交
3063 3064 3065
        break;
    case 0x2E:
        /* STL_C */
3066
        ret = gen_store_conditional(ctx, ra, rb, disp16, 0);
J
j_mayer 已提交
3067 3068 3069
        break;
    case 0x2F:
        /* STQ_C */
3070
        ret = gen_store_conditional(ctx, ra, rb, disp16, 1);
J
j_mayer 已提交
3071 3072 3073
        break;
    case 0x30:
        /* BR */
3074
        ret = gen_bdirect(ctx, ra, disp21);
J
j_mayer 已提交
3075
        break;
P
pbrook 已提交
3076
    case 0x31: /* FBEQ */
3077
        ret = gen_fbcond(ctx, TCG_COND_EQ, ra, disp21);
3078
        break;
P
pbrook 已提交
3079
    case 0x32: /* FBLT */
3080
        ret = gen_fbcond(ctx, TCG_COND_LT, ra, disp21);
3081
        break;
P
pbrook 已提交
3082
    case 0x33: /* FBLE */
3083
        ret = gen_fbcond(ctx, TCG_COND_LE, ra, disp21);
J
j_mayer 已提交
3084 3085 3086
        break;
    case 0x34:
        /* BSR */
3087
        ret = gen_bdirect(ctx, ra, disp21);
J
j_mayer 已提交
3088
        break;
P
pbrook 已提交
3089
    case 0x35: /* FBNE */
3090
        ret = gen_fbcond(ctx, TCG_COND_NE, ra, disp21);
3091
        break;
P
pbrook 已提交
3092
    case 0x36: /* FBGE */
3093
        ret = gen_fbcond(ctx, TCG_COND_GE, ra, disp21);
3094
        break;
P
pbrook 已提交
3095
    case 0x37: /* FBGT */
3096
        ret = gen_fbcond(ctx, TCG_COND_GT, ra, disp21);
J
j_mayer 已提交
3097 3098 3099
        break;
    case 0x38:
        /* BLBC */
3100
        ret = gen_bcond(ctx, TCG_COND_EQ, ra, disp21, 1);
J
j_mayer 已提交
3101 3102 3103
        break;
    case 0x39:
        /* BEQ */
3104
        ret = gen_bcond(ctx, TCG_COND_EQ, ra, disp21, 0);
J
j_mayer 已提交
3105 3106 3107
        break;
    case 0x3A:
        /* BLT */
3108
        ret = gen_bcond(ctx, TCG_COND_LT, ra, disp21, 0);
J
j_mayer 已提交
3109 3110 3111
        break;
    case 0x3B:
        /* BLE */
3112
        ret = gen_bcond(ctx, TCG_COND_LE, ra, disp21, 0);
J
j_mayer 已提交
3113 3114 3115
        break;
    case 0x3C:
        /* BLBS */
3116
        ret = gen_bcond(ctx, TCG_COND_NE, ra, disp21, 1);
J
j_mayer 已提交
3117 3118 3119
        break;
    case 0x3D:
        /* BNE */
3120
        ret = gen_bcond(ctx, TCG_COND_NE, ra, disp21, 0);
J
j_mayer 已提交
3121 3122 3123
        break;
    case 0x3E:
        /* BGE */
3124
        ret = gen_bcond(ctx, TCG_COND_GE, ra, disp21, 0);
J
j_mayer 已提交
3125 3126 3127
        break;
    case 0x3F:
        /* BGT */
3128
        ret = gen_bcond(ctx, TCG_COND_GT, ra, disp21, 0);
J
j_mayer 已提交
3129 3130
        break;
    invalid_opc:
3131
        ret = gen_invalid(ctx);
J
j_mayer 已提交
3132 3133 3134 3135 3136 3137
        break;
    }

    return ret;
}

B
Blue Swirl 已提交
3138 3139 3140
static inline void gen_intermediate_code_internal(CPUState *env,
                                                  TranslationBlock *tb,
                                                  int search_pc)
J
j_mayer 已提交
3141 3142 3143 3144 3145
{
    DisasContext ctx, *ctxp = &ctx;
    target_ulong pc_start;
    uint32_t insn;
    uint16_t *gen_opc_end;
3146
    CPUBreakpoint *bp;
J
j_mayer 已提交
3147
    int j, lj = -1;
3148
    ExitStatus ret;
P
pbrook 已提交
3149 3150
    int num_insns;
    int max_insns;
J
j_mayer 已提交
3151 3152 3153

    pc_start = tb->pc;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
3154 3155 3156

    ctx.tb = tb;
    ctx.env = env;
J
j_mayer 已提交
3157 3158 3159 3160 3161 3162 3163 3164
    ctx.pc = pc_start;
    ctx.amask = env->amask;
#if defined (CONFIG_USER_ONLY)
    ctx.mem_idx = 0;
#else
    ctx.mem_idx = ((env->ps >> 3) & 3);
    ctx.pal_mode = env->ipr[IPR_EXC_ADDR] & 1;
#endif
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175

    /* ??? Every TB begins with unset rounding mode, to be initialized on
       the first fp insn of the TB.  Alternately we could define a proper
       default for every TB (e.g. QUAL_RM_N or QUAL_RM_D) and make sure
       to reset the FP_STATUS to that default at the end of any TB that
       changes the default.  We could even (gasp) dynamiclly figure out
       what default would be most efficient given the running program.  */
    ctx.tb_rm = -1;
    /* Similarly for flush-to-zero.  */
    ctx.tb_ftz = -1;

P
pbrook 已提交
3176 3177 3178 3179 3180 3181
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;

    gen_icount_start();
3182
    do {
B
Blue Swirl 已提交
3183 3184
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
3185
                if (bp->pc == ctx.pc) {
J
j_mayer 已提交
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
                    gen_excp(&ctx, EXCP_DEBUG, 0);
                    break;
                }
            }
        }
        if (search_pc) {
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
            }
3198 3199 3200
            gen_opc_pc[lj] = ctx.pc;
            gen_opc_instr_start[lj] = 1;
            gen_opc_icount[lj] = num_insns;
J
j_mayer 已提交
3201
        }
P
pbrook 已提交
3202 3203
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();
J
j_mayer 已提交
3204
        insn = ldl_code(ctx.pc);
P
pbrook 已提交
3205
        num_insns++;
3206 3207 3208 3209 3210

	if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP))) {
            tcg_gen_debug_insn_start(ctx.pc);
        }

J
j_mayer 已提交
3211 3212
        ctx.pc += 4;
        ret = translate_one(ctxp, insn);
A
aurel32 已提交
3213

3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
        if (ret == NO_EXIT) {
            /* If we reach a page boundary, are single stepping,
               or exhaust instruction count, stop generation.  */
            if (env->singlestep_enabled) {
                gen_excp(&ctx, EXCP_DEBUG, 0);
                ret = EXIT_PC_UPDATED;
            } else if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0
                       || gen_opc_ptr >= gen_opc_end
                       || num_insns >= max_insns
                       || singlestep) {
                ret = EXIT_PC_STALE;
            }
3226
        }
3227 3228 3229 3230
    } while (ret == NO_EXIT);

    if (tb->cflags & CF_LAST_IO) {
        gen_io_end();
J
j_mayer 已提交
3231
    }
3232 3233 3234

    switch (ret) {
    case EXIT_GOTO_TB:
3235
    case EXIT_NORETURN:
3236 3237
        break;
    case EXIT_PC_STALE:
A
aurel32 已提交
3238
        tcg_gen_movi_i64(cpu_pc, ctx.pc);
3239 3240 3241 3242 3243 3244
        /* FALLTHRU */
    case EXIT_PC_UPDATED:
        tcg_gen_exit_tb(0);
        break;
    default:
        abort();
J
j_mayer 已提交
3245
    }
3246

P
pbrook 已提交
3247
    gen_icount_end(tb, num_insns);
J
j_mayer 已提交
3248 3249 3250 3251 3252 3253 3254 3255
    *gen_opc_ptr = INDEX_op_end;
    if (search_pc) {
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
    } else {
        tb->size = ctx.pc - pc_start;
P
pbrook 已提交
3256
        tb->icount = num_insns;
J
j_mayer 已提交
3257
    }
3258

R
Richard Henderson 已提交
3259
#ifdef DEBUG_DISAS
3260
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
3261 3262 3263
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
        log_target_disas(pc_start, ctx.pc - pc_start, 1);
        qemu_log("\n");
J
j_mayer 已提交
3264 3265 3266 3267
    }
#endif
}

3268
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
J
j_mayer 已提交
3269
{
3270
    gen_intermediate_code_internal(env, tb, 0);
J
j_mayer 已提交
3271 3272
}

3273
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
J
j_mayer 已提交
3274
{
3275
    gen_intermediate_code_internal(env, tb, 1);
J
j_mayer 已提交
3276 3277
}

3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
struct cpu_def_t {
    const char *name;
    int implver, amask;
};

static const struct cpu_def_t cpu_defs[] = {
    { "ev4",   IMPLVER_2106x, 0 },
    { "ev5",   IMPLVER_21164, 0 },
    { "ev56",  IMPLVER_21164, AMASK_BWX },
    { "pca56", IMPLVER_21164, AMASK_BWX | AMASK_MVI },
    { "ev6",   IMPLVER_21264, AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP },
    { "ev67",  IMPLVER_21264, (AMASK_BWX | AMASK_FIX | AMASK_CIX
			       | AMASK_MVI | AMASK_TRAP | AMASK_PREFETCH), },
    { "ev68",  IMPLVER_21264, (AMASK_BWX | AMASK_FIX | AMASK_CIX
			       | AMASK_MVI | AMASK_TRAP | AMASK_PREFETCH), },
    { "21064", IMPLVER_2106x, 0 },
    { "21164", IMPLVER_21164, 0 },
    { "21164a", IMPLVER_21164, AMASK_BWX },
    { "21164pc", IMPLVER_21164, AMASK_BWX | AMASK_MVI },
    { "21264", IMPLVER_21264, AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP },
    { "21264a", IMPLVER_21264, (AMASK_BWX | AMASK_FIX | AMASK_CIX
				| AMASK_MVI | AMASK_TRAP | AMASK_PREFETCH), }
};

B
bellard 已提交
3302
CPUAlphaState * cpu_alpha_init (const char *cpu_model)
J
j_mayer 已提交
3303 3304
{
    CPUAlphaState *env;
3305
    int implver, amask, i, max;
J
j_mayer 已提交
3306 3307 3308

    env = qemu_mallocz(sizeof(CPUAlphaState));
    cpu_exec_init(env);
P
pbrook 已提交
3309
    alpha_translate_init();
J
j_mayer 已提交
3310
    tlb_flush(env, 1);
3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327

    /* Default to ev67; no reason not to emulate insns by default.  */
    implver = IMPLVER_21264;
    amask = (AMASK_BWX | AMASK_FIX | AMASK_CIX | AMASK_MVI
	     | AMASK_TRAP | AMASK_PREFETCH);

    max = ARRAY_SIZE(cpu_defs);
    for (i = 0; i < max; i++) {
        if (strcmp (cpu_model, cpu_defs[i].name) == 0) {
            implver = cpu_defs[i].implver;
            amask = cpu_defs[i].amask;
            break;
        }
    }
    env->implver = implver;
    env->amask = amask;

J
j_mayer 已提交
3328 3329 3330
    env->ps = 0x1F00;
#if defined (CONFIG_USER_ONLY)
    env->ps |= 1 << 3;
R
Richard Henderson 已提交
3331 3332
    cpu_alpha_store_fpcr(env, (FPCR_INVD | FPCR_DZED | FPCR_OVFD
                               | FPCR_UNFD | FPCR_INED | FPCR_DNOD));
3333
#else
J
j_mayer 已提交
3334
    pal_init(env);
3335
#endif
3336
    env->lock_addr = -1;
3337

J
j_mayer 已提交
3338
    /* Initialize IPR */
3339 3340 3341 3342 3343 3344
#if defined (CONFIG_USER_ONLY)
    env->ipr[IPR_EXC_ADDR] = 0;
    env->ipr[IPR_EXC_SUM] = 0;
    env->ipr[IPR_EXC_MASK] = 0;
#else
    {
3345 3346
        // uint64_t hwpcb;
        // hwpcb = env->ipr[IPR_PCBB];
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
        env->ipr[IPR_ASN] = 0;
        env->ipr[IPR_ASTEN] = 0;
        env->ipr[IPR_ASTSR] = 0;
        env->ipr[IPR_DATFX] = 0;
        /* XXX: fix this */
        //    env->ipr[IPR_ESP] = ldq_raw(hwpcb + 8);
        //    env->ipr[IPR_KSP] = ldq_raw(hwpcb + 0);
        //    env->ipr[IPR_SSP] = ldq_raw(hwpcb + 16);
        //    env->ipr[IPR_USP] = ldq_raw(hwpcb + 24);
        env->ipr[IPR_FEN] = 0;
        env->ipr[IPR_IPL] = 31;
        env->ipr[IPR_MCES] = 0;
        env->ipr[IPR_PERFMON] = 0; /* Implementation specific */
        //    env->ipr[IPR_PTBR] = ldq_raw(hwpcb + 32);
        env->ipr[IPR_SISR] = 0;
        env->ipr[IPR_VIRBND] = -1ULL;
    }
#endif
J
j_mayer 已提交
3365

3366
    qemu_init_vcpu(env);
J
j_mayer 已提交
3367 3368
    return env;
}
B
bellard 已提交
3369

A
aurel32 已提交
3370 3371 3372 3373 3374
void gen_pc_load(CPUState *env, TranslationBlock *tb,
                unsigned long searched_pc, int pc_pos, void *puc)
{
    env->pc = gen_opc_pc[pc_pos];
}