cpu-exec.c 48.2 KB
Newer Older
B
bellard 已提交
1 2 3
/*
 *  i386 emulator main execution loop
 * 
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#include "exec.h"
B
log fix  
bellard 已提交
22
#include "disas.h"
B
bellard 已提交
23

24 25 26 27 28 29 30 31 32 33 34 35 36 37
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

38 39
int tb_invalidated_flag;

B
bellard 已提交
40
//#define DEBUG_EXEC
B
bellard 已提交
41
//#define DEBUG_SIGNAL
B
bellard 已提交
42

P
pbrook 已提交
43
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_M68K)
B
bellard 已提交
44 45 46 47 48 49
/* XXX: unify with i386 target */
void cpu_loop_exit(void)
{
    longjmp(env->jmp_env, 1);
}
#endif
P
pbrook 已提交
50
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
51 52
#define reg_T2
#endif
B
bellard 已提交
53

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
void cpu_resume_from_signal(CPUState *env1, void *puc) 
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128

static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
                                      unsigned int flags)
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
    
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
    
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
    
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
        if (tb->pc == pc && 
            tb->page_addr[0] == phys_page1 &&
            tb->cs_base == cs_base && 
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
                virt_page2 = (pc & TARGET_PAGE_MASK) + 
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
129
        tb_invalidated_flag = 1;
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
    cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
    
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
    
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
    unsigned int flags;

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
169 170 171
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
172 173
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
174 175 176 177
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
178 179 180
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
181
#else
B
bellard 已提交
182 183 184
    // FPU enable . MMU enabled . MMU no-fault . Supervisor
    flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
        | env->psrs;
185 186 187 188 189 190 191 192 193
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
    flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
        (msr_se << MSR_SE) | (msr_le << MSR_LE);
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
194
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
195
    cs_base = 0;
196
    pc = env->PC;
P
pbrook 已提交
197 198 199 200
#elif defined(TARGET_M68K)
    flags = env->fpcr & M68K_FPCR_PREC;
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
201 202 203 204
#elif defined(TARGET_SH4)
    flags = env->sr & (SR_MD | SR_RB);
    cs_base = 0;         /* XXXXX */
    pc = env->pc;
205 206 207 208 209 210 211
#else
#error unsupported CPU
#endif
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
212 213 214 215 216 217 218 219
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
            T0 = 0;
        }
220 221 222 223 224
    }
    return tb;
}


B
bellard 已提交
225 226
/* main execution loop */

B
bellard 已提交
227
int cpu_exec(CPUState *env1)
B
bellard 已提交
228
{
P
pbrook 已提交
229 230 231
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
232 233 234 235
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
#endif
B
bellard 已提交
236
#if defined(__sparc__) && !defined(HOST_SOLARIS)
237 238
    int saved_i7;
    target_ulong tmp_T0;
B
bellard 已提交
239
#endif
240
    int ret, interrupt_request;
B
bellard 已提交
241
    void (*gen_func)(void);
242
    TranslationBlock *tb;
B
bellard 已提交
243
    uint8_t *tc_ptr;
244

B
bellard 已提交
245 246 247 248 249 250 251 252 253
#if defined(TARGET_I386)
    /* handle exit of HALTED state */
    if (env1->hflags & HF_HALTED_MASK) {
        /* disable halt condition */
        if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
            (env1->eflags & IF_MASK)) {
            env1->hflags &= ~HF_HALTED_MASK;
        } else {
            return EXCP_HALTED;
B
bellard 已提交
254 255 256
        }
    }
#elif defined(TARGET_PPC)
257
    if (env1->halted) {
B
bellard 已提交
258
        if (env1->msr[MSR_EE] && 
259
            (env1->interrupt_request & CPU_INTERRUPT_HARD)) {
260
            env1->halted = 0;
B
bellard 已提交
261 262
        } else {
            return EXCP_HALTED;
B
bellard 已提交
263 264
        }
    }
B
bellard 已提交
265 266 267 268 269 270 271 272 273
#elif defined(TARGET_SPARC)
    if (env1->halted) {
        if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
            (env1->psret != 0)) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
B
bellard 已提交
274 275 276 277 278 279 280 281 282 283 284
#elif defined(TARGET_ARM)
    if (env1->halted) {
        /* An interrupt wakes the CPU even if the I and F CPSR bits are
           set.  */
        if (env1->interrupt_request
            & (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD)) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
285 286 287 288 289 290 291 292 293
#elif defined(TARGET_MIPS)
    if (env1->halted) {
        if (env1->interrupt_request &
            (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
            env1->halted = 0;
        } else {
            return EXCP_HALTED;
        }
    }
B
bellard 已提交
294 295
#endif

B
bellard 已提交
296 297
    cpu_single_env = env1; 

B
bellard 已提交
298
    /* first we save global registers */
P
pbrook 已提交
299 300
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
301
    env = env1;
B
bellard 已提交
302
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
303 304 305 306 307
    /* we also save i7 because longjmp may not restore it */
    asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
#endif

#if defined(TARGET_I386)
B
bellard 已提交
308
    env_to_regs();
B
bellard 已提交
309
    /* put eflags in CPU temporary format */
B
bellard 已提交
310 311
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
312
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
313
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
314
#elif defined(TARGET_ARM)
315
#elif defined(TARGET_SPARC)
B
bellard 已提交
316 317 318
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
319
#elif defined(TARGET_PPC)
P
pbrook 已提交
320 321 322 323
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
B
bellard 已提交
324
#elif defined(TARGET_MIPS)
B
bellard 已提交
325 326
#elif defined(TARGET_SH4)
    /* XXXXX */
B
bellard 已提交
327 328 329
#else
#error unsupported target CPU
#endif
330
    env->exception_index = -1;
331

B
bellard 已提交
332
    /* prepare setjmp context for exception handling */
333 334
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
335
            env->current_tb = NULL;
336 337 338 339 340 341 342 343
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
344
                       which will be handled outside the cpu execution
345
                       loop */
B
bellard 已提交
346
#if defined(TARGET_I386)
347 348 349 350
                    do_interrupt_user(env->exception_index, 
                                      env->exception_is_int, 
                                      env->error_code, 
                                      env->exception_next_eip);
B
bellard 已提交
351
#endif
352 353 354
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
355
#if defined(TARGET_I386)
356 357 358 359 360 361
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
                    do_interrupt(env->exception_index, 
                                 env->exception_is_int, 
                                 env->error_code, 
B
bellard 已提交
362
                                 env->exception_next_eip, 0);
363 364
                    /* successfully delivered */
                    env->old_exception = -1;
365 366
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
367 368
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
369
#elif defined(TARGET_SPARC)
B
bellard 已提交
370
                    do_interrupt(env->exception_index);
B
bellard 已提交
371 372
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
373 374
#elif defined(TARGET_SH4)
		    do_interrupt(env);
B
bellard 已提交
375
#endif
376 377
                }
                env->exception_index = -1;
B
bellard 已提交
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
            } 
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
402
            }
B
bellard 已提交
403 404
#endif

405 406
            T0 = 0; /* force lookup of first TB */
            for(;;) {
B
bellard 已提交
407
#if defined(__sparc__) && !defined(HOST_SOLARIS)
408 409
                /* g1 can be modified by some libc? functions */ 
                tmp_T0 = T0;
410
#endif	    
B
bellard 已提交
411
                interrupt_request = env->interrupt_request;
412
                if (__builtin_expect(interrupt_request, 0)) {
413 414 415 416 417
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
B
bellard 已提交
418
#if defined(TARGET_I386)
B
bellard 已提交
419 420 421 422 423 424 425 426 427 428
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
#if defined(__sparc__) && !defined(HOST_SOLARIS)
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
429 430
                        (env->eflags & IF_MASK) && 
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
431
                        int intno;
432
                        env->interrupt_request &= ~CPU_INTERRUPT_HARD;
433
                        intno = cpu_get_pic_interrupt(env);
434
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
435 436
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
437
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
438 439
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
440
#if defined(__sparc__) && !defined(HOST_SOLARIS)
B
bellard 已提交
441 442 443 444
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
445
                    }
446
#elif defined(TARGET_PPC)
447 448 449 450 451
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
452 453 454 455 456
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        if (ppc_hw_interrupt(env) == 1) {
                            /* Some exception was raised */
                            if (env->pending_interrupts == 0)
                                env->interrupt_request &= ~CPU_INTERRUPT_HARD;
B
bellard 已提交
457
#if defined(__sparc__) && !defined(HOST_SOLARIS)
458 459 460 461 462
                            tmp_T0 = 0;
#else
                            T0 = 0;
#endif
                        }
463
                    }
B
bellard 已提交
464 465
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
466
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
467
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
468 469
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
470 471 472 473 474
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
B
bellard 已提交
475
#if defined(__sparc__) && !defined(HOST_SOLARIS)
476 477 478 479
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
B
bellard 已提交
480
                    }
481
#elif defined(TARGET_SPARC)
B
bellard 已提交
482 483 484 485 486 487 488 489 490 491 492
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
bellard 已提交
493
#if defined(__sparc__) && !defined(HOST_SOLARIS)
494 495 496 497
                            tmp_T0 = 0;
#else
                            T0 = 0;
#endif
B
bellard 已提交
498
			}
499 500 501
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
B
bellard 已提交
502
		    } else if (interrupt_request & CPU_INTERRUPT_HALT) {
B
bellard 已提交
503 504 505 506
			env->interrupt_request &= ~CPU_INTERRUPT_HALT;
			env->halted = 1;
			env->exception_index = EXCP_HLT;
			cpu_loop_exit();
B
bellard 已提交
507
                    }
B
bellard 已提交
508 509 510 511 512 513 514 515 516 517 518
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
                    }
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && !(env->uncached_cpsr & CPSR_I)) {
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
                    }
B
bellard 已提交
519 520
#elif defined(TARGET_SH4)
		    /* XXXXX */
B
bellard 已提交
521
#endif
B
bellard 已提交
522 523
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
524
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
525 526 527
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
B
bellard 已提交
528
#if defined(__sparc__) && !defined(HOST_SOLARIS)
529 530 531 532 533
                        tmp_T0 = 0;
#else
                        T0 = 0;
#endif
                    }
B
bellard 已提交
534 535 536 537 538
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
539
                }
B
bellard 已提交
540
#ifdef DEBUG_EXEC
B
bellard 已提交
541
                if ((loglevel & CPU_LOG_TB_CPU)) {
B
bellard 已提交
542
#if defined(TARGET_I386)
543
                    /* restore flags in standard format */
B
bellard 已提交
544
#ifdef reg_EAX
545
                    env->regs[R_EAX] = EAX;
B
bellard 已提交
546 547
#endif
#ifdef reg_EBX
548
                    env->regs[R_EBX] = EBX;
B
bellard 已提交
549 550
#endif
#ifdef reg_ECX
551
                    env->regs[R_ECX] = ECX;
B
bellard 已提交
552 553
#endif
#ifdef reg_EDX
554
                    env->regs[R_EDX] = EDX;
B
bellard 已提交
555 556
#endif
#ifdef reg_ESI
557
                    env->regs[R_ESI] = ESI;
B
bellard 已提交
558 559
#endif
#ifdef reg_EDI
560
                    env->regs[R_EDI] = EDI;
B
bellard 已提交
561 562
#endif
#ifdef reg_EBP
563
                    env->regs[R_EBP] = EBP;
B
bellard 已提交
564 565
#endif
#ifdef reg_ESP
566
                    env->regs[R_ESP] = ESP;
B
bellard 已提交
567
#endif
568
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
569
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
570
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
571
#elif defined(TARGET_ARM)
B
bellard 已提交
572
                    cpu_dump_state(env, logfile, fprintf, 0);
573
#elif defined(TARGET_SPARC)
B
bellard 已提交
574 575 576
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
577
#elif defined(TARGET_PPC)
B
bellard 已提交
578
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
579 580 581 582 583 584
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
585 586
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
587 588
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
589 590 591
#else
#error unsupported target CPU 
#endif
592
                }
B
bellard 已提交
593
#endif
594
                tb = tb_find_fast();
595
#ifdef DEBUG_EXEC
B
bellard 已提交
596
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
597 598 599
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
600
                }
601
#endif
B
bellard 已提交
602
#if defined(__sparc__) && !defined(HOST_SOLARIS)
603
                T0 = tmp_T0;
604
#endif	    
605 606 607
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
608
                {
609
                    if (T0 != 0 &&
610 611 612
#if USE_KQEMU
                        (env->kqemu_enabled != 2) &&
#endif
613
                        tb->page_addr[1] == -1
614 615 616 617 618
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
                    && (tb->cflags & CF_CODE_COPY) == 
                    (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
#endif
                    ) {
619
                    spin_lock(&tb_lock);
B
bellard 已提交
620
                    tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
B
bellard 已提交
621 622 623 624 625
#if defined(USE_CODE_COPY)
                    /* propagates the FP use info */
                    ((TranslationBlock *)(T0 & ~3))->cflags |= 
                        (tb->cflags & CF_FP_USED);
#endif
626 627
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
628
                }
629
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
630
                env->current_tb = tb;
631 632
                /* execute the generated code */
                gen_func = (void *)tc_ptr;
633
#if defined(__sparc__)
634 635 636 637
                __asm__ __volatile__("call	%0\n\t"
                                     "mov	%%o7,%%i0"
                                     : /* no outputs */
                                     : "r" (gen_func) 
B
bellard 已提交
638
                                     : "i0", "i1", "i2", "i3", "i4", "i5",
639
                                       "o0", "o1", "o2", "o3", "o4", "o5",
B
bellard 已提交
640 641
                                       "l0", "l1", "l2", "l3", "l4", "l5",
                                       "l6", "l7");
642
#elif defined(__arm__)
643 644 645 646 647 648
                asm volatile ("mov pc, %0\n\t"
                              ".global exec_loop\n\t"
                              "exec_loop:\n\t"
                              : /* no outputs */
                              : "r" (gen_func)
                              : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
649 650 651
#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
{
    if (!(tb->cflags & CF_CODE_COPY)) {
B
bellard 已提交
652 653 654
        if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
            save_native_fp_state(env);
        }
655 656
        gen_func();
    } else {
B
bellard 已提交
657 658 659
        if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
            restore_native_fp_state(env);
        }
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
        /* we work with native eflags */
        CC_SRC = cc_table[CC_OP].compute_all();
        CC_OP = CC_OP_EFLAGS;
        asm(".globl exec_loop\n"
            "\n"
            "debug1:\n"
            "    pushl %%ebp\n"
            "    fs movl %10, %9\n"
            "    fs movl %11, %%eax\n"
            "    andl $0x400, %%eax\n"
            "    fs orl %8, %%eax\n"
            "    pushl %%eax\n"
            "    popf\n"
            "    fs movl %%esp, %12\n"
            "    fs movl %0, %%eax\n"
            "    fs movl %1, %%ecx\n"
            "    fs movl %2, %%edx\n"
            "    fs movl %3, %%ebx\n"
            "    fs movl %4, %%esp\n"
            "    fs movl %5, %%ebp\n"
            "    fs movl %6, %%esi\n"
            "    fs movl %7, %%edi\n"
            "    fs jmp *%9\n"
            "exec_loop:\n"
            "    fs movl %%esp, %4\n"
            "    fs movl %12, %%esp\n"
            "    fs movl %%eax, %0\n"
            "    fs movl %%ecx, %1\n"
            "    fs movl %%edx, %2\n"
            "    fs movl %%ebx, %3\n"
            "    fs movl %%ebp, %5\n"
            "    fs movl %%esi, %6\n"
            "    fs movl %%edi, %7\n"
            "    pushf\n"
            "    popl %%eax\n"
            "    movl %%eax, %%ecx\n"
            "    andl $0x400, %%ecx\n"
            "    shrl $9, %%ecx\n"
            "    andl $0x8d5, %%eax\n"
            "    fs movl %%eax, %8\n"
            "    movl $1, %%eax\n"
            "    subl %%ecx, %%eax\n"
            "    fs movl %%eax, %11\n"
            "    fs movl %9, %%ebx\n" /* get T0 value */
            "    popl %%ebp\n"
            :
            : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
            "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
            "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
            "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
            "a" (gen_func),
            "m" (*(uint8_t *)offsetof(CPUState, df)),
            "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
            : "%ecx", "%edx"
            );
    }
}
B
bellard 已提交
723 724 725 726 727 728 729 730 731
#elif defined(__ia64)
		struct fptr {
			void *ip;
			void *gp;
		} fp;

		fp.ip = tc_ptr;
		fp.gp = code_gen_buffer + 2 * (1 << 20);
		(*(void (*)(void)) &fp)();
B
bellard 已提交
732
#else
733
                gen_func();
B
bellard 已提交
734
#endif
B
bellard 已提交
735
                env->current_tb = NULL;
B
bellard 已提交
736 737 738
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
739 740
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
741 742 743
                    /* do not allow linking to another block */
                    T0 = 0;
                }
744 745 746 747 748 749 750
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
751
#endif
752 753
            }
        } else {
B
bellard 已提交
754
            env_to_regs();
B
bellard 已提交
755
        }
756 757
    } /* for(;;) */

B
bellard 已提交
758

B
bellard 已提交
759
#if defined(TARGET_I386)
B
bellard 已提交
760 761 762 763 764
#if defined(USE_CODE_COPY)
    if (env->native_fp_regs) {
        save_native_fp_state(env);
    }
#endif
B
bellard 已提交
765
    /* restore flags in standard format */
B
bellard 已提交
766
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
767
#elif defined(TARGET_ARM)
B
bellard 已提交
768
    /* XXX: Save/restore host fpu exception state?.  */
769
#elif defined(TARGET_SPARC)
B
bellard 已提交
770 771 772
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
773
#elif defined(TARGET_PPC)
P
pbrook 已提交
774 775 776 777 778
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
779
#elif defined(TARGET_MIPS)
B
bellard 已提交
780 781
#elif defined(TARGET_SH4)
    /* XXXXX */
B
bellard 已提交
782 783 784
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
785 786

    /* restore global registers */
B
bellard 已提交
787
#if defined(__sparc__) && !defined(HOST_SOLARIS)
788
    asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
B
bellard 已提交
789
#endif
P
pbrook 已提交
790 791
#include "hostregs_helper.h"

B
bellard 已提交
792 793
    /* fail safe : never use cpu_single_env outside cpu_exec() */
    cpu_single_env = NULL; 
B
bellard 已提交
794 795
    return ret;
}
B
bellard 已提交
796

797 798 799 800
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
801 802 803
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
804 805 806
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
807
#endif
808 809
}

B
bellard 已提交
810
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
811

B
bellard 已提交
812 813 814 815 816 817
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
818
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
819
        selector &= 0xffff;
820
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
B
bellard 已提交
821
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
822
    } else {
B
bellard 已提交
823
        load_seg(seg_reg, selector);
B
bellard 已提交
824
    }
B
bellard 已提交
825 826
    env = saved_env;
}
B
bellard 已提交
827

828 829 830 831 832 833 834
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
835
    helper_fsave((target_ulong)ptr, data32);
836 837 838 839 840 841 842 843 844 845 846

    env = saved_env;
}

void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
    
B
bellard 已提交
847
    helper_frstor((target_ulong)ptr, data32);
848 849 850 851

    env = saved_env;
}

B
bellard 已提交
852 853
#endif /* TARGET_I386 */

B
bellard 已提交
854 855
#if !defined(CONFIG_SOFTMMU)

856 857
#if defined(TARGET_I386)

858
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
859 860 861
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
862
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
863 864
                                    int is_write, sigset_t *old_set, 
                                    void *puc)
B
bellard 已提交
865
{
B
bellard 已提交
866 867
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
868

B
bellard 已提交
869 870
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
871
#if defined(DEBUG_SIGNAL)
872 873
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
874
#endif
875
    /* XXX: locking issue */
876
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
877 878
        return 1;
    }
879

880
    /* see if it is an MMU fault */
B
bellard 已提交
881 882
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, 
                                   ((env->hflags & HF_CPL_MASK) == 3), 0);
883 884 885 886 887
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
888 889
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
890 891
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
892
        cpu_restore_state(tb, env, pc, puc);
893
    }
B
bellard 已提交
894
    if (ret == 1) {
895
#if 0
B
bellard 已提交
896 897
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", 
               env->eip, env->cr[2], env->error_code);
898
#endif
B
bellard 已提交
899 900 901
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
902
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
903 904
    } else {
        /* activate soft MMU for this block */
905
        env->hflags |= HF_SOFTMMU_MASK;
906
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
907
    }
908 909 910 911
    /* never comes here */
    return 1;
}

B
bellard 已提交
912
#elif defined(TARGET_ARM)
913
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
914 915
                                    int is_write, sigset_t *old_set,
                                    void *puc)
916
{
B
bellard 已提交
917 918 919 920 921 922 923 924 925
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
926
    /* XXX: locking issue */
927
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
928 929
        return 1;
    }
B
bellard 已提交
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
    /* see if it is an MMU fault */
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
947
}
948 949
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
950 951
                                    int is_write, sigset_t *old_set,
                                    void *puc)
952
{
B
bellard 已提交
953 954 955 956 957 958 959 960 961
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
962
    /* XXX: locking issue */
963
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
964 965
        return 1;
    }
B
bellard 已提交
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
    /* see if it is an MMU fault */
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
983
}
984 985
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
986 987
                                    int is_write, sigset_t *old_set,
                                    void *puc)
988 989
{
    TranslationBlock *tb;
990
    int ret;
991 992 993 994 995 996 997 998
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
999
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
1000 1001 1002
        return 1;
    }

1003
    /* see if it is an MMU fault */
B
bellard 已提交
1004
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
1005 1006 1007 1008 1009
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

1010 1011 1012 1013 1014
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
1015
        cpu_restore_state(tb, env, pc, puc);
1016
    }
1017
    if (ret == 1) {
1018
#if 0
1019 1020
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
1021 1022 1023
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
1024
        sigprocmask(SIG_SETMASK, old_set, NULL);
1025
        do_raise_exception_err(env->exception_index, env->error_code);
1026 1027
    } else {
        /* activate soft MMU for this block */
1028
        cpu_resume_from_signal(env, puc);
1029
    }
1030
    /* never comes here */
P
pbrook 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
1070 1071
    return 1;
}
B
bellard 已提交
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
1088
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
1089 1090 1091 1092
        return 1;
    }

    /* see if it is an MMU fault */
B
bellard 已提交
1093
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
B
bellard 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
    
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", 
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
        printf("PF exception: NIP=0x%08x error=0x%x %p\n", 
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1162 1163
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1164 1165 1166
    /* never comes here */
    return 1;
}
B
bellard 已提交
1167 1168 1169
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1170

B
bellard 已提交
1171 1172
#if defined(__i386__)

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
#if defined(USE_CODE_COPY)
static void cpu_send_trap(unsigned long pc, int trap, 
                          struct ucontext *uc)
{
    TranslationBlock *tb;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, uc);
    }
    sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    raise_exception_err(trap, env->error_code);
}
#endif

1205
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1206
                       void *puc)
B
bellard 已提交
1207
{
1208
    siginfo_t *info = pinfo;
B
bellard 已提交
1209 1210
    struct ucontext *uc = puc;
    unsigned long pc;
1211
    int trapno;
B
bellard 已提交
1212

1213 1214
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1215 1216 1217
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1218
#endif
1219 1220
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
1221 1222 1223 1224 1225 1226 1227 1228 1229
#if defined(TARGET_I386) && defined(USE_CODE_COPY)
    if (trapno == 0x00 || trapno == 0x05) {
        /* send division by zero or bound exception */
        cpu_send_trap(pc, trapno, uc);
        return 1;
    } else
#endif
        return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                                 trapno == 0xe ? 
1230
                                 (ERROR_sig(uc) >> 1) & 1 : 0,
1231
                                 &uc->uc_sigmask, puc);
B
bellard 已提交
1232 1233
}

1234 1235
#elif defined(__x86_64__)

1236
int cpu_signal_handler(int host_signum, void *pinfo,
1237 1238
                       void *puc)
{
1239
    siginfo_t *info = pinfo;
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? 
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1250
#elif defined(__powerpc__)
B
bellard 已提交
1251

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1301
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1302
                       void *puc)
B
bellard 已提交
1303
{
1304
    siginfo_t *info = pinfo;
1305 1306 1307 1308
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1309
    pc = IAR_sig(uc);
1310 1311 1312
    is_write = 0;
#if 0
    /* ppc 4xx case */
1313
    if (DSISR_sig(uc) & 0x00800000)
1314 1315
        is_write = 1;
#else
1316
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1317 1318 1319
        is_write = 1;
#endif
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1320
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1321 1322
}

B
bellard 已提交
1323 1324
#elif defined(__alpha__)

1325
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1326 1327
                           void *puc)
{
1328
    siginfo_t *info = pinfo;
B
bellard 已提交
1329 1330 1331 1332 1333
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1334
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1351
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1352
}
1353 1354
#elif defined(__sparc__)

1355
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1356
                       void *puc)
1357
{
1358
    siginfo_t *info = pinfo;
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
    unsigned long pc;
    int is_write;
    uint32_t insn;
    
    /* XXX: is there a standard glibc define ? */
    pc = regs[1];
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
1384
                             is_write, sigmask, NULL);
1385 1386 1387 1388
}

#elif defined(__arm__)

1389
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1390
                       void *puc)
1391
{
1392
    siginfo_t *info = pinfo;
1393 1394 1395 1396 1397 1398 1399 1400 1401
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[R15];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
P
pbrook 已提交
1402
                             &uc->uc_sigmask, puc);
1403 1404
}

B
bellard 已提交
1405 1406
#elif defined(__mc68000)

1407
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1408 1409
                       void *puc)
{
1410
    siginfo_t *info = pinfo;
B
bellard 已提交
1411 1412 1413 1414 1415 1416 1417 1418 1419
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
1420
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1421 1422
}

B
bellard 已提交
1423 1424 1425 1426 1427 1428 1429
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1430
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1431
{
1432
    siginfo_t *info = pinfo;
B
bellard 已提交
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1444
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1457 1458
#elif defined(__s390__)

1459
int cpu_signal_handler(int host_signum, void *pinfo, 
B
bellard 已提交
1460 1461
                       void *puc)
{
1462
    siginfo_t *info = pinfo;
B
bellard 已提交
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
    
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1475
#else
B
bellard 已提交
1476

1477
#error host CPU specific signal handler needed
B
bellard 已提交
1478

B
bellard 已提交
1479
#endif
B
bellard 已提交
1480 1481

#endif /* !defined(CONFIG_SOFTMMU) */