cirrus_vga.c 89.0 KB
Newer Older
1
/*
B
bellard 已提交
2
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3
 *
4
 * Copyright (c) 2004 Fabrice Bellard
B
bellard 已提交
5
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
B
bellard 已提交
25 26 27 28
/*
 * Reference: Finn Thogersons' VGADOC4b
 *   available at http://home.worldonline.dk/~finth/
 */
P
pbrook 已提交
29 30 31
#include "hw.h"
#include "pci.h"
#include "console.h"
32
#include "vga_int.h"
33
#include "loader.h"
34

35 36
/*
 * TODO:
37
 *    - destination write mask support not complete (bits 5..7)
38 39 40 41
 *    - optimize linear mappings
 *    - optimize bitblt functions
 */

42
//#define DEBUG_CIRRUS
43
//#define DEBUG_BITBLT
44

G
Gerd Hoffmann 已提交
45 46
#define VGA_RAM_SIZE (8192 * 1024)

47 48 49 50 51 52 53 54 55 56 57 58 59
/***************************************
 *
 *  definitions
 *
 ***************************************/

// ID
#define CIRRUS_ID_CLGD5422  (0x23<<2)
#define CIRRUS_ID_CLGD5426  (0x24<<2)
#define CIRRUS_ID_CLGD5424  (0x25<<2)
#define CIRRUS_ID_CLGD5428  (0x26<<2)
#define CIRRUS_ID_CLGD5430  (0x28<<2)
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
60
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
#define CIRRUS_ID_CLGD5446  (0x2E<<2)

// sequencer 0x07
#define CIRRUS_SR7_BPP_VGA            0x00
#define CIRRUS_SR7_BPP_SVGA           0x01
#define CIRRUS_SR7_BPP_MASK           0x0e
#define CIRRUS_SR7_BPP_8              0x00
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
#define CIRRUS_SR7_BPP_24             0x04
#define CIRRUS_SR7_BPP_16             0x06
#define CIRRUS_SR7_BPP_32             0x08
#define CIRRUS_SR7_ISAADDR_MASK       0xe0

// sequencer 0x0f
#define CIRRUS_MEMSIZE_512k        0x08
#define CIRRUS_MEMSIZE_1M          0x10
#define CIRRUS_MEMSIZE_2M          0x18
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80	// bank switching is enabled.

// sequencer 0x12
#define CIRRUS_CURSOR_SHOW         0x01
#define CIRRUS_CURSOR_HIDDENPEL    0x02
#define CIRRUS_CURSOR_LARGE        0x04	// 64x64 if set, 32x32 if clear

// sequencer 0x17
#define CIRRUS_BUSTYPE_VLBFAST   0x10
#define CIRRUS_BUSTYPE_PCI       0x20
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
#define CIRRUS_BUSTYPE_ISA       0x38
#define CIRRUS_MMIO_ENABLE       0x04
#define CIRRUS_MMIO_USE_PCIADDR  0x40	// 0xb8000 if cleared.
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80

// control 0x0b
#define CIRRUS_BANKING_DUAL             0x01
#define CIRRUS_BANKING_GRANULARITY_16K  0x20	// set:16k, clear:4k

// control 0x30
#define CIRRUS_BLTMODE_BACKWARDS        0x01
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30

// control 0x31
#define CIRRUS_BLT_BUSY                 0x01
#define CIRRUS_BLT_START                0x02
#define CIRRUS_BLT_RESET                0x04
#define CIRRUS_BLT_FIFOUSED             0x10
116
#define CIRRUS_BLT_AUTOSTART            0x80
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135

// control 0x32
#define CIRRUS_ROP_0                    0x00
#define CIRRUS_ROP_SRC_AND_DST          0x05
#define CIRRUS_ROP_NOP                  0x06
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
#define CIRRUS_ROP_NOTDST               0x0b
#define CIRRUS_ROP_SRC                  0x0d
#define CIRRUS_ROP_1                    0x0e
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
#define CIRRUS_ROP_SRC_XOR_DST          0x59
#define CIRRUS_ROP_SRC_OR_DST           0x6d
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
#define CIRRUS_ROP_NOTSRC               0xd0
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda

136 137 138
#define CIRRUS_ROP_NOP_INDEX 2
#define CIRRUS_ROP_SRC_INDEX 5

139
// control 0x33
140
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
B
bellard 已提交
141
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
142
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
143

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
// memory-mapped IO
#define CIRRUS_MMIO_BLTBGCOLOR        0x00	// dword
#define CIRRUS_MMIO_BLTFGCOLOR        0x04	// dword
#define CIRRUS_MMIO_BLTWIDTH          0x08	// word
#define CIRRUS_MMIO_BLTHEIGHT         0x0a	// word
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c	// word
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e	// word
#define CIRRUS_MMIO_BLTDESTADDR       0x10	// dword
#define CIRRUS_MMIO_BLTSRCADDR        0x14	// dword
#define CIRRUS_MMIO_BLTWRITEMASK      0x17	// byte
#define CIRRUS_MMIO_BLTMODE           0x18	// byte
#define CIRRUS_MMIO_BLTROP            0x1a	// byte
#define CIRRUS_MMIO_BLTMODEEXT        0x1b	// byte
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c	// word?
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20	// word?
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24	// word
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26	// word
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28	// word
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a	// word
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f	// byte
#define CIRRUS_MMIO_BRESENHAM_K1      0x30	// word
#define CIRRUS_MMIO_BRESENHAM_K3      0x32	// word
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34	// word
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36	// word
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38	// byte
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39	// byte
#define CIRRUS_MMIO_BLTSTATUS         0x40	// byte

175
#define CIRRUS_PNPMMIO_SIZE         0x1000
176

177 178 179
#define BLTUNSAFE(s) \
    ( \
        ( /* check dst is within bounds */ \
180
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
181
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
182
                    (s)->vga.vram_size \
183 184
        ) || \
        ( /* check src is within bounds */ \
185
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
186
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
187
                    (s)->vga.vram_size \
188 189 190
        ) \
    )

191 192 193
struct CirrusVGAState;
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
                                     uint8_t * dst, const uint8_t * src,
194 195
				     int dstpitch, int srcpitch,
				     int bltwidth, int bltheight);
196 197
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
                              uint8_t *dst, int dst_pitch, int width, int height);
198 199

typedef struct CirrusVGAState {
200
    VGACommonState vga;
201

202 203 204 205 206 207 208
    MemoryRegion cirrus_linear_io;
    MemoryRegion cirrus_linear_bitblt_io;
    MemoryRegion cirrus_mmio_io;
    MemoryRegion pci_bar;
    bool linear_vram;  /* vga.vram mapped over cirrus_linear_io */
    MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
    MemoryRegion low_mem;           /* always mapped, overridden by: */
209
    MemoryRegion cirrus_bank[2];    /*   aliases at 0xa0000-0xb0000  */
210
    uint32_t cirrus_addr_mask;
211
    uint32_t linear_mmio_mask;
212 213 214 215 216 217 218
    uint8_t cirrus_shadow_gr0;
    uint8_t cirrus_shadow_gr1;
    uint8_t cirrus_hidden_dac_lockindex;
    uint8_t cirrus_hidden_dac_data;
    uint32_t cirrus_bank_base[2];
    uint32_t cirrus_bank_limit[2];
    uint8_t cirrus_hidden_palette[48];
219 220
    uint32_t hw_cursor_x;
    uint32_t hw_cursor_y;
221 222 223 224 225
    int cirrus_blt_pixelwidth;
    int cirrus_blt_width;
    int cirrus_blt_height;
    int cirrus_blt_dstpitch;
    int cirrus_blt_srcpitch;
226 227
    uint32_t cirrus_blt_fgcol;
    uint32_t cirrus_blt_bgcol;
228 229 230
    uint32_t cirrus_blt_dstaddr;
    uint32_t cirrus_blt_srcaddr;
    uint8_t cirrus_blt_mode;
231
    uint8_t cirrus_blt_modeext;
232
    cirrus_bitblt_rop_t cirrus_rop;
233
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
234 235 236 237
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
    uint8_t *cirrus_srcptr;
    uint8_t *cirrus_srcptr_end;
    uint32_t cirrus_srccounter;
238 239 240 241 242 243
    /* hwcursor display state */
    int last_hw_cursor_size;
    int last_hw_cursor_x;
    int last_hw_cursor_y;
    int last_hw_cursor_y_start;
    int last_hw_cursor_y_end;
244
    int real_vram_size; /* XXX: suppress that */
B
blueswir1 已提交
245 246
    int device_id;
    int bustype;
247 248 249 250 251 252 253
} CirrusVGAState;

typedef struct PCICirrusVGAState {
    PCIDevice dev;
    CirrusVGAState cirrus_vga;
} PCICirrusVGAState;

254 255 256 257 258
typedef struct ISACirrusVGAState {
    ISADevice dev;
    CirrusVGAState cirrus_vga;
} ISACirrusVGAState;

259
static uint8_t rop_to_index[256];
260

261 262 263 264 265 266 267
/***************************************
 *
 *  prototypes.
 *
 ***************************************/


B
bellard 已提交
268 269
static void cirrus_bitblt_reset(CirrusVGAState *s);
static void cirrus_update_memory_access(CirrusVGAState *s);
270 271 272 273 274 275 276

/***************************************
 *
 *  raster operations
 *
 ***************************************/

277 278 279 280 281
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
                                  uint8_t *dst,const uint8_t *src,
                                  int dstpitch,int srcpitch,
                                  int bltwidth,int bltheight)
{
282 283
}

284 285 286
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
                                   uint8_t *dst,
                                   int dstpitch, int bltwidth,int bltheight)
287
{
288
}
289

290
#define ROP_NAME 0
B
Blue Swirl 已提交
291
#define ROP_FN(d, s) 0
292
#include "cirrus_vga_rop.h"
293

294
#define ROP_NAME src_and_dst
B
Blue Swirl 已提交
295
#define ROP_FN(d, s) (s) & (d)
296
#include "cirrus_vga_rop.h"
297

298
#define ROP_NAME src_and_notdst
B
Blue Swirl 已提交
299
#define ROP_FN(d, s) (s) & (~(d))
300
#include "cirrus_vga_rop.h"
301

302
#define ROP_NAME notdst
B
Blue Swirl 已提交
303
#define ROP_FN(d, s) ~(d)
304
#include "cirrus_vga_rop.h"
305

306
#define ROP_NAME src
B
Blue Swirl 已提交
307
#define ROP_FN(d, s) s
308
#include "cirrus_vga_rop.h"
309

310
#define ROP_NAME 1
B
Blue Swirl 已提交
311
#define ROP_FN(d, s) ~0
312 313 314
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_and_dst
B
Blue Swirl 已提交
315
#define ROP_FN(d, s) (~(s)) & (d)
316 317 318
#include "cirrus_vga_rop.h"

#define ROP_NAME src_xor_dst
B
Blue Swirl 已提交
319
#define ROP_FN(d, s) (s) ^ (d)
320 321 322
#include "cirrus_vga_rop.h"

#define ROP_NAME src_or_dst
B
Blue Swirl 已提交
323
#define ROP_FN(d, s) (s) | (d)
324 325 326
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_or_notdst
B
Blue Swirl 已提交
327
#define ROP_FN(d, s) (~(s)) | (~(d))
328 329 330
#include "cirrus_vga_rop.h"

#define ROP_NAME src_notxor_dst
B
Blue Swirl 已提交
331
#define ROP_FN(d, s) ~((s) ^ (d))
332
#include "cirrus_vga_rop.h"
333

334
#define ROP_NAME src_or_notdst
B
Blue Swirl 已提交
335
#define ROP_FN(d, s) (s) | (~(d))
336 337 338
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc
B
Blue Swirl 已提交
339
#define ROP_FN(d, s) (~(s))
340 341 342
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_or_dst
B
Blue Swirl 已提交
343
#define ROP_FN(d, s) (~(s)) | (d)
344 345 346
#include "cirrus_vga_rop.h"

#define ROP_NAME notsrc_and_notdst
B
Blue Swirl 已提交
347
#define ROP_FN(d, s) (~(s)) & (~(d))
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
#include "cirrus_vga_rop.h"

static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
    cirrus_bitblt_rop_fwd_0,
    cirrus_bitblt_rop_fwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_fwd_src_and_notdst,
    cirrus_bitblt_rop_fwd_notdst,
    cirrus_bitblt_rop_fwd_src,
    cirrus_bitblt_rop_fwd_1,
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
    cirrus_bitblt_rop_fwd_src_xor_dst,
    cirrus_bitblt_rop_fwd_src_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
    cirrus_bitblt_rop_fwd_src_notxor_dst,
    cirrus_bitblt_rop_fwd_src_or_notdst,
    cirrus_bitblt_rop_fwd_notsrc,
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
};

static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
    cirrus_bitblt_rop_bkwd_0,
    cirrus_bitblt_rop_bkwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_bkwd_src_and_notdst,
    cirrus_bitblt_rop_bkwd_notdst,
    cirrus_bitblt_rop_bkwd_src,
    cirrus_bitblt_rop_bkwd_1,
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
    cirrus_bitblt_rop_bkwd_src_xor_dst,
    cirrus_bitblt_rop_bkwd_src_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
    cirrus_bitblt_rop_bkwd_src_or_notdst,
    cirrus_bitblt_rop_bkwd_notsrc,
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
};
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434

#define TRANSP_ROP(name) {\
    name ## _8,\
    name ## _16,\
        }
#define TRANSP_NOP(func) {\
    func,\
    func,\
        }

static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
};

435 436 437 438 439 440 441 442 443 444 445 446 447 448
#define ROP2(name) {\
    name ## _8,\
    name ## _16,\
    name ## _24,\
    name ## _32,\
        }

#define ROP_NOP2(func) {\
    func,\
    func,\
    func,\
    func,\
        }

B
bellard 已提交
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
    ROP2(cirrus_patternfill_0),
    ROP2(cirrus_patternfill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_patternfill_src_and_notdst),
    ROP2(cirrus_patternfill_notdst),
    ROP2(cirrus_patternfill_src),
    ROP2(cirrus_patternfill_1),
    ROP2(cirrus_patternfill_notsrc_and_dst),
    ROP2(cirrus_patternfill_src_xor_dst),
    ROP2(cirrus_patternfill_src_or_dst),
    ROP2(cirrus_patternfill_notsrc_or_notdst),
    ROP2(cirrus_patternfill_src_notxor_dst),
    ROP2(cirrus_patternfill_src_or_notdst),
    ROP2(cirrus_patternfill_notsrc),
    ROP2(cirrus_patternfill_notsrc_or_dst),
    ROP2(cirrus_patternfill_notsrc_and_notdst),
};

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
    ROP2(cirrus_colorexpand_transp_0),
    ROP2(cirrus_colorexpand_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_transp_notdst),
    ROP2(cirrus_colorexpand_transp_src),
    ROP2(cirrus_colorexpand_transp_1),
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_transp_notsrc),
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
    ROP2(cirrus_colorexpand_0),
    ROP2(cirrus_colorexpand_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_src_and_notdst),
    ROP2(cirrus_colorexpand_notdst),
    ROP2(cirrus_colorexpand_src),
    ROP2(cirrus_colorexpand_1),
    ROP2(cirrus_colorexpand_notsrc_and_dst),
    ROP2(cirrus_colorexpand_src_xor_dst),
    ROP2(cirrus_colorexpand_src_or_dst),
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_src_notxor_dst),
    ROP2(cirrus_colorexpand_src_or_notdst),
    ROP2(cirrus_colorexpand_notsrc),
    ROP2(cirrus_colorexpand_notsrc_or_dst),
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
};

B
bellard 已提交
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
    ROP2(cirrus_colorexpand_pattern_transp_0),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src),
    ROP2(cirrus_colorexpand_pattern_transp_1),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
    ROP2(cirrus_colorexpand_pattern_0),
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_notdst),
    ROP2(cirrus_colorexpand_pattern_src),
    ROP2(cirrus_colorexpand_pattern_1),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_notsrc),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
};

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static const cirrus_fill_t cirrus_fill[16][4] = {
    ROP2(cirrus_fill_0),
    ROP2(cirrus_fill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_fill_nop),
    ROP2(cirrus_fill_src_and_notdst),
    ROP2(cirrus_fill_notdst),
    ROP2(cirrus_fill_src),
    ROP2(cirrus_fill_1),
    ROP2(cirrus_fill_notsrc_and_dst),
    ROP2(cirrus_fill_src_xor_dst),
    ROP2(cirrus_fill_src_or_dst),
    ROP2(cirrus_fill_notsrc_or_notdst),
    ROP2(cirrus_fill_src_notxor_dst),
    ROP2(cirrus_fill_src_or_notdst),
    ROP2(cirrus_fill_notsrc),
    ROP2(cirrus_fill_notsrc_or_dst),
    ROP2(cirrus_fill_notsrc_and_notdst),
};

static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
564
{
565 566 567 568 569 570
    unsigned int color;
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
        break;
    case 2:
571
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
572 573 574
        s->cirrus_blt_fgcol = le16_to_cpu(color);
        break;
    case 3:
575
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
576
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
577 578 579
        break;
    default:
    case 4:
580 581
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
582 583
        s->cirrus_blt_fgcol = le32_to_cpu(color);
        break;
584 585 586
    }
}

587
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
588
{
589
    unsigned int color;
590 591
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
592 593
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
        break;
594
    case 2:
595
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
596 597
        s->cirrus_blt_bgcol = le16_to_cpu(color);
        break;
598
    case 3:
599
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
600
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
601
        break;
602
    default:
603
    case 4:
604 605
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
606 607
        s->cirrus_blt_bgcol = le32_to_cpu(color);
        break;
608 609 610 611 612 613 614 615 616 617 618 619 620
    }
}

static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
				     int off_pitch, int bytesperline,
				     int lines)
{
    int y;
    int off_cur;
    int off_cur_end;

    for (y = 0; y < lines; y++) {
	off_cur = off_begin;
621
	off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
622
        memory_region_set_dirty(&s->vga.vram, off_cur, off_cur_end - off_cur);
623 624 625 626 627 628 629 630 631
	off_begin += off_pitch;
    }
}

static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
					    const uint8_t * src)
{
    uint8_t *dst;

632
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
633 634 635 636

    if (BLTUNSAFE(s))
        return 0;

B
bellard 已提交
637
    (*s->cirrus_rop) (s, dst, src,
638
                      s->cirrus_blt_dstpitch, 0,
B
bellard 已提交
639
                      s->cirrus_blt_width, s->cirrus_blt_height);
640
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
B
bellard 已提交
641 642
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
                             s->cirrus_blt_height);
643 644 645
    return 1;
}

646 647
/* fill */

648
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
649
{
650
    cirrus_fill_t rop_func;
651

652 653
    if (BLTUNSAFE(s))
        return 0;
654
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
655
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
656 657
             s->cirrus_blt_dstpitch,
             s->cirrus_blt_width, s->cirrus_blt_height);
658 659 660 661 662 663 664
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
			     s->cirrus_blt_dstpitch, s->cirrus_blt_width,
			     s->cirrus_blt_height);
    cirrus_bitblt_reset(s);
    return 1;
}

665 666 667 668 669 670 671 672 673
/***************************************
 *
 *  bitblt (video-to-video)
 *
 ***************************************/

static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
{
    return cirrus_bitblt_common_patterncopy(s,
674
					    s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
675
                                            s->cirrus_addr_mask));
676 677
}

B
bellard 已提交
678
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
679
{
A
Aurelien Jarno 已提交
680 681 682
    int sx = 0, sy = 0;
    int dx = 0, dy = 0;
    int depth = 0;
B
bellard 已提交
683 684
    int notify = 0;

685 686 687
    /* make sure to only copy if it's a plain copy ROP */
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
B
bellard 已提交
688

689 690 691 692 693 694 695 696 697 698
        int width, height;

        depth = s->vga.get_bpp(&s->vga) / 8;
        s->vga.get_resolution(&s->vga, &width, &height);

        /* extra x, y */
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
        sy = (src / ABS(s->cirrus_blt_srcpitch));
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
B
bellard 已提交
699

700 701
        /* normalize width */
        w /= depth;
B
bellard 已提交
702

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
        /* if we're doing a backward copy, we have to adjust
           our x/y to be the upper left corner (instead of the lower
           right corner) */
        if (s->cirrus_blt_dstpitch < 0) {
            sx -= (s->cirrus_blt_width / depth) - 1;
            dx -= (s->cirrus_blt_width / depth) - 1;
            sy -= s->cirrus_blt_height - 1;
            dy -= s->cirrus_blt_height - 1;
        }

        /* are we in the visible portion of memory? */
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
            (sx + w) <= width && (sy + h) <= height &&
            (dx + w) <= width && (dy + h) <= height) {
            notify = 1;
        }
    }
B
bellard 已提交
720 721 722 723 724 725

    /* we have to flush all pending changes so that the copy
       is generated at the appropriate moment in time */
    if (notify)
	vga_hw_update();

726
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
727
		      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
728
		      s->vga.vram_ptr +
729
		      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
730 731
		      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
		      s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
732 733

    if (notify)
734
	qemu_console_copy(s->vga.ds,
735 736 737
			  sx, sy, dx, dy,
			  s->cirrus_blt_width / depth,
			  s->cirrus_blt_height);
B
bellard 已提交
738 739

    /* we don't have to notify the display that this portion has
740
       changed since qemu_console_copy implies this */
B
bellard 已提交
741

742 743 744
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
				s->cirrus_blt_dstpitch, s->cirrus_blt_width,
				s->cirrus_blt_height);
B
bellard 已提交
745 746 747 748
}

static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
{
749 750 751
    if (BLTUNSAFE(s))
        return 0;

752 753
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
            s->cirrus_blt_srcaddr - s->vga.start_addr,
754
            s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
755

756 757 758 759 760 761 762 763 764 765 766 767
    return 1;
}

/***************************************
 *
 *  bitblt (cpu-to-video)
 *
 ***************************************/

static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
{
    int copy_count;
768
    uint8_t *end_ptr;
769

770
    if (s->cirrus_srccounter > 0) {
771 772 773 774 775 776 777 778
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
        the_end:
            s->cirrus_srccounter = 0;
            cirrus_bitblt_reset(s);
        } else {
            /* at least one scan line */
            do {
779
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
780 781
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
782 783 784 785 786 787
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
                                         s->cirrus_blt_width, 1);
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
                if (s->cirrus_srccounter <= 0)
                    goto the_end;
D
Dong Xu Wang 已提交
788
                /* more bytes than needed can be transferred because of
789 790 791 792 793 794 795 796 797
                   word alignment, so we keep them for the next line */
                /* XXX: keep alignment to speed up transfer */
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
                copy_count = s->cirrus_srcptr_end - end_ptr;
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
        }
798 799 800 801 802 803 804 805 806 807 808
    }
}

/***************************************
 *
 *  bitblt wrapper
 *
 ***************************************/

static void cirrus_bitblt_reset(CirrusVGAState * s)
{
809 810
    int need_update;

811
    s->vga.gr[0x31] &=
812
	~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
813 814
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
815 816 817
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
    s->cirrus_srccounter = 0;
818 819
    if (!need_update)
        return;
B
bellard 已提交
820
    cirrus_update_memory_access(s);
821 822 823 824
}

static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
{
825 826
    int w;

827 828 829 830 831 832
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
833
	    s->cirrus_blt_srcpitch = 8;
834
	} else {
B
bellard 已提交
835
            /* XXX: check for 24 bpp */
836
	    s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
837
	}
838
	s->cirrus_srccounter = s->cirrus_blt_srcpitch;
839 840
    } else {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
841
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
842
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
843 844 845
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
            else
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
846
	} else {
B
bellard 已提交
847 848
            /* always align input size to 32 bits */
	    s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
849
	}
850
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
851
    }
852 853
    s->cirrus_srcptr = s->cirrus_bltbuf;
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
B
bellard 已提交
854
    cirrus_update_memory_access(s);
855 856 857 858 859 860
    return 1;
}

static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
{
    /* XXX */
861
#ifdef DEBUG_BITBLT
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
#endif
    return 0;
}

static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
{
    int ret;

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	ret = cirrus_bitblt_videotovideo_patterncopy(s);
    } else {
	ret = cirrus_bitblt_videotovideo_copy(s);
    }
    if (ret)
	cirrus_bitblt_reset(s);
    return ret;
}

static void cirrus_bitblt_start(CirrusVGAState * s)
{
    uint8_t blt_rop;

885
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
886

887 888 889 890
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
891
    s->cirrus_blt_dstaddr =
892
	(s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
893
    s->cirrus_blt_srcaddr =
894 895 896 897
	(s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
    s->cirrus_blt_mode = s->vga.gr[0x30];
    s->cirrus_blt_modeext = s->vga.gr[0x33];
    blt_rop = s->vga.gr[0x32];
898

899
#ifdef DEBUG_BITBLT
B
bellard 已提交
900
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
901
           blt_rop,
902
           s->cirrus_blt_mode,
903
           s->cirrus_blt_modeext,
904 905 906 907 908
           s->cirrus_blt_width,
           s->cirrus_blt_height,
           s->cirrus_blt_dstpitch,
           s->cirrus_blt_srcpitch,
           s->cirrus_blt_dstaddr,
909
           s->cirrus_blt_srcaddr,
910
           s->vga.gr[0x2f]);
911 912
#endif

913 914 915 916 917 918 919 920 921 922 923 924 925 926
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
    case CIRRUS_BLTMODE_PIXELWIDTH8:
	s->cirrus_blt_pixelwidth = 1;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH16:
	s->cirrus_blt_pixelwidth = 2;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH24:
	s->cirrus_blt_pixelwidth = 3;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH32:
	s->cirrus_blt_pixelwidth = 4;
	break;
    default:
927
#ifdef DEBUG_BITBLT
928 929 930 931 932 933 934 935 936 937
	printf("cirrus: bitblt - pixel width is unknown\n");
#endif
	goto bitblt_ignore;
    }
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;

    if ((s->
	 cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
			    CIRRUS_BLTMODE_MEMSYSDEST))
	== (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
938
#ifdef DEBUG_BITBLT
939 940 941 942 943
	printf("cirrus: bitblt - memory-to-memory copy is requested\n");
#endif
	goto bitblt_ignore;
    }

944
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
945
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
946
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
947 948
                               CIRRUS_BLTMODE_PATTERNCOPY |
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
949
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
950 951
        cirrus_bitblt_fgcol(s);
        cirrus_bitblt_solidfill(s, blt_rop);
952
    } else {
953 954
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
955 956 957
            CIRRUS_BLTMODE_COLOREXPAND) {

            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
B
bellard 已提交
958
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
B
bellard 已提交
959
                    cirrus_bitblt_bgcol(s);
B
bellard 已提交
960
                else
B
bellard 已提交
961
                    cirrus_bitblt_fgcol(s);
B
bellard 已提交
962
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
963 964 965 966 967
            } else {
                cirrus_bitblt_fgcol(s);
                cirrus_bitblt_bgcol(s);
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
B
bellard 已提交
968
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
B
bellard 已提交
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
                        cirrus_bitblt_bgcol(s);
                    else
                        cirrus_bitblt_fgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                } else {
                    cirrus_bitblt_fgcol(s);
                    cirrus_bitblt_bgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                }
            } else {
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
984
        } else {
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
		if (s->cirrus_blt_pixelwidth > 2) {
		    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
		    goto bitblt_ignore;
		}
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		} else {
		    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		}
	    } else {
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
		} else {
		    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
		}
	    }
	}
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
        // setup bitblt engine.
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
            if (!cirrus_bitblt_cputovideo(s))
                goto bitblt_ignore;
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
            if (!cirrus_bitblt_videotocpu(s))
                goto bitblt_ignore;
        } else {
            if (!cirrus_bitblt_videotovideo(s))
                goto bitblt_ignore;
        }
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
    }
    return;
  bitblt_ignore:;
    cirrus_bitblt_reset(s);
}

static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
{
    unsigned old_value;

1028 1029
    old_value = s->vga.gr[0x31];
    s->vga.gr[0x31] = reg_value;
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046

    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
	((reg_value & CIRRUS_BLT_RESET) == 0)) {
	cirrus_bitblt_reset(s);
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
	       ((reg_value & CIRRUS_BLT_START) != 0)) {
	cirrus_bitblt_start(s);
    }
}


/***************************************
 *
 *  basic parameters
 *
 ***************************************/

1047
static void cirrus_get_offsets(VGACommonState *s1,
1048 1049 1050
                               uint32_t *pline_offset,
                               uint32_t *pstart_addr,
                               uint32_t *pline_compare)
1051
{
1052
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1053
    uint32_t start_addr, line_offset, line_compare;
1054

1055 1056
    line_offset = s->vga.cr[0x13]
	| ((s->vga.cr[0x1b] & 0x10) << 4);
1057 1058 1059
    line_offset <<= 3;
    *pline_offset = line_offset;

1060 1061 1062 1063 1064
    start_addr = (s->vga.cr[0x0c] << 8)
	| s->vga.cr[0x0d]
	| ((s->vga.cr[0x1b] & 0x01) << 16)
	| ((s->vga.cr[0x1b] & 0x0c) << 15)
	| ((s->vga.cr[0x1d] & 0x80) << 12);
1065
    *pstart_addr = start_addr;
1066

1067 1068 1069
    line_compare = s->vga.cr[0x18] |
        ((s->vga.cr[0x07] & 0x10) << 4) |
        ((s->vga.cr[0x09] & 0x40) << 3);
1070
    *pline_compare = line_compare;
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
}

static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
{
    uint32_t ret = 16;

    switch (s->cirrus_hidden_dac_data & 0xf) {
    case 0:
	ret = 15;
	break;			/* Sierra HiColor */
    case 1:
	ret = 16;
	break;			/* XGA HiColor */
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: invalid DAC value %x in 16bpp\n",
	       (s->cirrus_hidden_dac_data & 0xf));
#endif
	ret = 15;		/* XXX */
	break;
    }
    return ret;
}

1095
static int cirrus_get_bpp(VGACommonState *s1)
1096
{
1097
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1098 1099
    uint32_t ret = 8;

1100
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1101
	/* Cirrus SVGA */
1102
	switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	case CIRRUS_SR7_BPP_8:
	    ret = 8;
	    break;
	case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_24:
	    ret = 24;
	    break;
	case CIRRUS_SR7_BPP_16:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_32:
	    ret = 32;
	    break;
	default:
#ifdef DEBUG_CIRRUS
1120
	    printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1121 1122 1123 1124 1125 1126
#endif
	    ret = 8;
	    break;
	}
    } else {
	/* VGA */
B
bellard 已提交
1127
	ret = 0;
1128 1129 1130 1131 1132
    }

    return ret;
}

1133
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1134 1135
{
    int width, height;
1136

1137
    width = (s->cr[0x01] + 1) * 8;
1138 1139
    height = s->cr[0x12] |
        ((s->cr[0x07] & 0x02) << 7) |
1140 1141 1142 1143 1144 1145 1146 1147 1148
        ((s->cr[0x07] & 0x40) << 3);
    height = (height + 1);
    /* interlace support */
    if (s->cr[0x1a] & 0x01)
        height = height * 2;
    *pwidth = width;
    *pheight = height;
}

1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
/***************************************
 *
 * bank memory
 *
 ***************************************/

static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
{
    unsigned offset;
    unsigned limit;

1160 1161
    if ((s->vga.gr[0x0b] & 0x01) != 0)	/* dual bank */
	offset = s->vga.gr[0x09 + bank_index];
1162
    else			/* single bank */
1163
	offset = s->vga.gr[0x09];
1164

1165
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1166 1167 1168 1169
	offset <<= 14;
    else
	offset <<= 12;

1170
    if (s->real_vram_size <= offset)
1171 1172
	limit = 0;
    else
1173
	limit = s->real_vram_size - offset;
1174

1175
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	if (limit > 0x8000) {
	    offset += 0x8000;
	    limit -= 0x8000;
	} else {
	    limit = 0;
	}
    }

    if (limit > 0) {
	s->cirrus_bank_base[bank_index] = offset;
	s->cirrus_bank_limit[bank_index] = limit;
    } else {
	s->cirrus_bank_base[bank_index] = 0;
	s->cirrus_bank_limit[bank_index] = 0;
    }
}

/***************************************
 *
 *  I/O access between 0x3c4-0x3c5
 *
 ***************************************/

1199
static int cirrus_vga_read_sr(CirrusVGAState * s)
1200
{
1201
    switch (s->vga.sr_index) {
1202 1203 1204 1205 1206
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1207
	return s->vga.sr[s->vga.sr_index];
1208
    case 0x06:			// Unlock Cirrus extensions
1209
	return s->vga.sr[s->vga.sr_index];
1210 1211 1212 1213 1214 1215 1216 1217
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1218
	return s->vga.sr[0x10];
1219 1220 1221 1222 1223 1224 1225
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
1226
    case 0xf1:			// Graphics Cursor Y
1227
	return s->vga.sr[0x11];
B
bellard 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
    case 0x05:			// ???
    case 0x07:			// Extended Sequencer Mode
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x17:			// Configuration Readback and Extended Control
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signal Generator Result
    case 0x1a:			// Signal Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
#ifdef DEBUG_CIRRUS
1253
	printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1254
#endif
1255
	return s->vga.sr[s->vga.sr_index];
1256 1257
    default:
#ifdef DEBUG_CIRRUS
1258
	printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1259
#endif
1260
	return 0xff;
1261 1262 1263 1264
	break;
    }
}

1265
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1266
{
1267
    switch (s->vga.sr_index) {
1268 1269 1270 1271 1272
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1273 1274 1275 1276
	s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
	if (s->vga.sr_index == 1)
            s->vga.update_retrace_info(&s->vga);
        break;
1277
    case 0x06:			// Unlock Cirrus extensions
1278 1279 1280
	val &= 0x17;
	if (val == 0x12) {
	    s->vga.sr[s->vga.sr_index] = 0x12;
1281
	} else {
1282
	    s->vga.sr[s->vga.sr_index] = 0x0f;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
	}
	break;
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1293 1294
	s->vga.sr[0x10] = val;
	s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1295 1296 1297 1298 1299 1300 1301 1302 1303
	break;
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
    case 0xf1:			// Graphics Cursor Y
1304 1305
	s->vga.sr[0x11] = val;
	s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1306 1307
	break;
    case 0x07:			// Extended Sequencer Mode
A
aliguori 已提交
1308
    cirrus_update_memory_access(s);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signature Generator Result
    case 0x1a:			// Signature Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
1330
	s->vga.sr[s->vga.sr_index] = val;
1331 1332
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1333
	       s->vga.sr_index, val);
1334 1335
#endif
	break;
B
bellard 已提交
1336
    case 0x17:			// Configuration Readback and Extended Control
1337 1338
	s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
                                   | (val & 0xc7);
B
bellard 已提交
1339 1340
        cirrus_update_memory_access(s);
        break;
1341 1342
    default:
#ifdef DEBUG_CIRRUS
1343 1344
	printf("cirrus: outport sr_index %02x, sr_value %02x\n",
               s->vga.sr_index, val);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access at 0x3c6
 *
 ***************************************/

1356
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1357
{
1358
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1359 1360
        s->cirrus_hidden_dac_lockindex = 0;
        return s->cirrus_hidden_dac_data;
1361
    }
1362
    return 0xff;
1363 1364 1365 1366 1367 1368
}

static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
{
    if (s->cirrus_hidden_dac_lockindex == 4) {
	s->cirrus_hidden_dac_data = reg_value;
1369
#if defined(DEBUG_CIRRUS)
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
#endif
    }
    s->cirrus_hidden_dac_lockindex = 0;
}

/***************************************
 *
 *  I/O access at 0x3c9
 *
 ***************************************/

1382
static int cirrus_vga_read_palette(CirrusVGAState * s)
1383
{
1384 1385 1386 1387 1388 1389 1390 1391
    int val;

    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
                                       s->vga.dac_sub_index];
    } else {
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
    }
1392 1393 1394
    if (++s->vga.dac_sub_index == 3) {
	s->vga.dac_sub_index = 0;
	s->vga.dac_read_index++;
1395
    }
1396
    return val;
1397 1398
}

1399
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1400
{
1401 1402
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
    if (++s->vga.dac_sub_index == 3) {
1403 1404 1405 1406 1407 1408
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
                   s->vga.dac_cache, 3);
        } else {
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
        }
1409
        /* XXX update cursor */
1410 1411
	s->vga.dac_sub_index = 0;
	s->vga.dac_write_index++;
1412 1413 1414 1415 1416 1417 1418 1419 1420
    }
}

/***************************************
 *
 *  I/O access between 0x3ce-0x3cf
 *
 ***************************************/

1421
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1422 1423
{
    switch (reg_index) {
B
bellard 已提交
1424
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1425
        return s->cirrus_shadow_gr0;
B
bellard 已提交
1426
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1427
        return s->cirrus_shadow_gr1;
1428 1429 1430 1431 1432 1433
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1434
        return s->vga.gr[s->vga.gr_index];
1435 1436 1437 1438 1439 1440
    case 0x05:			// Standard VGA, Cirrus extended mode
    default:
	break;
    }

    if (reg_index < 0x3a) {
1441
	return s->vga.gr[reg_index];
1442 1443 1444 1445
    } else {
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport gr_index %02x\n", reg_index);
#endif
1446
	return 0xff;
1447 1448 1449
    }
}

1450 1451
static void
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1452
{
1453 1454 1455
#if defined(DEBUG_BITBLT) && 0
    printf("gr%02x: %02x\n", reg_index, reg_value);
#endif
1456 1457
    switch (reg_index) {
    case 0x00:			// Standard VGA, BGCOLOR 0x000000ff
1458
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1459
	s->cirrus_shadow_gr0 = reg_value;
1460
	break;
1461
    case 0x01:			// Standard VGA, FGCOLOR 0x000000ff
1462
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1463
	s->cirrus_shadow_gr1 = reg_value;
1464
	break;
1465 1466 1467 1468 1469 1470
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1471 1472
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
        break;
1473
    case 0x05:			// Standard VGA, Cirrus extended mode
1474
	s->vga.gr[reg_index] = reg_value & 0x7f;
B
bellard 已提交
1475
        cirrus_update_memory_access(s);
1476 1477 1478
	break;
    case 0x09:			// bank offset #0
    case 0x0A:			// bank offset #1
1479
	s->vga.gr[reg_index] = reg_value;
B
bellard 已提交
1480 1481
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
A
aliguori 已提交
1482
        cirrus_update_memory_access(s);
B
bellard 已提交
1483
        break;
1484
    case 0x0B:
1485
	s->vga.gr[reg_index] = reg_value;
1486 1487
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
B
bellard 已提交
1488
        cirrus_update_memory_access(s);
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	break;
    case 0x10:			// BGCOLOR 0x0000ff00
    case 0x11:			// FGCOLOR 0x0000ff00
    case 0x12:			// BGCOLOR 0x00ff0000
    case 0x13:			// FGCOLOR 0x00ff0000
    case 0x14:			// BGCOLOR 0xff000000
    case 0x15:			// FGCOLOR 0xff000000
    case 0x20:			// BLT WIDTH 0x0000ff
    case 0x22:			// BLT HEIGHT 0x0000ff
    case 0x24:			// BLT DEST PITCH 0x0000ff
    case 0x26:			// BLT SRC PITCH 0x0000ff
    case 0x28:			// BLT DEST ADDR 0x0000ff
    case 0x29:			// BLT DEST ADDR 0x00ff00
    case 0x2c:			// BLT SRC ADDR 0x0000ff
    case 0x2d:			// BLT SRC ADDR 0x00ff00
1504
    case 0x2f:                  // BLT WRITEMASK
1505 1506
    case 0x30:			// BLT MODE
    case 0x32:			// RASTER OP
1507
    case 0x33:			// BLT MODEEXT
1508 1509 1510 1511
    case 0x34:			// BLT TRANSPARENT COLOR 0x00ff
    case 0x35:			// BLT TRANSPARENT COLOR 0xff00
    case 0x38:			// BLT TRANSPARENT COLOR MASK 0x00ff
    case 0x39:			// BLT TRANSPARENT COLOR MASK 0xff00
1512
	s->vga.gr[reg_index] = reg_value;
1513 1514 1515 1516 1517
	break;
    case 0x21:			// BLT WIDTH 0x001f00
    case 0x23:			// BLT HEIGHT 0x001f00
    case 0x25:			// BLT DEST PITCH 0x001f00
    case 0x27:			// BLT SRC PITCH 0x001f00
1518
	s->vga.gr[reg_index] = reg_value & 0x1f;
1519 1520
	break;
    case 0x2a:			// BLT DEST ADDR 0x3f0000
1521
	s->vga.gr[reg_index] = reg_value & 0x3f;
1522
        /* if auto start mode, starts bit blt now */
1523
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1524 1525 1526
            cirrus_bitblt_start(s);
        }
	break;
1527
    case 0x2e:			// BLT SRC ADDR 0x3f0000
1528
	s->vga.gr[reg_index] = reg_value & 0x3f;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	break;
    case 0x31:			// BLT STATUS/START
	cirrus_write_bitblt(s, reg_value);
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
	       reg_value);
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access between 0x3d4-0x3d5
 *
 ***************************************/

1548
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
{
    switch (reg_index) {
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1576
	return s->vga.cr[s->vga.cr_index];
1577
    case 0x24:			// Attribute Controller Toggle Readback (R)
1578
        return (s->vga.ar_flip_flop << 7);
1579 1580 1581 1582 1583 1584 1585 1586
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
    case 0x1d:			// Overlay Extended Control
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x25:			// Part Status
    case 0x27:			// Part ID (R)
1587
	return s->vga.cr[s->vga.cr_index];
1588
    case 0x26:			// Attribute Controller Index Readback (R)
1589
	return s->vga.ar_index & 0x3f;
1590 1591 1592 1593 1594
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport cr_index %02x\n", reg_index);
#endif
1595
	return 0xff;
1596 1597 1598
    }
}

1599
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1600
{
1601
    switch (s->vga.cr_index) {
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	/* handle CR0-7 protection */
	if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
	    /* can always write bit 4 of CR7 */
	    if (s->vga.cr_index == 7)
		s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
	    return;
	}
	s->vga.cr[s->vga.cr_index] = reg_value;
	switch(s->vga.cr_index) {
	case 0x00:
	case 0x04:
	case 0x05:
	case 0x06:
	case 0x07:
	case 0x11:
	case 0x17:
	    s->vga.update_retrace_info(&s->vga);
	    break;
	}
        break;
1647 1648 1649 1650
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
1651
    case 0x1d:			// Overlay Extended Control
1652
	s->vga.cr[s->vga.cr_index] = reg_value;
1653 1654
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1655
	       s->vga.cr_index, reg_value);
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
#endif
	break;
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x24:			// Attribute Controller Toggle Readback (R)
    case 0x26:			// Attribute Controller Index Readback (R)
    case 0x27:			// Part ID (R)
	break;
    case 0x25:			// Part Status
    default:
#ifdef DEBUG_CIRRUS
1666 1667
	printf("cirrus: outport cr_index %02x, cr_value %02x\n",
               s->vga.cr_index, reg_value);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
#endif
	break;
    }
}

/***************************************
 *
 *  memory-mapped I/O (bitblt)
 *
 ***************************************/

static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
{
    int value = 0xff;

    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1685
	value = cirrus_vga_read_gr(s, 0x00);
1686 1687
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1688
	value = cirrus_vga_read_gr(s, 0x10);
1689 1690
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1691
	value = cirrus_vga_read_gr(s, 0x12);
1692 1693
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1694
	value = cirrus_vga_read_gr(s, 0x14);
1695 1696
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1697
	value = cirrus_vga_read_gr(s, 0x01);
1698 1699
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1700
	value = cirrus_vga_read_gr(s, 0x11);
1701 1702
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1703
	value = cirrus_vga_read_gr(s, 0x13);
1704 1705
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1706
	value = cirrus_vga_read_gr(s, 0x15);
1707 1708
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1709
	value = cirrus_vga_read_gr(s, 0x20);
1710 1711
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1712
	value = cirrus_vga_read_gr(s, 0x21);
1713 1714
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1715
	value = cirrus_vga_read_gr(s, 0x22);
1716 1717
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1718
	value = cirrus_vga_read_gr(s, 0x23);
1719 1720
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1721
	value = cirrus_vga_read_gr(s, 0x24);
1722 1723
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1724
	value = cirrus_vga_read_gr(s, 0x25);
1725 1726
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1727
	value = cirrus_vga_read_gr(s, 0x26);
1728 1729
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1730
	value = cirrus_vga_read_gr(s, 0x27);
1731 1732
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1733
	value = cirrus_vga_read_gr(s, 0x28);
1734 1735
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1736
	value = cirrus_vga_read_gr(s, 0x29);
1737 1738
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1739
	value = cirrus_vga_read_gr(s, 0x2a);
1740 1741
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1742
	value = cirrus_vga_read_gr(s, 0x2c);
1743 1744
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1745
	value = cirrus_vga_read_gr(s, 0x2d);
1746 1747
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1748
	value = cirrus_vga_read_gr(s, 0x2e);
1749 1750
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1751
	value = cirrus_vga_read_gr(s, 0x2f);
1752 1753
	break;
    case CIRRUS_MMIO_BLTMODE:
1754
	value = cirrus_vga_read_gr(s, 0x30);
1755 1756
	break;
    case CIRRUS_MMIO_BLTROP:
1757
	value = cirrus_vga_read_gr(s, 0x32);
1758
	break;
1759
    case CIRRUS_MMIO_BLTMODEEXT:
1760
	value = cirrus_vga_read_gr(s, 0x33);
1761
	break;
1762
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1763
	value = cirrus_vga_read_gr(s, 0x34);
1764 1765
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1766
	value = cirrus_vga_read_gr(s, 0x35);
1767 1768
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1769
	value = cirrus_vga_read_gr(s, 0x38);
1770 1771
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1772
	value = cirrus_vga_read_gr(s, 0x39);
1773 1774
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1775
	value = cirrus_vga_read_gr(s, 0x31);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio read - address 0x%04x\n", address);
#endif
	break;
    }

    return (uint8_t) value;
}

static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
				  uint8_t value)
{
    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1792
	cirrus_vga_write_gr(s, 0x00, value);
1793 1794
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1795
	cirrus_vga_write_gr(s, 0x10, value);
1796 1797
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1798
	cirrus_vga_write_gr(s, 0x12, value);
1799 1800
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1801
	cirrus_vga_write_gr(s, 0x14, value);
1802 1803
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1804
	cirrus_vga_write_gr(s, 0x01, value);
1805 1806
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1807
	cirrus_vga_write_gr(s, 0x11, value);
1808 1809
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1810
	cirrus_vga_write_gr(s, 0x13, value);
1811 1812
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1813
	cirrus_vga_write_gr(s, 0x15, value);
1814 1815
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1816
	cirrus_vga_write_gr(s, 0x20, value);
1817 1818
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1819
	cirrus_vga_write_gr(s, 0x21, value);
1820 1821
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1822
	cirrus_vga_write_gr(s, 0x22, value);
1823 1824
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1825
	cirrus_vga_write_gr(s, 0x23, value);
1826 1827
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1828
	cirrus_vga_write_gr(s, 0x24, value);
1829 1830
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1831
	cirrus_vga_write_gr(s, 0x25, value);
1832 1833
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1834
	cirrus_vga_write_gr(s, 0x26, value);
1835 1836
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1837
	cirrus_vga_write_gr(s, 0x27, value);
1838 1839
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1840
	cirrus_vga_write_gr(s, 0x28, value);
1841 1842
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1843
	cirrus_vga_write_gr(s, 0x29, value);
1844 1845
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1846
	cirrus_vga_write_gr(s, 0x2a, value);
1847 1848 1849 1850 1851
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
	/* ignored */
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1852
	cirrus_vga_write_gr(s, 0x2c, value);
1853 1854
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1855
	cirrus_vga_write_gr(s, 0x2d, value);
1856 1857
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1858
	cirrus_vga_write_gr(s, 0x2e, value);
1859 1860
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1861
	cirrus_vga_write_gr(s, 0x2f, value);
1862 1863
	break;
    case CIRRUS_MMIO_BLTMODE:
1864
	cirrus_vga_write_gr(s, 0x30, value);
1865 1866
	break;
    case CIRRUS_MMIO_BLTROP:
1867
	cirrus_vga_write_gr(s, 0x32, value);
1868
	break;
1869
    case CIRRUS_MMIO_BLTMODEEXT:
1870
	cirrus_vga_write_gr(s, 0x33, value);
1871
	break;
1872
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1873
	cirrus_vga_write_gr(s, 0x34, value);
1874 1875
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1876
	cirrus_vga_write_gr(s, 0x35, value);
1877 1878
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1879
	cirrus_vga_write_gr(s, 0x38, value);
1880 1881
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1882
	cirrus_vga_write_gr(s, 0x39, value);
1883 1884
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1885
	cirrus_vga_write_gr(s, 0x31, value);
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
	       address, value);
#endif
	break;
    }
}

/***************************************
 *
 *  write mode 4/5
 *
 ***************************************/

static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
					     unsigned mode,
					     unsigned offset,
					     uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1911
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1912 1913
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1914
	    *dst = s->cirrus_shadow_gr1;
1915
	} else if (mode == 5) {
B
bellard 已提交
1916
	    *dst = s->cirrus_shadow_gr0;
1917 1918
	}
	val <<= 1;
B
bellard 已提交
1919
	dst++;
1920
    }
1921
    memory_region_set_dirty(&s->vga.vram, offset, 8);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
}

static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
					      unsigned mode,
					      unsigned offset,
					      uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1933
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1934 1935
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1936
	    *dst = s->cirrus_shadow_gr1;
1937
	    *(dst + 1) = s->vga.gr[0x11];
1938
	} else if (mode == 5) {
B
bellard 已提交
1939
	    *dst = s->cirrus_shadow_gr0;
1940
	    *(dst + 1) = s->vga.gr[0x10];
1941 1942
	}
	val <<= 1;
B
bellard 已提交
1943
	dst += 2;
1944
    }
1945
    memory_region_set_dirty(&s->vga.vram, offset, 16);
1946 1947 1948 1949 1950 1951 1952 1953
}

/***************************************
 *
 *  memory access between 0xa0000-0xbffff
 *
 ***************************************/

1954 1955 1956
static uint64_t cirrus_vga_mem_read(void *opaque,
                                    target_phys_addr_t addr,
                                    uint32_t size)
1957 1958 1959 1960 1961 1962
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    uint32_t val;

1963
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1964
        return vga_mem_readb(&s->vga, addr);
1965 1966 1967 1968 1969 1970 1971 1972 1973
    }

    if (addr < 0x10000) {
	/* XXX handle bitblt */
	/* video memory */
	bank_index = addr >> 15;
	bank_offset = addr & 0x7fff;
	if (bank_offset < s->cirrus_bank_limit[bank_index]) {
	    bank_offset += s->cirrus_bank_base[bank_index];
1974
	    if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1975
		bank_offset <<= 4;
1976
	    } else if (s->vga.gr[0x0B] & 0x02) {
1977 1978 1979
		bank_offset <<= 3;
	    }
	    bank_offset &= s->cirrus_addr_mask;
1980
	    val = *(s->vga.vram_ptr + bank_offset);
1981 1982 1983 1984 1985
	} else
	    val = 0xff;
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
	val = 0xff;
1986
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1987 1988 1989 1990 1991
	    val = cirrus_mmio_blt_read(s, addr & 0xff);
	}
    } else {
	val = 0xff;
#ifdef DEBUG_CIRRUS
1992
	printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1993 1994 1995 1996 1997
#endif
    }
    return val;
}

1998 1999 2000 2001
static void cirrus_vga_mem_write(void *opaque,
                                 target_phys_addr_t addr,
                                 uint64_t mem_value,
                                 uint32_t size)
2002 2003 2004 2005 2006 2007
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    unsigned mode;

2008
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2009
        vga_mem_writeb(&s->vga, addr, mem_value);
2010 2011 2012 2013 2014 2015 2016
        return;
    }

    if (addr < 0x10000) {
	if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	    /* bitblt */
	    *s->cirrus_srcptr++ = (uint8_t) mem_value;
2017
	    if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2018 2019 2020 2021 2022 2023 2024 2025
		cirrus_bitblt_cputovideo_next(s);
	    }
	} else {
	    /* video memory */
	    bank_index = addr >> 15;
	    bank_offset = addr & 0x7fff;
	    if (bank_offset < s->cirrus_bank_limit[bank_index]) {
		bank_offset += s->cirrus_bank_base[bank_index];
2026
		if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2027
		    bank_offset <<= 4;
2028
		} else if (s->vga.gr[0x0B] & 0x02) {
2029 2030 2031
		    bank_offset <<= 3;
		}
		bank_offset &= s->cirrus_addr_mask;
2032 2033 2034
		mode = s->vga.gr[0x05] & 0x7;
		if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
		    *(s->vga.vram_ptr + bank_offset) = mem_value;
2035 2036
                    memory_region_set_dirty(&s->vga.vram, bank_offset,
                                            sizeof(mem_value));
2037
		} else {
2038
		    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
			cirrus_mem_writeb_mode4and5_8bpp(s, mode,
							 bank_offset,
							 mem_value);
		    } else {
			cirrus_mem_writeb_mode4and5_16bpp(s, mode,
							  bank_offset,
							  mem_value);
		    }
		}
	    }
	}
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
2052
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2053 2054 2055 2056
	    cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
	}
    } else {
#ifdef DEBUG_CIRRUS
2057 2058
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
               mem_value);
2059 2060 2061 2062
#endif
    }
}

2063 2064 2065 2066
static const MemoryRegionOps cirrus_vga_mem_ops = {
    .read = cirrus_vga_mem_read,
    .write = cirrus_vga_mem_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2067 2068 2069 2070
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2071 2072
};

2073 2074 2075 2076 2077 2078 2079 2080 2081
/***************************************
 *
 *  hardware cursor
 *
 ***************************************/

static inline void invalidate_cursor1(CirrusVGAState *s)
{
    if (s->last_hw_cursor_size) {
2082
        vga_invalidate_scanlines(&s->vga,
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
    }
}

static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
{
    const uint8_t *src;
    uint32_t content;
    int y, y_min, y_max;

2094 2095 2096
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
        y_min = 64;
        y_max = -1;
        for(y = 0; y < 64; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)src)[1] |
                ((uint32_t *)src)[2] |
                ((uint32_t *)src)[3];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 16;
        }
    } else {
2113
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
        y_min = 32;
        y_max = -1;
        for(y = 0; y < 32; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)(src + 128))[0];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 4;
        }
    }
    if (y_min > y_max) {
        s->last_hw_cursor_y_start = 0;
        s->last_hw_cursor_y_end = 0;
    } else {
        s->last_hw_cursor_y_start = y_min;
        s->last_hw_cursor_y_end = y_max + 1;
    }
}

/* NOTE: we do not currently handle the cursor bitmap change, so we
   update the cursor only if it moves. */
2139
static void cirrus_cursor_invalidate(VGACommonState *s1)
2140
{
2141
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2142 2143
    int size;

2144
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2145 2146
        size = 0;
    } else {
2147
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
            size = 64;
        else
            size = 32;
    }
    /* invalidate last cursor and new cursor if any change */
    if (s->last_hw_cursor_size != size ||
        s->last_hw_cursor_x != s->hw_cursor_x ||
        s->last_hw_cursor_y != s->hw_cursor_y) {

        invalidate_cursor1(s);
2158

2159 2160 2161 2162 2163 2164 2165 2166 2167
        s->last_hw_cursor_size = size;
        s->last_hw_cursor_x = s->hw_cursor_x;
        s->last_hw_cursor_y = s->hw_cursor_y;
        /* compute the real cursor min and max y */
        cirrus_cursor_compute_yrange(s);
        invalidate_cursor1(s);
    }
}

2168 2169 2170 2171 2172 2173 2174 2175 2176
#define DEPTH 8
#include "cirrus_vga_template.h"

#define DEPTH 16
#include "cirrus_vga_template.h"

#define DEPTH 32
#include "cirrus_vga_template.h"

2177
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2178
{
2179
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2180 2181 2182 2183
    int w, h, bpp, x1, x2, poffset;
    unsigned int color0, color1;
    const uint8_t *palette, *src;
    uint32_t content;
2184

2185
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2186 2187
        return;
    /* fast test to see if the cursor intersects with the scan line */
2188
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2189 2190 2191 2192 2193 2194 2195
        h = 64;
    } else {
        h = 32;
    }
    if (scr_y < s->hw_cursor_y ||
        scr_y >= (s->hw_cursor_y + h))
        return;
2196

2197 2198 2199
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2200 2201 2202 2203 2204 2205 2206
        src += (scr_y - s->hw_cursor_y) * 16;
        poffset = 8;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)src)[1] |
            ((uint32_t *)src)[2] |
            ((uint32_t *)src)[3];
    } else {
2207
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
        src += (scr_y - s->hw_cursor_y) * 4;
        poffset = 128;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)(src + 128))[0];
    }
    /* if nothing to draw, no need to continue */
    if (!content)
        return;
    w = h;

    x1 = s->hw_cursor_x;
2219
    if (x1 >= s->vga.last_scr_width)
2220 2221
        return;
    x2 = s->hw_cursor_x + w;
2222 2223
    if (x2 > s->vga.last_scr_width)
        x2 = s->vga.last_scr_width;
2224 2225
    w = x2 - x1;
    palette = s->cirrus_hidden_palette;
2226 2227 2228 2229 2230 2231 2232
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
                                 c6_to_8(palette[0x0 * 3 + 1]),
                                 c6_to_8(palette[0x0 * 3 + 2]));
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
                                 c6_to_8(palette[0xf * 3 + 1]),
                                 c6_to_8(palette[0xf * 3 + 2]));
    bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3);
2233
    d1 += x1 * bpp;
2234
    switch(ds_get_bits_per_pixel(s->vga.ds)) {
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
    default:
        break;
    case 8:
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
        break;
    case 15:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
        break;
    case 16:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
        break;
    case 32:
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
        break;
    }
}

2252 2253 2254 2255 2256 2257
/***************************************
 *
 *  LFB memory access
 *
 ***************************************/

2258 2259
static uint64_t cirrus_linear_read(void *opaque, target_phys_addr_t addr,
                                   unsigned size)
2260
{
2261
    CirrusVGAState *s = opaque;
2262 2263 2264 2265
    uint32_t ret;

    addr &= s->cirrus_addr_mask;

2266
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2267
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2268 2269 2270 2271 2272 2273 2274
	/* memory-mapped I/O */
	ret = cirrus_mmio_blt_read(s, addr & 0xff);
    } else if (0) {
	/* XXX handle bitblt */
	ret = 0xff;
    } else {
	/* video memory */
2275
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2276
	    addr <<= 4;
2277
	} else if (s->vga.gr[0x0B] & 0x02) {
2278 2279 2280
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;
2281
	ret = *(s->vga.vram_ptr + addr);
2282 2283 2284 2285 2286
    }

    return ret;
}

2287 2288
static void cirrus_linear_write(void *opaque, target_phys_addr_t addr,
                                uint64_t val, unsigned size)
2289
{
2290
    CirrusVGAState *s = opaque;
2291 2292 2293
    unsigned mode;

    addr &= s->cirrus_addr_mask;
2294

2295
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2296
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2297 2298 2299 2300 2301
	/* memory-mapped I/O */
	cirrus_mmio_blt_write(s, addr & 0xff, val);
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
2302
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2303 2304 2305 2306
	    cirrus_bitblt_cputovideo_next(s);
	}
    } else {
	/* video memory */
2307
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2308
	    addr <<= 4;
2309
	} else if (s->vga.gr[0x0B] & 0x02) {
2310 2311 2312 2313
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;

2314 2315 2316
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
	    *(s->vga.vram_ptr + addr) = (uint8_t) val;
2317
            memory_region_set_dirty(&s->vga.vram, addr, 1);
2318
	} else {
2319
	    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2320 2321 2322 2323 2324 2325 2326 2327
		cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
	    } else {
		cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
	    }
	}
    }
}

2328 2329 2330 2331 2332 2333 2334
/***************************************
 *
 *  system to screen memory access
 *
 ***************************************/


2335 2336 2337
static uint64_t cirrus_linear_bitblt_read(void *opaque,
                                          target_phys_addr_t addr,
                                          unsigned size)
2338
{
2339
    CirrusVGAState *s = opaque;
2340 2341 2342
    uint32_t ret;

    /* XXX handle bitblt */
2343
    (void)s;
2344 2345 2346 2347
    ret = 0xff;
    return ret;
}

2348 2349 2350 2351
static void cirrus_linear_bitblt_write(void *opaque,
                                       target_phys_addr_t addr,
                                       uint64_t val,
                                       unsigned size)
2352
{
2353
    CirrusVGAState *s = opaque;
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363

    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
	    cirrus_bitblt_cputovideo_next(s);
	}
    }
}

2364 2365 2366 2367
static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
    .read = cirrus_linear_bitblt_read,
    .write = cirrus_linear_bitblt_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2368 2369 2370 2371
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2372 2373
};

2374 2375
static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
{
2376 2377
    MemoryRegion *mr = &s->cirrus_bank[bank];
    bool enabled = !(s->cirrus_srcptr != s->cirrus_srcptr_end)
2378 2379
        && !((s->vga.sr[0x07] & 0x01) == 0)
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2380 2381 2382 2383
        && !(s->vga.gr[0x0B] & 0x02);

    memory_region_set_enabled(mr, enabled);
    memory_region_set_alias_offset(mr, s->cirrus_bank_base[bank]);
2384
}
A
aliguori 已提交
2385

2386 2387
static void map_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2388
    if (s->bustype == CIRRUS_BUSTYPE_PCI && !s->linear_vram) {
2389 2390 2391 2392 2393
        s->linear_vram = true;
        memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
    }
    map_linear_vram_bank(s, 0);
    map_linear_vram_bank(s, 1);
A
aliguori 已提交
2394 2395 2396 2397
}

static void unmap_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2398
    if (s->bustype == CIRRUS_BUSTYPE_PCI && s->linear_vram) {
2399 2400
        s->linear_vram = false;
        memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2401
    }
2402 2403
    memory_region_set_enabled(&s->cirrus_bank[0], false);
    memory_region_set_enabled(&s->cirrus_bank[1], false);
A
aliguori 已提交
2404 2405
}

B
bellard 已提交
2406 2407 2408 2409 2410
/* Compute the memory access functions */
static void cirrus_update_memory_access(CirrusVGAState *s)
{
    unsigned mode;

2411
    memory_region_transaction_begin();
2412
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
B
bellard 已提交
2413 2414 2415 2416
        goto generic_io;
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
        goto generic_io;
    } else {
2417
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
B
bellard 已提交
2418
            goto generic_io;
2419
	} else if (s->vga.gr[0x0B] & 0x02) {
B
bellard 已提交
2420 2421
            goto generic_io;
        }
2422

2423 2424
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
A
aliguori 已提交
2425
            map_linear_vram(s);
B
bellard 已提交
2426 2427
        } else {
        generic_io:
A
aliguori 已提交
2428
            unmap_linear_vram(s);
B
bellard 已提交
2429 2430
        }
    }
2431
    memory_region_transaction_commit();
B
bellard 已提交
2432 2433 2434
}


2435 2436
/* I/O ports */

2437
static uint32_t cirrus_vga_ioport_read(void *opaque, uint32_t addr)
2438
{
2439 2440
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2441 2442
    int val, index;

2443 2444
    qemu_flush_coalesced_mmio_buffer();

2445
    if (vga_ioport_invalid(s, addr)) {
2446 2447 2448 2449
	val = 0xff;
    } else {
	switch (addr) {
	case 0x3c0:
2450 2451
	    if (s->ar_flip_flop == 0) {
		val = s->ar_index;
2452 2453 2454 2455 2456
	    } else {
		val = 0;
	    }
	    break;
	case 0x3c1:
2457
	    index = s->ar_index & 0x1f;
2458
	    if (index < 21)
2459
		val = s->ar[index];
2460 2461 2462 2463
	    else
		val = 0;
	    break;
	case 0x3c2:
2464
	    val = s->st00;
2465 2466
	    break;
	case 0x3c4:
2467
	    val = s->sr_index;
2468 2469
	    break;
	case 0x3c5:
2470 2471
	    val = cirrus_vga_read_sr(c);
            break;
2472
#ifdef DEBUG_VGA_REG
2473
	    printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2474 2475 2476
#endif
	    break;
	case 0x3c6:
2477
	    val = cirrus_read_hidden_dac(c);
2478 2479
	    break;
	case 0x3c7:
2480
	    val = s->dac_state;
2481
	    break;
2482
	case 0x3c8:
2483 2484
	    val = s->dac_write_index;
	    c->cirrus_hidden_dac_lockindex = 0;
2485 2486
	    break;
        case 0x3c9:
2487 2488
            val = cirrus_vga_read_palette(c);
            break;
2489
	case 0x3ca:
2490
	    val = s->fcr;
2491 2492
	    break;
	case 0x3cc:
2493
	    val = s->msr;
2494 2495
	    break;
	case 0x3ce:
2496
	    val = s->gr_index;
2497 2498
	    break;
	case 0x3cf:
2499
	    val = cirrus_vga_read_gr(c, s->gr_index);
2500
#ifdef DEBUG_VGA_REG
2501
	    printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2502 2503 2504 2505
#endif
	    break;
	case 0x3b4:
	case 0x3d4:
2506
	    val = s->cr_index;
2507 2508 2509
	    break;
	case 0x3b5:
	case 0x3d5:
2510
            val = cirrus_vga_read_cr(c, s->cr_index);
2511
#ifdef DEBUG_VGA_REG
2512
	    printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2513 2514 2515 2516 2517
#endif
	    break;
	case 0x3ba:
	case 0x3da:
	    /* just toggle to fool polling */
2518 2519
	    val = s->st01 = s->retrace(s);
	    s->ar_flip_flop = 0;
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	    break;
	default:
	    val = 0x00;
	    break;
	}
    }
#if defined(DEBUG_VGA)
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
#endif
    return val;
}

2532
static void cirrus_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2533
{
2534 2535
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2536 2537
    int index;

2538 2539
    qemu_flush_coalesced_mmio_buffer();

2540
    /* check port range access depending on color/monochrome mode */
2541
    if (vga_ioport_invalid(s, addr)) {
2542
	return;
2543
    }
2544 2545 2546 2547 2548 2549
#ifdef DEBUG_VGA
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
#endif

    switch (addr) {
    case 0x3c0:
2550
	if (s->ar_flip_flop == 0) {
2551
	    val &= 0x3f;
2552
	    s->ar_index = val;
2553
	} else {
2554
	    index = s->ar_index & 0x1f;
2555 2556
	    switch (index) {
	    case 0x00 ... 0x0f:
2557
		s->ar[index] = val & 0x3f;
2558 2559
		break;
	    case 0x10:
2560
		s->ar[index] = val & ~0x10;
2561 2562
		break;
	    case 0x11:
2563
		s->ar[index] = val;
2564 2565
		break;
	    case 0x12:
2566
		s->ar[index] = val & ~0xc0;
2567 2568
		break;
	    case 0x13:
2569
		s->ar[index] = val & ~0xf0;
2570 2571
		break;
	    case 0x14:
2572
		s->ar[index] = val & ~0xf0;
2573 2574 2575 2576 2577
		break;
	    default:
		break;
	    }
	}
2578
	s->ar_flip_flop ^= 1;
2579 2580
	break;
    case 0x3c2:
2581 2582
	s->msr = val & ~0x10;
	s->update_retrace_info(s);
2583 2584
	break;
    case 0x3c4:
2585
	s->sr_index = val;
2586 2587 2588
	break;
    case 0x3c5:
#ifdef DEBUG_VGA_REG
2589
	printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2590
#endif
2591 2592
	cirrus_vga_write_sr(c, val);
        break;
2593 2594
	break;
    case 0x3c6:
2595
	cirrus_write_hidden_dac(c, val);
2596 2597
	break;
    case 0x3c7:
2598 2599 2600
	s->dac_read_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 3;
2601 2602
	break;
    case 0x3c8:
2603 2604 2605
	s->dac_write_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 0;
2606 2607
	break;
    case 0x3c9:
2608 2609
        cirrus_vga_write_palette(c, val);
        break;
2610
    case 0x3ce:
2611
	s->gr_index = val;
2612 2613 2614
	break;
    case 0x3cf:
#ifdef DEBUG_VGA_REG
2615
	printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2616
#endif
2617
	cirrus_vga_write_gr(c, s->gr_index, val);
2618 2619 2620
	break;
    case 0x3b4:
    case 0x3d4:
2621
	s->cr_index = val;
2622 2623 2624 2625
	break;
    case 0x3b5:
    case 0x3d5:
#ifdef DEBUG_VGA_REG
2626
	printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2627
#endif
2628
	cirrus_vga_write_cr(c, val);
2629 2630 2631
	break;
    case 0x3ba:
    case 0x3da:
2632
	s->fcr = val & 0x10;
2633 2634 2635 2636
	break;
    }
}

2637 2638 2639 2640 2641 2642
/***************************************
 *
 *  memory-mapped I/O access
 *
 ***************************************/

2643 2644
static uint64_t cirrus_mmio_read(void *opaque, target_phys_addr_t addr,
                                 unsigned size)
2645
{
2646
    CirrusVGAState *s = opaque;
2647 2648 2649 2650

    if (addr >= 0x100) {
        return cirrus_mmio_blt_read(s, addr - 0x100);
    } else {
2651
        return cirrus_vga_ioport_read(s, addr + 0x3c0);
2652 2653 2654
    }
}

2655 2656
static void cirrus_mmio_write(void *opaque, target_phys_addr_t addr,
                              uint64_t val, unsigned size)
2657
{
2658
    CirrusVGAState *s = opaque;
2659 2660 2661 2662

    if (addr >= 0x100) {
	cirrus_mmio_blt_write(s, addr - 0x100, val);
    } else {
2663
        cirrus_vga_ioport_write(s, addr + 0x3c0, val);
2664 2665 2666
    }
}

2667 2668 2669 2670
static const MemoryRegionOps cirrus_mmio_io_ops = {
    .read = cirrus_mmio_read,
    .write = cirrus_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2671 2672 2673 2674
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2675 2676
};

B
bellard 已提交
2677 2678
/* load/save state */

2679
static int cirrus_post_load(void *opaque, int version_id)
B
bellard 已提交
2680 2681 2682
{
    CirrusVGAState *s = opaque;

2683 2684
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
B
bellard 已提交
2685

A
aliguori 已提交
2686
    cirrus_update_memory_access(s);
B
bellard 已提交
2687
    /* force refresh */
2688
    s->vga.graphic_mode = -1;
B
bellard 已提交
2689 2690 2691 2692 2693
    cirrus_update_bank_ptr(s, 0);
    cirrus_update_bank_ptr(s, 1);
    return 0;
}

J
Juan Quintela 已提交
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
static const VMStateDescription vmstate_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .post_load = cirrus_post_load,
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
        /* XXX: we do not save the bitblt state - we assume we do not save
           the state when the blitter is active */
        VMSTATE_END_OF_LIST()
2731
    }
J
Juan Quintela 已提交
2732
};
2733

J
Juan Quintela 已提交
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
static const VMStateDescription vmstate_pci_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 2,
    .minimum_version_id_old = 2,
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
                       vmstate_cirrus_vga, CirrusVGAState),
        VMSTATE_END_OF_LIST()
    }
};
2746

2747 2748 2749 2750 2751 2752
/***************************************
 *
 *  initialize
 *
 ***************************************/

B
blueswir1 已提交
2753
static void cirrus_reset(void *opaque)
2754
{
B
blueswir1 已提交
2755
    CirrusVGAState *s = opaque;
2756

2757
    vga_common_reset(&s->vga);
2758
    unmap_linear_vram(s);
2759
    s->vga.sr[0x06] = 0x0f;
B
blueswir1 已提交
2760
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2761
        /* 4MB 64 bit memory config, always PCI */
2762 2763 2764 2765 2766
        s->vga.sr[0x1F] = 0x2d;		// MemClock
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
        s->vga.sr[0x0f] = 0x98;
        s->vga.sr[0x17] = 0x20;
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2767
    } else {
2768 2769 2770 2771
        s->vga.sr[0x1F] = 0x22;		// MemClock
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
        s->vga.sr[0x17] = s->bustype;
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2772
    }
2773
    s->vga.cr[0x27] = s->device_id;
2774 2775 2776

    s->cirrus_hidden_dac_lockindex = 5;
    s->cirrus_hidden_dac_data = 0;
B
blueswir1 已提交
2777 2778
}

2779 2780 2781 2782
static const MemoryRegionOps cirrus_linear_io_ops = {
    .read = cirrus_linear_read,
    .write = cirrus_linear_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2783 2784 2785 2786
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2787 2788
};

2789 2790
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci,
                               MemoryRegion *system_memory)
B
blueswir1 已提交
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
{
    int i;
    static int inited;

    if (!inited) {
        inited = 1;
        for(i = 0;i < 256; i++)
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
        rop_to_index[CIRRUS_ROP_0] = 0;
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
        rop_to_index[CIRRUS_ROP_NOP] = 2;
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
        rop_to_index[CIRRUS_ROP_SRC] = 5;
        rop_to_index[CIRRUS_ROP_1] = 6;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
        s->device_id = device_id;
        if (is_pci)
            s->bustype = CIRRUS_BUSTYPE_PCI;
        else
            s->bustype = CIRRUS_BUSTYPE_ISA;
    }

2822
    register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write, s);
B
blueswir1 已提交
2823

2824 2825 2826 2827
    register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write, s);
    register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write, s);
B
blueswir1 已提交
2828

2829
    register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read, s);
B
blueswir1 已提交
2830

2831 2832 2833 2834
    register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read, s);
    register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read, s);
B
blueswir1 已提交
2835

2836 2837 2838 2839 2840 2841 2842
    memory_region_init(&s->low_mem_container,
                       "cirrus-lowmem-container",
                       0x20000);

    memory_region_init_io(&s->low_mem, &cirrus_vga_mem_ops, s,
                          "cirrus-low-memory", 0x20000);
    memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
2843 2844 2845 2846 2847 2848 2849 2850
    for (i = 0; i < 2; ++i) {
        static const char *names[] = { "vga.bank0", "vga.bank1" };
        MemoryRegion *bank = &s->cirrus_bank[i];
        memory_region_init_alias(bank, names[i], &s->vga.vram, 0, 0x8000);
        memory_region_set_enabled(bank, false);
        memory_region_add_subregion_overlap(&s->low_mem_container, i * 0x8000,
                                            bank, 1);
    }
2851
    memory_region_add_subregion_overlap(system_memory,
2852 2853 2854 2855
                                        isa_mem_base + 0x000a0000,
                                        &s->low_mem_container,
                                        1);
    memory_region_set_coalescing(&s->low_mem);
B
bellard 已提交
2856

2857
    /* I/O handler for LFB */
2858 2859
    memory_region_init_io(&s->cirrus_linear_io, &cirrus_linear_io_ops, s,
                          "cirrus-linear-io", VGA_RAM_SIZE);
2860
    memory_region_set_flush_coalesced(&s->cirrus_linear_io);
2861 2862

    /* I/O handler for LFB */
2863 2864 2865 2866 2867
    memory_region_init_io(&s->cirrus_linear_bitblt_io,
                          &cirrus_linear_bitblt_io_ops,
                          s,
                          "cirrus-bitblt-mmio",
                          0x400000);
2868
    memory_region_set_flush_coalesced(&s->cirrus_linear_bitblt_io);
2869 2870

    /* I/O handler for memory-mapped I/O */
2871 2872
    memory_region_init_io(&s->cirrus_mmio_io, &cirrus_mmio_io_ops, s,
                          "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2873
    memory_region_set_flush_coalesced(&s->cirrus_mmio_io);
2874 2875 2876 2877

    s->real_vram_size =
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;

2878
    /* XXX: s->vga.vram_size must be a power of two */
2879 2880 2881
    s->cirrus_addr_mask = s->real_vram_size - 1;
    s->linear_mmio_mask = s->real_vram_size - 256;

2882 2883 2884 2885 2886
    s->vga.get_bpp = cirrus_get_bpp;
    s->vga.get_offsets = cirrus_get_offsets;
    s->vga.get_resolution = cirrus_get_resolution;
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2887

2888
    qemu_register_reset(cirrus_reset, s);
2889 2890 2891 2892 2893 2894 2895 2896
}

/***************************************
 *
 *  ISA bus support
 *
 ***************************************/

2897
static int vga_initfn(ISADevice *dev)
2898
{
2899 2900 2901
    ISACirrusVGAState *d = DO_UPCAST(ISACirrusVGAState, dev, dev);
    VGACommonState *s = &d->cirrus_vga.vga;

G
Gerd Hoffmann 已提交
2902 2903
    s->vram_size_mb = VGA_RAM_SIZE >> 20;
    vga_common_init(s);
2904 2905 2906 2907 2908
    cirrus_init_common(&d->cirrus_vga, CIRRUS_ID_CLGD5430, 0,
                       isa_address_space(dev));
    s->ds = graphic_console_init(s->update, s->invalidate,
                                 s->screen_dump, s->text_update,
                                 s);
2909
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2910
    /* XXX ISA-LFB support */
2911
    /* FIXME not qdev yet */
2912 2913 2914
    return 0;
}

2915 2916 2917
static void isa_cirrus_vga_class_init(ObjectClass *klass, void *data)
{
    ISADeviceClass *k = ISA_DEVICE_CLASS(klass);
2918
    DeviceClass *dc = DEVICE_CLASS(klass);
2919

2920 2921
    dc->vmsd  = &vmstate_cirrus_vga;
    k->init   = vga_initfn;
2922 2923
}

2924 2925 2926 2927
static TypeInfo isa_cirrus_vga_info = {
    .name          = "isa-cirrus-vga",
    .parent        = TYPE_ISA_DEVICE,
    .instance_size = sizeof(ISACirrusVGAState),
2928
    .class_init = isa_cirrus_vga_class_init,
2929 2930
};

2931 2932 2933 2934 2935 2936
/***************************************
 *
 *  PCI bus support
 *
 ***************************************/

2937
static int pci_cirrus_vga_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
2938 2939 2940
{
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
     CirrusVGAState *s = &d->cirrus_vga;
2941 2942
     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
     int16_t device_id = pc->device_id;
G
Gerd Hoffmann 已提交
2943 2944

     /* setup VGA */
G
Gerd Hoffmann 已提交
2945 2946
     s->vga.vram_size_mb = VGA_RAM_SIZE >> 20;
     vga_common_init(&s->vga);
2947
     cirrus_init_common(s, device_id, 1, pci_address_space(dev));
G
Gerd Hoffmann 已提交
2948 2949 2950 2951 2952 2953
     s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate,
                                      s->vga.screen_dump, s->vga.text_update,
                                      &s->vga);

     /* setup PCI */

2954 2955 2956 2957 2958 2959 2960
    memory_region_init(&s->pci_bar, "cirrus-pci-bar0", 0x2000000);

    /* XXX: add byte swapping apertures */
    memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
    memory_region_add_subregion(&s->pci_bar, 0x1000000,
                                &s->cirrus_linear_bitblt_io);

G
Gerd Hoffmann 已提交
2961 2962 2963 2964
     /* setup memory space */
     /* memory #0 LFB */
     /* memory #1 memory-mapped I/O */
     /* XXX: s->vga.vram_size must be a power of two */
2965
     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->pci_bar);
G
Gerd Hoffmann 已提交
2966
     if (device_id == CIRRUS_ID_CLGD5446) {
2967
         pci_register_bar(&d->dev, 1, 0, &s->cirrus_mmio_io);
G
Gerd Hoffmann 已提交
2968
     }
2969
     return 0;
G
Gerd Hoffmann 已提交
2970 2971
}

2972 2973
static void cirrus_vga_class_init(ObjectClass *klass, void *data)
{
2974
    DeviceClass *dc = DEVICE_CLASS(klass);
2975 2976 2977 2978 2979 2980 2981 2982
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = pci_cirrus_vga_initfn;
    k->romfile = VGABIOS_CIRRUS_FILENAME;
    k->vendor_id = PCI_VENDOR_ID_CIRRUS;
    k->device_id = CIRRUS_ID_CLGD5446;
    k->class_id = PCI_CLASS_DISPLAY_VGA;
2983 2984
    dc->desc = "Cirrus CLGD 54xx VGA";
    dc->vmsd = &vmstate_pci_cirrus_vga;
2985 2986
}

2987 2988 2989 2990 2991
static TypeInfo cirrus_vga_info = {
    .name          = "cirrus-vga",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCICirrusVGAState),
    .class_init    = cirrus_vga_class_init,
G
Gerd Hoffmann 已提交
2992
};
2993

A
Andreas Färber 已提交
2994
static void cirrus_vga_register_types(void)
G
Gerd Hoffmann 已提交
2995
{
A
Andreas Färber 已提交
2996
    type_register_static(&isa_cirrus_vga_info);
2997
    type_register_static(&cirrus_vga_info);
2998
}
A
Andreas Färber 已提交
2999 3000

type_init(cirrus_vga_register_types)