tcg-target.c 60.4 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Tiny Code Generator for QEMU
 *
 * Copyright (c) 2008 Fabrice Bellard
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
24 25 26

#ifndef NDEBUG
static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
27 28 29 30 31 32
#if TCG_TARGET_REG_BITS == 64
    "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
    "%r8",  "%r9",  "%r10", "%r11", "%r12", "%r13", "%r14", "%r15",
#else
    "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
#endif
B
bellard 已提交
33
};
34
#endif
B
bellard 已提交
35

36
static const int tcg_target_reg_alloc_order[] = {
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#if TCG_TARGET_REG_BITS == 64
    TCG_REG_RBP,
    TCG_REG_RBX,
    TCG_REG_R12,
    TCG_REG_R13,
    TCG_REG_R14,
    TCG_REG_R15,
    TCG_REG_R10,
    TCG_REG_R11,
    TCG_REG_R9,
    TCG_REG_R8,
    TCG_REG_RCX,
    TCG_REG_RDX,
    TCG_REG_RSI,
    TCG_REG_RDI,
    TCG_REG_RAX,
#else
B
bellard 已提交
54 55 56 57
    TCG_REG_EBX,
    TCG_REG_ESI,
    TCG_REG_EDI,
    TCG_REG_EBP,
58 59 60
    TCG_REG_ECX,
    TCG_REG_EDX,
    TCG_REG_EAX,
61
#endif
B
bellard 已提交
62 63
};

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
static const int tcg_target_call_iarg_regs[] = {
#if TCG_TARGET_REG_BITS == 64
    TCG_REG_RDI,
    TCG_REG_RSI,
    TCG_REG_RDX,
    TCG_REG_RCX,
    TCG_REG_R8,
    TCG_REG_R9,
#else
    TCG_REG_EAX,
    TCG_REG_EDX,
    TCG_REG_ECX
#endif
};

static const int tcg_target_call_oarg_regs[2] = {
    TCG_REG_EAX,
    TCG_REG_EDX
};
B
bellard 已提交
83

84 85
static uint8_t *tb_ret_addr;

86
static void patch_reloc(uint8_t *code_ptr, int type,
A
aurel32 已提交
87
                        tcg_target_long value, tcg_target_long addend)
B
bellard 已提交
88
{
A
aurel32 已提交
89
    value += addend;
B
bellard 已提交
90 91
    switch(type) {
    case R_386_PC32:
92 93 94 95 96
        value -= (uintptr_t)code_ptr;
        if (value != (int32_t)value) {
            tcg_abort();
        }
        *(uint32_t *)code_ptr = value;
B
bellard 已提交
97
        break;
98
    case R_386_PC8:
99
        value -= (uintptr_t)code_ptr;
100 101 102 103 104
        if (value != (int8_t)value) {
            tcg_abort();
        }
        *(uint8_t *)code_ptr = value;
        break;
B
bellard 已提交
105 106 107 108 109 110 111 112
    default:
        tcg_abort();
    }
}

/* maximum number of register used for input function arguments */
static inline int tcg_target_get_call_iarg_regs_count(int flags)
{
113 114 115 116
    if (TCG_TARGET_REG_BITS == 64) {
        return 6;
    }

B
bellard 已提交
117 118 119 120 121 122 123 124 125 126 127 128 129 130
    flags &= TCG_CALL_TYPE_MASK;
    switch(flags) {
    case TCG_CALL_TYPE_STD:
        return 0;
    case TCG_CALL_TYPE_REGPARM_1:
    case TCG_CALL_TYPE_REGPARM_2:
    case TCG_CALL_TYPE_REGPARM:
        return flags - TCG_CALL_TYPE_REGPARM_1 + 1;
    default:
        tcg_abort();
    }
}

/* parse target specific constraints */
131
static int target_parse_constraint(TCGArgConstraint *ct, const char **pct_str)
B
bellard 已提交
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
{
    const char *ct_str;

    ct_str = *pct_str;
    switch(ct_str[0]) {
    case 'a':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_EAX);
        break;
    case 'b':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_EBX);
        break;
    case 'c':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_ECX);
        break;
    case 'd':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_EDX);
        break;
    case 'S':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_ESI);
        break;
    case 'D':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set_reg(ct->u.regs, TCG_REG_EDI);
        break;
    case 'q':
        ct->ct |= TCG_CT_REG;
163 164 165 166 167
        if (TCG_TARGET_REG_BITS == 64) {
            tcg_regset_set32(ct->u.regs, 0, 0xffff);
        } else {
            tcg_regset_set32(ct->u.regs, 0, 0xf);
        }
B
bellard 已提交
168 169 170
        break;
    case 'r':
        ct->ct |= TCG_CT_REG;
171 172 173 174 175
        if (TCG_TARGET_REG_BITS == 64) {
            tcg_regset_set32(ct->u.regs, 0, 0xffff);
        } else {
            tcg_regset_set32(ct->u.regs, 0, 0xff);
        }
B
bellard 已提交
176 177 178 179 180
        break;

        /* qemu_ld/st address constraint */
    case 'L':
        ct->ct |= TCG_CT_REG;
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
        if (TCG_TARGET_REG_BITS == 64) {
            tcg_regset_set32(ct->u.regs, 0, 0xffff);
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_RSI);
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_RDI);
        } else {
            tcg_regset_set32(ct->u.regs, 0, 0xff);
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_EAX);
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_EDX);
        }
        break;

    case 'e':
        ct->ct |= TCG_CT_CONST_S32;
        break;
    case 'Z':
        ct->ct |= TCG_CT_CONST_U32;
B
bellard 已提交
197
        break;
198

B
bellard 已提交
199 200 201 202 203 204 205 206 207 208 209 210
    default:
        return -1;
    }
    ct_str++;
    *pct_str = ct_str;
    return 0;
}

/* test if a constant matches the constraint */
static inline int tcg_target_const_match(tcg_target_long val,
                                         const TCGArgConstraint *arg_ct)
{
211 212
    int ct = arg_ct->ct;
    if (ct & TCG_CT_CONST) {
B
bellard 已提交
213
        return 1;
214 215 216 217 218 219 220 221
    }
    if ((ct & TCG_CT_CONST_S32) && val == (int32_t)val) {
        return 1;
    }
    if ((ct & TCG_CT_CONST_U32) && val == (uint32_t)val) {
        return 1;
    }
    return 0;
B
bellard 已提交
222 223
}

224 225 226 227 228 229
#if TCG_TARGET_REG_BITS == 64
# define LOWREGMASK(x)	((x) & 7)
#else
# define LOWREGMASK(x)	(x)
#endif

230 231
#define P_EXT		0x100		/* 0x0f opcode prefix */
#define P_DATA16	0x200		/* 0x66 opcode prefix */
232 233 234 235 236 237 238 239 240 241 242
#if TCG_TARGET_REG_BITS == 64
# define P_ADDR32	0x400		/* 0x67 opcode prefix */
# define P_REXW		0x800		/* Set REX.W = 1 */
# define P_REXB_R	0x1000		/* REG field as byte register */
# define P_REXB_RM	0x2000		/* R/M field as byte register */
#else
# define P_ADDR32	0
# define P_REXW		0
# define P_REXB_R	0
# define P_REXB_RM	0
#endif
243

244 245
#define OPC_ARITH_EvIz	(0x81)
#define OPC_ARITH_EvIb	(0x83)
246 247
#define OPC_ARITH_GvEv	(0x03)		/* ... plus (ARITH_FOO << 3) */
#define OPC_ADD_GvEv	(OPC_ARITH_GvEv | (ARITH_ADD << 3))
248
#define OPC_BSWAP	(0xc8 | P_EXT)
R
Richard Henderson 已提交
249
#define OPC_CALL_Jz	(0xe8)
250 251
#define OPC_CMP_GvEv	(OPC_ARITH_GvEv | (ARITH_CMP << 3))
#define OPC_DEC_r32	(0x48)
R
Richard Henderson 已提交
252 253 254
#define OPC_IMUL_GvEv	(0xaf | P_EXT)
#define OPC_IMUL_GvEvIb	(0x6b)
#define OPC_IMUL_GvEvIz	(0x69)
255
#define OPC_INC_r32	(0x40)
R
Richard Henderson 已提交
256 257 258 259
#define OPC_JCC_long	(0x80 | P_EXT)	/* ... plus condition code */
#define OPC_JCC_short	(0x70)		/* ... plus condition code */
#define OPC_JMP_long	(0xe9)
#define OPC_JMP_short	(0xeb)
R
Richard Henderson 已提交
260
#define OPC_LEA         (0x8d)
261 262 263
#define OPC_MOVB_EvGv	(0x88)		/* stores, more or less */
#define OPC_MOVL_EvGv	(0x89)		/* stores, more or less */
#define OPC_MOVL_GvEv	(0x8b)		/* loads, more or less */
264
#define OPC_MOVL_EvIz	(0xc7)
R
Richard Henderson 已提交
265
#define OPC_MOVL_Iv     (0xb8)
266 267
#define OPC_MOVSBL	(0xbe | P_EXT)
#define OPC_MOVSWL	(0xbf | P_EXT)
268
#define OPC_MOVSLQ	(0x63 | P_REXW)
269 270
#define OPC_MOVZBL	(0xb6 | P_EXT)
#define OPC_MOVZWL	(0xb7 | P_EXT)
R
Richard Henderson 已提交
271 272 273 274
#define OPC_POP_r32	(0x58)
#define OPC_PUSH_r32	(0x50)
#define OPC_PUSH_Iv	(0x68)
#define OPC_PUSH_Ib	(0x6a)
R
Richard Henderson 已提交
275
#define OPC_RET		(0xc3)
276
#define OPC_SETCC	(0x90 | P_EXT | P_REXB_RM) /* ... plus cc */
277 278 279
#define OPC_SHIFT_1	(0xd1)
#define OPC_SHIFT_Ib	(0xc1)
#define OPC_SHIFT_cl	(0xd3)
280
#define OPC_TESTL	(0x85)
R
Richard Henderson 已提交
281
#define OPC_XCHG_ax_r32	(0x90)
282

283 284 285 286 287
#define OPC_GRP3_Ev	(0xf7)
#define OPC_GRP5	(0xff)

/* Group 1 opcode extensions for 0x80-0x83.
   These are also used as modifiers for OPC_ARITH.  */
B
bellard 已提交
288 289 290 291 292 293 294 295 296
#define ARITH_ADD 0
#define ARITH_OR  1
#define ARITH_ADC 2
#define ARITH_SBB 3
#define ARITH_AND 4
#define ARITH_SUB 5
#define ARITH_XOR 6
#define ARITH_CMP 7

R
Richard Henderson 已提交
297
/* Group 2 opcode extensions for 0xc0, 0xc1, 0xd0-0xd3.  */
298 299
#define SHIFT_ROL 0
#define SHIFT_ROR 1
B
bellard 已提交
300 301 302 303
#define SHIFT_SHL 4
#define SHIFT_SHR 5
#define SHIFT_SAR 7

304 305 306 307 308 309 310 311 312
/* Group 3 opcode extensions for 0xf6, 0xf7.  To be used with OPC_GRP3.  */
#define EXT3_NOT   2
#define EXT3_NEG   3
#define EXT3_MUL   4
#define EXT3_IMUL  5
#define EXT3_DIV   6
#define EXT3_IDIV  7

/* Group 5 opcode extensions for 0xff.  To be used with OPC_GRP5.  */
313 314
#define EXT5_INC_Ev	0
#define EXT5_DEC_Ev	1
315 316
#define EXT5_CALLN_Ev	2
#define EXT5_JMPN_Ev	4
R
Richard Henderson 已提交
317 318

/* Condition codes to be added to OPC_JCC_{long,short}.  */
B
bellard 已提交
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
#define JCC_JMP (-1)
#define JCC_JO  0x0
#define JCC_JNO 0x1
#define JCC_JB  0x2
#define JCC_JAE 0x3
#define JCC_JE  0x4
#define JCC_JNE 0x5
#define JCC_JBE 0x6
#define JCC_JA  0x7
#define JCC_JS  0x8
#define JCC_JNS 0x9
#define JCC_JP  0xa
#define JCC_JNP 0xb
#define JCC_JL  0xc
#define JCC_JGE 0xd
#define JCC_JLE 0xe
#define JCC_JG  0xf

static const uint8_t tcg_cond_to_jcc[10] = {
    [TCG_COND_EQ] = JCC_JE,
    [TCG_COND_NE] = JCC_JNE,
    [TCG_COND_LT] = JCC_JL,
    [TCG_COND_GE] = JCC_JGE,
    [TCG_COND_LE] = JCC_JLE,
    [TCG_COND_GT] = JCC_JG,
    [TCG_COND_LTU] = JCC_JB,
    [TCG_COND_GEU] = JCC_JAE,
    [TCG_COND_LEU] = JCC_JBE,
    [TCG_COND_GTU] = JCC_JA,
};

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
#if TCG_TARGET_REG_BITS == 64
static void tcg_out_opc(TCGContext *s, int opc, int r, int rm, int x)
{
    int rex;

    if (opc & P_DATA16) {
        /* We should never be asking for both 16 and 64-bit operation.  */
        assert((opc & P_REXW) == 0);
        tcg_out8(s, 0x66);
    }
    if (opc & P_ADDR32) {
        tcg_out8(s, 0x67);
    }

    rex = 0;
    rex |= (opc & P_REXW) >> 8;		/* REX.W */
    rex |= (r & 8) >> 1;		/* REX.R */
    rex |= (x & 8) >> 2;		/* REX.X */
    rex |= (rm & 8) >> 3;		/* REX.B */

    /* P_REXB_{R,RM} indicates that the given register is the low byte.
       For %[abcd]l we need no REX prefix, but for %{si,di,bp,sp}l we do,
       as otherwise the encoding indicates %[abcd]h.  Note that the values
       that are ORed in merely indicate that the REX byte must be present;
       those bits get discarded in output.  */
    rex |= opc & (r >= 4 ? P_REXB_R : 0);
    rex |= opc & (rm >= 4 ? P_REXB_RM : 0);

    if (rex) {
        tcg_out8(s, (uint8_t)(rex | 0x40));
    }

    if (opc & P_EXT) {
        tcg_out8(s, 0x0f);
    }
    tcg_out8(s, opc);
}
#else
static void tcg_out_opc(TCGContext *s, int opc)
B
bellard 已提交
389
{
390 391 392 393
    if (opc & P_DATA16) {
        tcg_out8(s, 0x66);
    }
    if (opc & P_EXT) {
B
bellard 已提交
394
        tcg_out8(s, 0x0f);
395
    }
B
bellard 已提交
396 397
    tcg_out8(s, opc);
}
398 399 400 401 402
/* Discard the register arguments to tcg_out_opc early, so as not to penalize
   the 32-bit compilation paths.  This method works with all versions of gcc,
   whereas relying on optimization may not be able to exclude them.  */
#define tcg_out_opc(s, opc, r, rm, x)  (tcg_out_opc)(s, opc)
#endif
B
bellard 已提交
403

404
static void tcg_out_modrm(TCGContext *s, int opc, int r, int rm)
B
bellard 已提交
405
{
406 407
    tcg_out_opc(s, opc, r, rm, 0);
    tcg_out8(s, 0xc0 | (LOWREGMASK(r) << 3) | LOWREGMASK(rm));
B
bellard 已提交
408 409
}

R
Richard Henderson 已提交
410
/* Output an opcode with a full "rm + (index<<shift) + offset" address mode.
411 412 413
   We handle either RM and INDEX missing with a negative value.  In 64-bit
   mode for absolute addresses, ~RM is the size of the immediate operand
   that will follow the instruction.  */
R
Richard Henderson 已提交
414 415

static void tcg_out_modrm_sib_offset(TCGContext *s, int opc, int r, int rm,
416 417
                                     int index, int shift,
                                     tcg_target_long offset)
B
bellard 已提交
418
{
R
Richard Henderson 已提交
419 420
    int mod, len;

421 422 423 424 425 426 427 428 429 430 431 432
    if (index < 0 && rm < 0) {
        if (TCG_TARGET_REG_BITS == 64) {
            /* Try for a rip-relative addressing mode.  This has replaced
               the 32-bit-mode absolute addressing encoding.  */
            tcg_target_long pc = (tcg_target_long)s->code_ptr + 5 + ~rm;
            tcg_target_long disp = offset - pc;
            if (disp == (int32_t)disp) {
                tcg_out_opc(s, opc, r, 0, 0);
                tcg_out8(s, (LOWREGMASK(r) << 3) | 5);
                tcg_out32(s, disp);
                return;
            }
R
Richard Henderson 已提交
433

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
            /* Try for an absolute address encoding.  This requires the
               use of the MODRM+SIB encoding and is therefore larger than
               rip-relative addressing.  */
            if (offset == (int32_t)offset) {
                tcg_out_opc(s, opc, r, 0, 0);
                tcg_out8(s, (LOWREGMASK(r) << 3) | 4);
                tcg_out8(s, (4 << 3) | 5);
                tcg_out32(s, offset);
                return;
            }

            /* ??? The memory isn't directly addressable.  */
            tcg_abort();
        } else {
            /* Absolute address.  */
            tcg_out_opc(s, opc, r, 0, 0);
            tcg_out8(s, (r << 3) | 5);
            tcg_out32(s, offset);
            return;
        }
    }
R
Richard Henderson 已提交
455 456 457

    /* Find the length of the immediate addend.  Note that the encoding
       that would be used for (%ebp) indicates absolute addressing.  */
458
    if (rm < 0) {
R
Richard Henderson 已提交
459
        mod = 0, len = 4, rm = 5;
460
    } else if (offset == 0 && LOWREGMASK(rm) != TCG_REG_EBP) {
R
Richard Henderson 已提交
461 462 463
        mod = 0, len = 0;
    } else if (offset == (int8_t)offset) {
        mod = 0x40, len = 1;
B
bellard 已提交
464
    } else {
R
Richard Henderson 已提交
465 466 467 468 469
        mod = 0x80, len = 4;
    }

    /* Use a single byte MODRM format if possible.  Note that the encoding
       that would be used for %esp is the escape to the two byte form.  */
470
    if (index < 0 && LOWREGMASK(rm) != TCG_REG_ESP) {
R
Richard Henderson 已提交
471
        /* Single byte MODRM format.  */
472 473
        tcg_out_opc(s, opc, r, rm, 0);
        tcg_out8(s, mod | (LOWREGMASK(r) << 3) | LOWREGMASK(rm));
R
Richard Henderson 已提交
474 475 476 477
    } else {
        /* Two byte MODRM+SIB format.  */

        /* Note that the encoding that would place %esp into the index
478 479 480
           field indicates no index register.  In 64-bit mode, the REX.X
           bit counts, so %r12 can be used as the index.  */
        if (index < 0) {
R
Richard Henderson 已提交
481
            index = 4;
B
bellard 已提交
482
        } else {
R
Richard Henderson 已提交
483
            assert(index != TCG_REG_ESP);
B
bellard 已提交
484
        }
R
Richard Henderson 已提交
485

486 487 488
        tcg_out_opc(s, opc, r, rm, index);
        tcg_out8(s, mod | (LOWREGMASK(r) << 3) | 4);
        tcg_out8(s, (shift << 6) | (LOWREGMASK(index) << 3) | LOWREGMASK(rm));
R
Richard Henderson 已提交
489 490 491 492 493
    }

    if (len == 1) {
        tcg_out8(s, offset);
    } else if (len == 4) {
B
bellard 已提交
494 495 496 497
        tcg_out32(s, offset);
    }
}

498 499 500
/* A simplification of the above with no index or shift.  */
static inline void tcg_out_modrm_offset(TCGContext *s, int opc, int r,
                                        int rm, tcg_target_long offset)
R
Richard Henderson 已提交
501 502 503 504
{
    tcg_out_modrm_sib_offset(s, opc, r, rm, -1, 0, offset);
}

505 506 507
/* Generate dest op= src.  Uses the same ARITH_* codes as tgen_arithi.  */
static inline void tgen_arithr(TCGContext *s, int subop, int dest, int src)
{
508 509 510 511 512
    /* Propagate an opcode prefix, such as P_REXW.  */
    int ext = subop & ~0x7;
    subop &= 0x7;

    tcg_out_modrm(s, OPC_ARITH_GvEv + (subop << 3) + ext, dest, src);
513 514
}

515
static inline void tcg_out_mov(TCGContext *s, TCGType type, int ret, int arg)
B
bellard 已提交
516
{
517
    if (arg != ret) {
518 519
        int opc = OPC_MOVL_GvEv + (type == TCG_TYPE_I64 ? P_REXW : 0);
        tcg_out_modrm(s, opc, ret, arg);
520
    }
B
bellard 已提交
521 522
}

523 524
static void tcg_out_movi(TCGContext *s, TCGType type,
                         int ret, tcg_target_long arg)
B
bellard 已提交
525 526
{
    if (arg == 0) {
527
        tgen_arithr(s, ARITH_XOR, ret, ret);
528 529 530 531 532 533 534
        return;
    } else if (arg == (uint32_t)arg || type == TCG_TYPE_I32) {
        tcg_out_opc(s, OPC_MOVL_Iv + LOWREGMASK(ret), 0, ret, 0);
        tcg_out32(s, arg);
    } else if (arg == (int32_t)arg) {
        tcg_out_modrm(s, OPC_MOVL_EvIz + P_REXW, 0, ret);
        tcg_out32(s, arg);
B
bellard 已提交
535
    } else {
536
        tcg_out_opc(s, OPC_MOVL_Iv + P_REXW + LOWREGMASK(ret), 0, ret, 0);
B
bellard 已提交
537
        tcg_out32(s, arg);
538
        tcg_out32(s, arg >> 31 >> 1);
B
bellard 已提交
539 540 541
    }
}

R
Richard Henderson 已提交
542 543 544
static inline void tcg_out_pushi(TCGContext *s, tcg_target_long val)
{
    if (val == (int8_t)val) {
545
        tcg_out_opc(s, OPC_PUSH_Ib, 0, 0, 0);
R
Richard Henderson 已提交
546
        tcg_out8(s, val);
547 548
    } else if (val == (int32_t)val) {
        tcg_out_opc(s, OPC_PUSH_Iv, 0, 0, 0);
R
Richard Henderson 已提交
549
        tcg_out32(s, val);
550 551
    } else {
        tcg_abort();
R
Richard Henderson 已提交
552 553 554 555 556
    }
}

static inline void tcg_out_push(TCGContext *s, int reg)
{
557
    tcg_out_opc(s, OPC_PUSH_r32 + LOWREGMASK(reg), 0, reg, 0);
R
Richard Henderson 已提交
558 559 560 561
}

static inline void tcg_out_pop(TCGContext *s, int reg)
{
562
    tcg_out_opc(s, OPC_POP_r32 + LOWREGMASK(reg), 0, reg, 0);
R
Richard Henderson 已提交
563 564
}

565 566
static inline void tcg_out_ld(TCGContext *s, TCGType type, int ret,
                              int arg1, tcg_target_long arg2)
B
bellard 已提交
567
{
568 569
    int opc = OPC_MOVL_GvEv + (type == TCG_TYPE_I64 ? P_REXW : 0);
    tcg_out_modrm_offset(s, opc, ret, arg1, arg2);
B
bellard 已提交
570 571
}

572 573
static inline void tcg_out_st(TCGContext *s, TCGType type, int arg,
                              int arg1, tcg_target_long arg2)
B
bellard 已提交
574
{
575 576
    int opc = OPC_MOVL_EvGv + (type == TCG_TYPE_I64 ? P_REXW : 0);
    tcg_out_modrm_offset(s, opc, arg, arg1, arg2);
B
bellard 已提交
577 578
}

579 580
static void tcg_out_shifti(TCGContext *s, int subopc, int reg, int count)
{
581 582 583 584
    /* Propagate an opcode prefix, such as P_DATA16.  */
    int ext = subopc & ~0x7;
    subopc &= 0x7;

585
    if (count == 1) {
586
        tcg_out_modrm(s, OPC_SHIFT_1 + ext, subopc, reg);
587
    } else {
588
        tcg_out_modrm(s, OPC_SHIFT_Ib + ext, subopc, reg);
589 590 591 592
        tcg_out8(s, count);
    }
}

593 594
static inline void tcg_out_bswap32(TCGContext *s, int reg)
{
595
    tcg_out_opc(s, OPC_BSWAP + LOWREGMASK(reg), 0, reg, 0);
596 597 598 599
}

static inline void tcg_out_rolw_8(TCGContext *s, int reg)
{
600
    tcg_out_shifti(s, SHIFT_ROL + P_DATA16, reg, 8);
601 602
}

603 604 605
static inline void tcg_out_ext8u(TCGContext *s, int dest, int src)
{
    /* movzbl */
606 607
    assert(src < 4 || TCG_TARGET_REG_BITS == 64);
    tcg_out_modrm(s, OPC_MOVZBL + P_REXB_RM, dest, src);
608 609
}

610
static void tcg_out_ext8s(TCGContext *s, int dest, int src, int rexw)
611 612
{
    /* movsbl */
613 614
    assert(src < 4 || TCG_TARGET_REG_BITS == 64);
    tcg_out_modrm(s, OPC_MOVSBL + P_REXB_RM + rexw, dest, src);
615 616
}

617 618 619 620 621 622
static inline void tcg_out_ext16u(TCGContext *s, int dest, int src)
{
    /* movzwl */
    tcg_out_modrm(s, OPC_MOVZWL, dest, src);
}

623
static inline void tcg_out_ext16s(TCGContext *s, int dest, int src, int rexw)
624
{
625 626
    /* movsw[lq] */
    tcg_out_modrm(s, OPC_MOVSWL + rexw, dest, src);
627 628
}

629
static inline void tcg_out_ext32u(TCGContext *s, int dest, int src)
B
bellard 已提交
630
{
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
    /* 32-bit mov zero extends.  */
    tcg_out_modrm(s, OPC_MOVL_GvEv, dest, src);
}

static inline void tcg_out_ext32s(TCGContext *s, int dest, int src)
{
    tcg_out_modrm(s, OPC_MOVSLQ, dest, src);
}

static inline void tcg_out_bswap64(TCGContext *s, int reg)
{
    tcg_out_opc(s, OPC_BSWAP + P_REXW + LOWREGMASK(reg), 0, reg, 0);
}

static void tgen_arithi(TCGContext *s, int c, int r0,
                        tcg_target_long val, int cf)
{
    int rexw = 0;

    if (TCG_TARGET_REG_BITS == 64) {
        rexw = c & -8;
        c &= 7;
    }

655 656 657 658
    /* ??? While INC is 2 bytes shorter than ADDL $1, they also induce
       partial flags update stalls on Pentium4 and are not recommended
       by current Intel optimization manuals.  */
    if (!cf && (c == ARITH_ADD || c == ARITH_SUB) && (val == 1 || val == -1)) {
659
        int is_inc = (c == ARITH_ADD) ^ (val < 0);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
        if (TCG_TARGET_REG_BITS == 64) {
            /* The single-byte increment encodings are re-tasked as the
               REX prefixes.  Use the MODRM encoding.  */
            tcg_out_modrm(s, OPC_GRP5 + rexw,
                          (is_inc ? EXT5_INC_Ev : EXT5_DEC_Ev), r0);
        } else {
            tcg_out8(s, (is_inc ? OPC_INC_r32 : OPC_DEC_r32) + r0);
        }
        return;
    }

    if (c == ARITH_AND) {
        if (TCG_TARGET_REG_BITS == 64) {
            if (val == 0xffffffffu) {
                tcg_out_ext32u(s, r0, r0);
                return;
            }
            if (val == (uint32_t)val) {
                /* AND with no high bits set can use a 32-bit operation.  */
                rexw = 0;
            }
        }
        if (val == 0xffu) {
            tcg_out_ext8u(s, r0, r0);
            return;
        }
        if (val == 0xffffu) {
            tcg_out_ext16u(s, r0, r0);
            return;
        }
    }

    if (val == (int8_t)val) {
        tcg_out_modrm(s, OPC_ARITH_EvIb + rexw, c, r0);
B
bellard 已提交
694
        tcg_out8(s, val);
695 696 697 698
        return;
    }
    if (rexw == 0 || val == (int32_t)val) {
        tcg_out_modrm(s, OPC_ARITH_EvIz + rexw, c, r0);
B
bellard 已提交
699
        tcg_out32(s, val);
700
        return;
B
bellard 已提交
701
    }
702 703

    tcg_abort();
B
bellard 已提交
704 705
}

A
aurel32 已提交
706
static void tcg_out_addi(TCGContext *s, int reg, tcg_target_long val)
B
bellard 已提交
707
{
708 709 710
    if (val != 0) {
        tgen_arithi(s, ARITH_ADD + P_REXW, reg, val, 0);
    }
B
bellard 已提交
711 712
}

713 714
/* Use SMALL != 0 to force a short forward branch.  */
static void tcg_out_jxx(TCGContext *s, int opc, int label_index, int small)
B
bellard 已提交
715 716 717
{
    int32_t val, val1;
    TCGLabel *l = &s->labels[label_index];
718

B
bellard 已提交
719 720 721 722
    if (l->has_value) {
        val = l->u.value - (tcg_target_long)s->code_ptr;
        val1 = val - 2;
        if ((int8_t)val1 == val1) {
723
            if (opc == -1) {
R
Richard Henderson 已提交
724
                tcg_out8(s, OPC_JMP_short);
725
            } else {
R
Richard Henderson 已提交
726
                tcg_out8(s, OPC_JCC_short + opc);
727
            }
B
bellard 已提交
728 729
            tcg_out8(s, val1);
        } else {
730 731 732
            if (small) {
                tcg_abort();
            }
B
bellard 已提交
733
            if (opc == -1) {
R
Richard Henderson 已提交
734
                tcg_out8(s, OPC_JMP_long);
B
bellard 已提交
735 736
                tcg_out32(s, val - 5);
            } else {
737
                tcg_out_opc(s, OPC_JCC_long + opc, 0, 0, 0);
B
bellard 已提交
738 739 740
                tcg_out32(s, val - 6);
            }
        }
741 742
    } else if (small) {
        if (opc == -1) {
R
Richard Henderson 已提交
743
            tcg_out8(s, OPC_JMP_short);
744
        } else {
R
Richard Henderson 已提交
745
            tcg_out8(s, OPC_JCC_short + opc);
746 747 748
        }
        tcg_out_reloc(s, s->code_ptr, R_386_PC8, label_index, -1);
        s->code_ptr += 1;
B
bellard 已提交
749 750
    } else {
        if (opc == -1) {
R
Richard Henderson 已提交
751
            tcg_out8(s, OPC_JMP_long);
B
bellard 已提交
752
        } else {
753
            tcg_out_opc(s, OPC_JCC_long + opc, 0, 0, 0);
B
bellard 已提交
754 755
        }
        tcg_out_reloc(s, s->code_ptr, R_386_PC32, label_index, -4);
P
pbrook 已提交
756
        s->code_ptr += 4;
B
bellard 已提交
757 758 759
    }
}

R
Richard Henderson 已提交
760
static void tcg_out_cmp(TCGContext *s, TCGArg arg1, TCGArg arg2,
761
                        int const_arg2, int rexw)
B
bellard 已提交
762 763 764 765
{
    if (const_arg2) {
        if (arg2 == 0) {
            /* test r, r */
766
            tcg_out_modrm(s, OPC_TESTL + rexw, arg1, arg1);
B
bellard 已提交
767
        } else {
768
            tgen_arithi(s, ARITH_CMP + rexw, arg1, arg2, 0);
B
bellard 已提交
769 770
        }
    } else {
771
        tgen_arithr(s, ARITH_CMP + rexw, arg1, arg2);
B
bellard 已提交
772
    }
R
Richard Henderson 已提交
773 774
}

775 776 777
static void tcg_out_brcond32(TCGContext *s, TCGCond cond,
                             TCGArg arg1, TCGArg arg2, int const_arg2,
                             int label_index, int small)
R
Richard Henderson 已提交
778
{
779
    tcg_out_cmp(s, arg1, arg2, const_arg2, 0);
780
    tcg_out_jxx(s, tcg_cond_to_jcc[cond], label_index, small);
B
bellard 已提交
781 782
}

783 784 785 786 787 788 789 790 791
#if TCG_TARGET_REG_BITS == 64
static void tcg_out_brcond64(TCGContext *s, TCGCond cond,
                             TCGArg arg1, TCGArg arg2, int const_arg2,
                             int label_index, int small)
{
    tcg_out_cmp(s, arg1, arg2, const_arg2, P_REXW);
    tcg_out_jxx(s, tcg_cond_to_jcc[cond], label_index, small);
}
#else
B
bellard 已提交
792 793
/* XXX: we implement it at the target level to avoid having to
   handle cross basic blocks temporaries */
794 795
static void tcg_out_brcond2(TCGContext *s, const TCGArg *args,
                            const int *const_args, int small)
B
bellard 已提交
796 797 798 799 800
{
    int label_next;
    label_next = gen_new_label();
    switch(args[4]) {
    case TCG_COND_EQ:
801 802 803 804
        tcg_out_brcond32(s, TCG_COND_NE, args[0], args[2], const_args[2],
                         label_next, 1);
        tcg_out_brcond32(s, TCG_COND_EQ, args[1], args[3], const_args[3],
                         args[5], small);
B
bellard 已提交
805 806
        break;
    case TCG_COND_NE:
807 808 809 810
        tcg_out_brcond32(s, TCG_COND_NE, args[0], args[2], const_args[2],
                         args[5], small);
        tcg_out_brcond32(s, TCG_COND_NE, args[1], args[3], const_args[3],
                         args[5], small);
B
bellard 已提交
811 812
        break;
    case TCG_COND_LT:
813 814
        tcg_out_brcond32(s, TCG_COND_LT, args[1], args[3], const_args[3],
                         args[5], small);
815
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
816 817
        tcg_out_brcond32(s, TCG_COND_LTU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
818 819
        break;
    case TCG_COND_LE:
820 821
        tcg_out_brcond32(s, TCG_COND_LT, args[1], args[3], const_args[3],
                         args[5], small);
822
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
823 824
        tcg_out_brcond32(s, TCG_COND_LEU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
825 826
        break;
    case TCG_COND_GT:
827 828
        tcg_out_brcond32(s, TCG_COND_GT, args[1], args[3], const_args[3],
                         args[5], small);
829
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
830 831
        tcg_out_brcond32(s, TCG_COND_GTU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
832 833
        break;
    case TCG_COND_GE:
834 835
        tcg_out_brcond32(s, TCG_COND_GT, args[1], args[3], const_args[3],
                         args[5], small);
836
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
837 838
        tcg_out_brcond32(s, TCG_COND_GEU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
839 840
        break;
    case TCG_COND_LTU:
841 842
        tcg_out_brcond32(s, TCG_COND_LTU, args[1], args[3], const_args[3],
                         args[5], small);
843
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
844 845
        tcg_out_brcond32(s, TCG_COND_LTU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
846 847
        break;
    case TCG_COND_LEU:
848 849
        tcg_out_brcond32(s, TCG_COND_LTU, args[1], args[3], const_args[3],
                         args[5], small);
850
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
851 852
        tcg_out_brcond32(s, TCG_COND_LEU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
853 854
        break;
    case TCG_COND_GTU:
855 856
        tcg_out_brcond32(s, TCG_COND_GTU, args[1], args[3], const_args[3],
                         args[5], small);
857
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
858 859
        tcg_out_brcond32(s, TCG_COND_GTU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
860 861
        break;
    case TCG_COND_GEU:
862 863
        tcg_out_brcond32(s, TCG_COND_GTU, args[1], args[3], const_args[3],
                         args[5], small);
864
        tcg_out_jxx(s, JCC_JNE, label_next, 1);
865 866
        tcg_out_brcond32(s, TCG_COND_GEU, args[0], args[2], const_args[2],
                         args[5], small);
B
bellard 已提交
867 868 869 870 871 872
        break;
    default:
        tcg_abort();
    }
    tcg_out_label(s, label_next, (tcg_target_long)s->code_ptr);
}
873
#endif
B
bellard 已提交
874

875 876
static void tcg_out_setcond32(TCGContext *s, TCGCond cond, TCGArg dest,
                              TCGArg arg1, TCGArg arg2, int const_arg2)
R
Richard Henderson 已提交
877
{
878
    tcg_out_cmp(s, arg1, arg2, const_arg2, 0);
R
Richard Henderson 已提交
879
    tcg_out_modrm(s, OPC_SETCC | tcg_cond_to_jcc[cond], 0, dest);
880
    tcg_out_ext8u(s, dest, dest);
R
Richard Henderson 已提交
881 882
}

883 884 885 886 887 888 889 890 891
#if TCG_TARGET_REG_BITS == 64
static void tcg_out_setcond64(TCGContext *s, TCGCond cond, TCGArg dest,
                              TCGArg arg1, TCGArg arg2, int const_arg2)
{
    tcg_out_cmp(s, arg1, arg2, const_arg2, P_REXW);
    tcg_out_modrm(s, OPC_SETCC | tcg_cond_to_jcc[cond], 0, dest);
    tcg_out_ext8u(s, dest, dest);
}
#else
R
Richard Henderson 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
static void tcg_out_setcond2(TCGContext *s, const TCGArg *args,
                             const int *const_args)
{
    TCGArg new_args[6];
    int label_true, label_over;

    memcpy(new_args, args+1, 5*sizeof(TCGArg));

    if (args[0] == args[1] || args[0] == args[2]
        || (!const_args[3] && args[0] == args[3])
        || (!const_args[4] && args[0] == args[4])) {
        /* When the destination overlaps with one of the argument
           registers, don't do anything tricky.  */
        label_true = gen_new_label();
        label_over = gen_new_label();

        new_args[5] = label_true;
        tcg_out_brcond2(s, new_args, const_args+1, 1);

        tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);
        tcg_out_jxx(s, JCC_JMP, label_over, 1);
        tcg_out_label(s, label_true, (tcg_target_long)s->code_ptr);

        tcg_out_movi(s, TCG_TYPE_I32, args[0], 1);
        tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
    } else {
        /* When the destination does not overlap one of the arguments,
           clear the destination first, jump if cond false, and emit an
           increment in the true case.  This results in smaller code.  */

        tcg_out_movi(s, TCG_TYPE_I32, args[0], 0);

        label_over = gen_new_label();
        new_args[4] = tcg_invert_cond(new_args[4]);
        new_args[5] = label_over;
        tcg_out_brcond2(s, new_args, const_args+1, 1);

        tgen_arithi(s, ARITH_ADD, args[0], 1, 0);
        tcg_out_label(s, label_over, (tcg_target_long)s->code_ptr);
    }
}
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
#endif

static void tcg_out_branch(TCGContext *s, int call, tcg_target_long dest)
{
    tcg_target_long disp = dest - (tcg_target_long)s->code_ptr - 5;

    if (disp == (int32_t)disp) {
        tcg_out_opc(s, call ? OPC_CALL_Jz : OPC_JMP_long, 0, 0, 0);
        tcg_out32(s, disp);
    } else {
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_R10, dest);
        tcg_out_modrm(s, OPC_GRP5,
                      call ? EXT5_CALLN_Ev : EXT5_JMPN_Ev, TCG_REG_R10);
    }
}

static inline void tcg_out_calli(TCGContext *s, tcg_target_long dest)
{
    tcg_out_branch(s, 1, dest);
}
R
Richard Henderson 已提交
953

954
static void tcg_out_jmp(TCGContext *s, tcg_target_long dest)
R
Richard Henderson 已提交
955
{
956
    tcg_out_branch(s, 0, dest);
R
Richard Henderson 已提交
957 958
}

B
bellard 已提交
959
#if defined(CONFIG_SOFTMMU)
960 961

#include "../../softmmu_defs.h"
B
bellard 已提交
962 963 964 965 966 967 968 969 970 971 972 973 974 975

static void *qemu_ld_helpers[4] = {
    __ldb_mmu,
    __ldw_mmu,
    __ldl_mmu,
    __ldq_mmu,
};

static void *qemu_st_helpers[4] = {
    __stb_mmu,
    __stw_mmu,
    __stl_mmu,
    __stq_mmu,
};
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991

/* Perform the TLB load and compare.

   Inputs:
   ADDRLO_IDX contains the index into ARGS of the low part of the
   address; the high part of the address is at ADDR_LOW_IDX+1.

   MEM_INDEX and S_BITS are the memory context and log2 size of the load.

   WHICH is the offset into the CPUTLBEntry structure of the slot to read.
   This should be offsetof addr_read or addr_write.

   Outputs:
   LABEL_PTRS is filled with 1 (32-bit addresses) or 2 (64-bit addresses)
   positions of the displacements of forward jumps to the TLB miss case.

992 993 994 995
   First argument register is loaded with the low part of the address.
   In the TLB hit case, it has been adjusted as indicated by the TLB
   and so is a host address.  In the TLB miss case, it continues to
   hold a guest address.
996

997
   Second argument register is clobbered.  */
998

999 1000
static inline void tcg_out_tlb_load(TCGContext *s, int addrlo_idx,
                                    int mem_index, int s_bits,
A
Aurelien Jarno 已提交
1001
                                    const TCGArg *args,
1002
                                    uint8_t **label_ptr, int which)
1003 1004
{
    const int addrlo = args[addrlo_idx];
1005 1006 1007 1008 1009 1010 1011 1012 1013
    const int r0 = tcg_target_call_iarg_regs[0];
    const int r1 = tcg_target_call_iarg_regs[1];
    TCGType type = TCG_TYPE_I32;
    int rexw = 0;

    if (TCG_TARGET_REG_BITS == 64 && TARGET_LONG_BITS == 64) {
        type = TCG_TYPE_I64;
        rexw = P_REXW;
    }
1014

1015 1016
    tcg_out_mov(s, type, r1, addrlo);
    tcg_out_mov(s, type, r0, addrlo);
1017

1018 1019
    tcg_out_shifti(s, SHIFT_SHR + rexw, r1,
                   TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS);
1020

1021 1022 1023 1024
    tgen_arithi(s, ARITH_AND + rexw, r0,
                TARGET_PAGE_MASK | ((1 << s_bits) - 1), 0);
    tgen_arithi(s, ARITH_AND + rexw, r1,
                (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS, 0);
1025

1026
    tcg_out_modrm_sib_offset(s, OPC_LEA + P_REXW, r1, TCG_AREG0, r1, 0,
1027 1028 1029 1030
                             offsetof(CPUState, tlb_table[mem_index][0])
                             + which);

    /* cmp 0(r1), r0 */
1031
    tcg_out_modrm_offset(s, OPC_CMP_GvEv + rexw, r0, r1, 0);
1032

1033
    tcg_out_mov(s, type, r0, addrlo);
1034 1035 1036 1037 1038 1039

    /* jne label1 */
    tcg_out8(s, OPC_JCC_short + JCC_JNE);
    label_ptr[0] = s->code_ptr;
    s->code_ptr++;

1040
    if (TARGET_LONG_BITS > TCG_TARGET_REG_BITS) {
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
        /* cmp 4(r1), addrhi */
        tcg_out_modrm_offset(s, OPC_CMP_GvEv, args[addrlo_idx+1], r1, 4);

        /* jne label1 */
        tcg_out8(s, OPC_JCC_short + JCC_JNE);
        label_ptr[1] = s->code_ptr;
        s->code_ptr++;
    }

    /* TLB Hit.  */

    /* add addend(r1), r0 */
1053
    tcg_out_modrm_offset(s, OPC_ADD_GvEv + P_REXW, r0, r1,
1054 1055
                         offsetof(CPUTLBEntry, addend) - which);
}
B
bellard 已提交
1056 1057
#endif

1058 1059 1060 1061 1062 1063 1064
static void tcg_out_qemu_ld_direct(TCGContext *s, int datalo, int datahi,
                                   int base, tcg_target_long ofs, int sizeop)
{
#ifdef TARGET_WORDS_BIGENDIAN
    const int bswap = 1;
#else
    const int bswap = 0;
P
Paul Brook 已提交
1065
#endif
1066 1067 1068 1069 1070
    switch (sizeop) {
    case 0:
        tcg_out_modrm_offset(s, OPC_MOVZBL, datalo, base, ofs);
        break;
    case 0 | 4:
1071
        tcg_out_modrm_offset(s, OPC_MOVSBL + P_REXW, datalo, base, ofs);
1072 1073 1074 1075 1076 1077 1078 1079 1080
        break;
    case 1:
        tcg_out_modrm_offset(s, OPC_MOVZWL, datalo, base, ofs);
        if (bswap) {
            tcg_out_rolw_8(s, datalo);
        }
        break;
    case 1 | 4:
        if (bswap) {
1081
            tcg_out_modrm_offset(s, OPC_MOVZWL, datalo, base, ofs);
1082
            tcg_out_rolw_8(s, datalo);
1083 1084 1085
            tcg_out_modrm(s, OPC_MOVSWL + P_REXW, datalo, datalo);
        } else {
            tcg_out_modrm_offset(s, OPC_MOVSWL + P_REXW, datalo, base, ofs);
1086 1087 1088 1089 1090 1091 1092 1093
        }
        break;
    case 2:
        tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
        if (bswap) {
            tcg_out_bswap32(s, datalo);
        }
        break;
1094 1095
#if TCG_TARGET_REG_BITS == 64
    case 2 | 4:
1096 1097
        if (bswap) {
            tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
1098 1099
            tcg_out_bswap32(s, datalo);
            tcg_out_ext32s(s, datalo, datalo);
1100
        } else {
1101
            tcg_out_modrm_offset(s, OPC_MOVSLQ, datalo, base, ofs);
1102
        }
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
        break;
#endif
    case 3:
        if (TCG_TARGET_REG_BITS == 64) {
            tcg_out_ld(s, TCG_TYPE_I64, datalo, base, ofs);
            if (bswap) {
                tcg_out_bswap64(s, datalo);
            }
        } else {
            if (bswap) {
                int t = datalo;
                datalo = datahi;
                datahi = t;
            }
            if (base != datalo) {
                tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
                tcg_out_ld(s, TCG_TYPE_I32, datahi, base, ofs + 4);
            } else {
                tcg_out_ld(s, TCG_TYPE_I32, datahi, base, ofs + 4);
                tcg_out_ld(s, TCG_TYPE_I32, datalo, base, ofs);
            }
            if (bswap) {
                tcg_out_bswap32(s, datalo);
                tcg_out_bswap32(s, datahi);
            }
1128 1129 1130 1131 1132 1133
        }
        break;
    default:
        tcg_abort();
    }
}
P
Paul Brook 已提交
1134

B
bellard 已提交
1135 1136 1137 1138 1139 1140
/* XXX: qemu_ld and qemu_st could be modified to clobber only EDX and
   EAX. It will be useful once fixed registers globals are less
   common. */
static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
                            int opc)
{
1141
    int data_reg, data_reg2 = 0;
1142
    int addrlo_idx;
B
bellard 已提交
1143
#if defined(CONFIG_SOFTMMU)
1144
    int mem_index, s_bits, arg_idx;
1145
    uint8_t *label_ptr[3];
B
bellard 已提交
1146 1147
#endif

1148 1149
    data_reg = args[0];
    addrlo_idx = 1;
1150
    if (TCG_TARGET_REG_BITS == 32 && opc == 3) {
1151 1152
        data_reg2 = args[1];
        addrlo_idx = 2;
1153
    }
B
bellard 已提交
1154 1155

#if defined(CONFIG_SOFTMMU)
1156
    mem_index = args[addrlo_idx + 1 + (TARGET_LONG_BITS > TCG_TARGET_REG_BITS)];
1157
    s_bits = opc & 3;
1158

1159 1160
    tcg_out_tlb_load(s, addrlo_idx, mem_index, s_bits, args,
                     label_ptr, offsetof(CPUTLBEntry, addr_read));
1161 1162

    /* TLB Hit.  */
1163 1164
    tcg_out_qemu_ld_direct(s, data_reg, data_reg2,
                           tcg_target_call_iarg_regs[0], 0, opc);
B
bellard 已提交
1165

1166 1167 1168
    /* jmp label2 */
    tcg_out8(s, OPC_JMP_short);
    label_ptr[2] = s->code_ptr;
B
bellard 已提交
1169
    s->code_ptr++;
1170

1171 1172 1173 1174
    /* TLB Miss.  */

    /* label1: */
    *label_ptr[0] = s->code_ptr - label_ptr[0] - 1;
1175
    if (TARGET_LONG_BITS > TCG_TARGET_REG_BITS) {
1176 1177
        *label_ptr[1] = s->code_ptr - label_ptr[1] - 1;
    }
B
bellard 已提交
1178 1179

    /* XXX: move that code at the end of the TB */
1180
    /* The first argument is already loaded with addrlo.  */
1181
    arg_idx = 1;
1182
    if (TCG_TARGET_REG_BITS == 32 && TARGET_LONG_BITS == 64) {
1183
        tcg_out_mov(s, TCG_TYPE_I32, tcg_target_call_iarg_regs[arg_idx++],
1184 1185 1186 1187
                    args[addrlo_idx + 1]);
    }
    tcg_out_movi(s, TCG_TYPE_I32, tcg_target_call_iarg_regs[arg_idx],
                 mem_index);
R
Richard Henderson 已提交
1188
    tcg_out_calli(s, (tcg_target_long)qemu_ld_helpers[s_bits]);
B
bellard 已提交
1189 1190 1191

    switch(opc) {
    case 0 | 4:
1192
        tcg_out_ext8s(s, data_reg, TCG_REG_EAX, P_REXW);
B
bellard 已提交
1193 1194
        break;
    case 1 | 4:
1195
        tcg_out_ext16s(s, data_reg, TCG_REG_EAX, P_REXW);
B
bellard 已提交
1196 1197
        break;
    case 0:
1198
        tcg_out_ext8u(s, data_reg, TCG_REG_EAX);
1199
        break;
B
bellard 已提交
1200
    case 1:
1201
        tcg_out_ext16u(s, data_reg, TCG_REG_EAX);
1202
        break;
B
bellard 已提交
1203
    case 2:
1204
        tcg_out_mov(s, TCG_TYPE_I32, data_reg, TCG_REG_EAX);
B
bellard 已提交
1205
        break;
1206 1207 1208 1209 1210
#if TCG_TARGET_REG_BITS == 64
    case 2 | 4:
        tcg_out_ext32s(s, data_reg, TCG_REG_EAX);
        break;
#endif
B
bellard 已提交
1211
    case 3:
1212 1213 1214
        if (TCG_TARGET_REG_BITS == 64) {
            tcg_out_mov(s, TCG_TYPE_I64, data_reg, TCG_REG_RAX);
        } else if (data_reg == TCG_REG_EDX) {
R
Richard Henderson 已提交
1215
            /* xchg %edx, %eax */
1216
            tcg_out_opc(s, OPC_XCHG_ax_r32 + TCG_REG_EDX, 0, 0, 0);
1217
            tcg_out_mov(s, TCG_TYPE_I32, data_reg2, TCG_REG_EAX);
B
bellard 已提交
1218
        } else {
1219 1220
            tcg_out_mov(s, TCG_TYPE_I32, data_reg, TCG_REG_EAX);
            tcg_out_mov(s, TCG_TYPE_I32, data_reg2, TCG_REG_EDX);
B
bellard 已提交
1221 1222
        }
        break;
1223 1224
    default:
        tcg_abort();
B
bellard 已提交
1225 1226
    }

1227
    /* label2: */
1228
    *label_ptr[2] = s->code_ptr - label_ptr[2] - 1;
B
bellard 已提交
1229
#else
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
    {
        int32_t offset = GUEST_BASE;
        int base = args[addrlo_idx];

        if (TCG_TARGET_REG_BITS == 64) {
            /* ??? We assume all operations have left us with register
               contents that are zero extended.  So far this appears to
               be true.  If we want to enforce this, we can either do
               an explicit zero-extension here, or (if GUEST_BASE == 0)
               use the ADDR32 prefix.  For now, do nothing.  */

            if (offset != GUEST_BASE) {
                tcg_out_movi(s, TCG_TYPE_I64, TCG_REG_RDI, GUEST_BASE);
                tgen_arithr(s, ARITH_ADD + P_REXW, TCG_REG_RDI, base);
                base = TCG_REG_RDI, offset = 0;
            }
        }

        tcg_out_qemu_ld_direct(s, data_reg, data_reg2, base, offset, opc);
    }
B
bellard 已提交
1250
#endif
1251
}
B
bellard 已提交
1252

1253 1254 1255
static void tcg_out_qemu_st_direct(TCGContext *s, int datalo, int datahi,
                                   int base, tcg_target_long ofs, int sizeop)
{
B
bellard 已提交
1256
#ifdef TARGET_WORDS_BIGENDIAN
1257
    const int bswap = 1;
B
bellard 已提交
1258
#else
1259
    const int bswap = 0;
B
bellard 已提交
1260
#endif
1261 1262 1263
    /* ??? Ideally we wouldn't need a scratch register.  For user-only,
       we could perform the bswap twice to restore the original value
       instead of moving to the scratch.  But as it is, the L constraint
1264 1265
       means that the second argument reg is definitely free here.  */
    int scratch = tcg_target_call_iarg_regs[1];
1266 1267

    switch (sizeop) {
B
bellard 已提交
1268
    case 0:
1269
        tcg_out_modrm_offset(s, OPC_MOVB_EvGv + P_REXB_R, datalo, base, ofs);
B
bellard 已提交
1270 1271 1272
        break;
    case 1:
        if (bswap) {
1273
            tcg_out_mov(s, TCG_TYPE_I32, scratch, datalo);
1274 1275
            tcg_out_rolw_8(s, scratch);
            datalo = scratch;
B
bellard 已提交
1276
        }
1277
        tcg_out_modrm_offset(s, OPC_MOVL_EvGv + P_DATA16, datalo, base, ofs);
B
bellard 已提交
1278 1279 1280
        break;
    case 2:
        if (bswap) {
1281
            tcg_out_mov(s, TCG_TYPE_I32, scratch, datalo);
1282 1283
            tcg_out_bswap32(s, scratch);
            datalo = scratch;
B
bellard 已提交
1284
        }
1285
        tcg_out_st(s, TCG_TYPE_I32, datalo, base, ofs);
B
bellard 已提交
1286 1287
        break;
    case 3:
1288 1289 1290 1291 1292 1293 1294 1295
        if (TCG_TARGET_REG_BITS == 64) {
            if (bswap) {
                tcg_out_mov(s, TCG_TYPE_I64, scratch, datalo);
                tcg_out_bswap64(s, scratch);
                datalo = scratch;
            }
            tcg_out_st(s, TCG_TYPE_I64, datalo, base, ofs);
        } else if (bswap) {
1296
            tcg_out_mov(s, TCG_TYPE_I32, scratch, datahi);
1297 1298
            tcg_out_bswap32(s, scratch);
            tcg_out_st(s, TCG_TYPE_I32, scratch, base, ofs);
1299
            tcg_out_mov(s, TCG_TYPE_I32, scratch, datalo);
1300 1301
            tcg_out_bswap32(s, scratch);
            tcg_out_st(s, TCG_TYPE_I32, scratch, base, ofs + 4);
B
bellard 已提交
1302
        } else {
1303 1304
            tcg_out_st(s, TCG_TYPE_I32, datalo, base, ofs);
            tcg_out_st(s, TCG_TYPE_I32, datahi, base, ofs + 4);
B
bellard 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
        }
        break;
    default:
        tcg_abort();
    }
}

static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
                            int opc)
{
1315
    int data_reg, data_reg2 = 0;
1316
    int addrlo_idx;
B
bellard 已提交
1317
#if defined(CONFIG_SOFTMMU)
1318
    int mem_index, s_bits;
R
Richard Henderson 已提交
1319
    int stack_adjust;
1320
    uint8_t *label_ptr[3];
B
bellard 已提交
1321 1322
#endif

1323 1324
    data_reg = args[0];
    addrlo_idx = 1;
1325
    if (TCG_TARGET_REG_BITS == 32 && opc == 3) {
1326 1327
        data_reg2 = args[1];
        addrlo_idx = 2;
1328
    }
B
bellard 已提交
1329 1330

#if defined(CONFIG_SOFTMMU)
1331
    mem_index = args[addrlo_idx + 1 + (TARGET_LONG_BITS > TCG_TARGET_REG_BITS)];
1332
    s_bits = opc;
1333

1334 1335
    tcg_out_tlb_load(s, addrlo_idx, mem_index, s_bits, args,
                     label_ptr, offsetof(CPUTLBEntry, addr_write));
1336 1337

    /* TLB Hit.  */
1338 1339
    tcg_out_qemu_st_direct(s, data_reg, data_reg2,
                           tcg_target_call_iarg_regs[0], 0, opc);
B
bellard 已提交
1340

1341 1342 1343
    /* jmp label2 */
    tcg_out8(s, OPC_JMP_short);
    label_ptr[2] = s->code_ptr;
B
bellard 已提交
1344
    s->code_ptr++;
1345

1346 1347 1348 1349
    /* TLB Miss.  */

    /* label1: */
    *label_ptr[0] = s->code_ptr - label_ptr[0] - 1;
1350
    if (TARGET_LONG_BITS > TCG_TARGET_REG_BITS) {
1351 1352
        *label_ptr[1] = s->code_ptr - label_ptr[1] - 1;
    }
B
bellard 已提交
1353 1354

    /* XXX: move that code at the end of the TB */
1355 1356 1357 1358 1359 1360
    if (TCG_TARGET_REG_BITS == 64) {
        tcg_out_mov(s, (opc == 3 ? TCG_TYPE_I64 : TCG_TYPE_I32),
                    TCG_REG_RSI, data_reg);
        tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_RDX, mem_index);
        stack_adjust = 0;
    } else if (TARGET_LONG_BITS == 32) {
1361
        tcg_out_mov(s, TCG_TYPE_I32, TCG_REG_EDX, data_reg);
1362
        if (opc == 3) {
1363
            tcg_out_mov(s, TCG_TYPE_I32, TCG_REG_ECX, data_reg2);
1364 1365 1366 1367 1368
            tcg_out_pushi(s, mem_index);
            stack_adjust = 4;
        } else {
            tcg_out_movi(s, TCG_TYPE_I32, TCG_REG_ECX, mem_index);
            stack_adjust = 0;
B
bellard 已提交
1369 1370
        }
    } else {
1371
        if (opc == 3) {
1372
            tcg_out_mov(s, TCG_TYPE_I32, TCG_REG_EDX, args[addrlo_idx + 1]);
1373 1374 1375 1376 1377
            tcg_out_pushi(s, mem_index);
            tcg_out_push(s, data_reg2);
            tcg_out_push(s, data_reg);
            stack_adjust = 12;
        } else {
1378
            tcg_out_mov(s, TCG_TYPE_I32, TCG_REG_EDX, args[addrlo_idx + 1]);
1379 1380 1381 1382 1383 1384 1385 1386
            switch(opc) {
            case 0:
                tcg_out_ext8u(s, TCG_REG_ECX, data_reg);
                break;
            case 1:
                tcg_out_ext16u(s, TCG_REG_ECX, data_reg);
                break;
            case 2:
1387
                tcg_out_mov(s, TCG_TYPE_I32, TCG_REG_ECX, data_reg);
1388 1389 1390 1391
                break;
            }
            tcg_out_pushi(s, mem_index);
            stack_adjust = 4;
B
bellard 已提交
1392 1393
        }
    }
R
Richard Henderson 已提交
1394 1395 1396

    tcg_out_calli(s, (tcg_target_long)qemu_st_helpers[s_bits]);

1397
    if (stack_adjust == (TCG_TARGET_REG_BITS / 8)) {
R
Richard Henderson 已提交
1398 1399 1400 1401 1402 1403
        /* Pop and discard.  This is 2 bytes smaller than the add.  */
        tcg_out_pop(s, TCG_REG_ECX);
    } else if (stack_adjust != 0) {
        tcg_out_addi(s, TCG_REG_ESP, stack_adjust);
    }

B
bellard 已提交
1404
    /* label2: */
1405
    *label_ptr[2] = s->code_ptr - label_ptr[2] - 1;
1406
#else
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
    {
        int32_t offset = GUEST_BASE;
        int base = args[addrlo_idx];

        if (TCG_TARGET_REG_BITS == 64) {
            /* ??? We assume all operations have left us with register
               contents that are zero extended.  So far this appears to
               be true.  If we want to enforce this, we can either do
               an explicit zero-extension here, or (if GUEST_BASE == 0)
               use the ADDR32 prefix.  For now, do nothing.  */

            if (offset != GUEST_BASE) {
                tcg_out_movi(s, TCG_TYPE_I64, TCG_REG_RDI, GUEST_BASE);
                tgen_arithr(s, ARITH_ADD + P_REXW, TCG_REG_RDI, base);
                base = TCG_REG_RDI, offset = 0;
            }
        }

        tcg_out_qemu_st_direct(s, data_reg, data_reg2, base, offset, opc);
    }
B
bellard 已提交
1427 1428 1429
#endif
}

1430
static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
B
bellard 已提交
1431 1432
                              const TCGArg *args, const int *const_args)
{
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
    int c, rexw = 0;

#if TCG_TARGET_REG_BITS == 64
# define OP_32_64(x) \
        case glue(glue(INDEX_op_, x), _i64): \
            rexw = P_REXW; /* FALLTHRU */    \
        case glue(glue(INDEX_op_, x), _i32)
#else
# define OP_32_64(x) \
        case glue(glue(INDEX_op_, x), _i32)
#endif
1444

B
bellard 已提交
1445 1446
    switch(opc) {
    case INDEX_op_exit_tb:
1447 1448
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_EAX, args[0]);
        tcg_out_jmp(s, (tcg_target_long) tb_ret_addr);
B
bellard 已提交
1449 1450 1451 1452
        break;
    case INDEX_op_goto_tb:
        if (s->tb_jmp_offset) {
            /* direct jump method */
R
Richard Henderson 已提交
1453
            tcg_out8(s, OPC_JMP_long); /* jmp im */
B
bellard 已提交
1454 1455 1456 1457
            s->tb_jmp_offset[args[0]] = s->code_ptr - s->code_buf;
            tcg_out32(s, 0);
        } else {
            /* indirect jump method */
1458
            tcg_out_modrm_offset(s, OPC_GRP5, EXT5_JMPN_Ev, -1,
B
bellard 已提交
1459 1460 1461 1462 1463 1464
                                 (tcg_target_long)(s->tb_next + args[0]));
        }
        s->tb_next_offset[args[0]] = s->code_ptr - s->code_buf;
        break;
    case INDEX_op_call:
        if (const_args[0]) {
R
Richard Henderson 已提交
1465
            tcg_out_calli(s, args[0]);
B
bellard 已提交
1466
        } else {
R
Richard Henderson 已提交
1467
            /* call *reg */
1468
            tcg_out_modrm(s, OPC_GRP5, EXT5_CALLN_Ev, args[0]);
B
bellard 已提交
1469 1470 1471 1472
        }
        break;
    case INDEX_op_jmp:
        if (const_args[0]) {
1473
            tcg_out_jmp(s, args[0]);
B
bellard 已提交
1474
        } else {
R
Richard Henderson 已提交
1475
            /* jmp *reg */
1476
            tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, args[0]);
B
bellard 已提交
1477 1478 1479
        }
        break;
    case INDEX_op_br:
1480
        tcg_out_jxx(s, JCC_JMP, args[0], 0);
B
bellard 已提交
1481 1482 1483 1484
        break;
    case INDEX_op_movi_i32:
        tcg_out_movi(s, TCG_TYPE_I32, args[0], args[1]);
        break;
1485 1486
    OP_32_64(ld8u):
        /* Note that we can ignore REXW for the zero-extend to 64-bit.  */
1487
        tcg_out_modrm_offset(s, OPC_MOVZBL, args[0], args[1], args[2]);
B
bellard 已提交
1488
        break;
1489 1490
    OP_32_64(ld8s):
        tcg_out_modrm_offset(s, OPC_MOVSBL + rexw, args[0], args[1], args[2]);
B
bellard 已提交
1491
        break;
1492 1493
    OP_32_64(ld16u):
        /* Note that we can ignore REXW for the zero-extend to 64-bit.  */
1494
        tcg_out_modrm_offset(s, OPC_MOVZWL, args[0], args[1], args[2]);
B
bellard 已提交
1495
        break;
1496 1497
    OP_32_64(ld16s):
        tcg_out_modrm_offset(s, OPC_MOVSWL + rexw, args[0], args[1], args[2]);
B
bellard 已提交
1498
        break;
1499 1500 1501
#if TCG_TARGET_REG_BITS == 64
    case INDEX_op_ld32u_i64:
#endif
B
bellard 已提交
1502
    case INDEX_op_ld_i32:
1503
        tcg_out_ld(s, TCG_TYPE_I32, args[0], args[1], args[2]);
B
bellard 已提交
1504
        break;
1505 1506 1507 1508

    OP_32_64(st8):
        tcg_out_modrm_offset(s, OPC_MOVB_EvGv | P_REXB_R,
                             args[0], args[1], args[2]);
B
bellard 已提交
1509
        break;
1510
    OP_32_64(st16):
1511 1512
        tcg_out_modrm_offset(s, OPC_MOVL_EvGv | P_DATA16,
                             args[0], args[1], args[2]);
B
bellard 已提交
1513
        break;
1514 1515 1516
#if TCG_TARGET_REG_BITS == 64
    case INDEX_op_st32_i64:
#endif
B
bellard 已提交
1517
    case INDEX_op_st_i32:
1518
        tcg_out_st(s, TCG_TYPE_I32, args[0], args[1], args[2]);
B
bellard 已提交
1519
        break;
1520 1521

    OP_32_64(add):
1522 1523 1524 1525 1526 1527 1528 1529 1530
        /* For 3-operand addition, use LEA.  */
        if (args[0] != args[1]) {
            TCGArg a0 = args[0], a1 = args[1], a2 = args[2], c3 = 0;

            if (const_args[2]) {
                c3 = a2, a2 = -1;
            } else if (a0 == a2) {
                /* Watch out for dest = src + dest, since we've removed
                   the matching constraint on the add.  */
1531
                tgen_arithr(s, ARITH_ADD + rexw, a0, a1);
1532 1533 1534
                break;
            }

1535
            tcg_out_modrm_sib_offset(s, OPC_LEA + rexw, a0, a1, a2, 0, c3);
1536 1537 1538 1539
            break;
        }
        c = ARITH_ADD;
        goto gen_arith;
1540
    OP_32_64(sub):
B
bellard 已提交
1541 1542
        c = ARITH_SUB;
        goto gen_arith;
1543
    OP_32_64(and):
B
bellard 已提交
1544 1545
        c = ARITH_AND;
        goto gen_arith;
1546
    OP_32_64(or):
B
bellard 已提交
1547 1548
        c = ARITH_OR;
        goto gen_arith;
1549
    OP_32_64(xor):
B
bellard 已提交
1550 1551 1552 1553
        c = ARITH_XOR;
        goto gen_arith;
    gen_arith:
        if (const_args[2]) {
1554
            tgen_arithi(s, c + rexw, args[0], args[2], 0);
B
bellard 已提交
1555
        } else {
1556
            tgen_arithr(s, c + rexw, args[0], args[2]);
B
bellard 已提交
1557 1558
        }
        break;
1559 1560

    OP_32_64(mul):
B
bellard 已提交
1561 1562 1563 1564
        if (const_args[2]) {
            int32_t val;
            val = args[2];
            if (val == (int8_t)val) {
1565
                tcg_out_modrm(s, OPC_IMUL_GvEvIb + rexw, args[0], args[0]);
B
bellard 已提交
1566 1567
                tcg_out8(s, val);
            } else {
1568
                tcg_out_modrm(s, OPC_IMUL_GvEvIz + rexw, args[0], args[0]);
B
bellard 已提交
1569 1570 1571
                tcg_out32(s, val);
            }
        } else {
1572
            tcg_out_modrm(s, OPC_IMUL_GvEv + rexw, args[0], args[2]);
B
bellard 已提交
1573 1574
        }
        break;
1575 1576 1577

    OP_32_64(div2):
        tcg_out_modrm(s, OPC_GRP3_Ev + rexw, EXT3_IDIV, args[4]);
B
bellard 已提交
1578
        break;
1579 1580
    OP_32_64(divu2):
        tcg_out_modrm(s, OPC_GRP3_Ev + rexw, EXT3_DIV, args[4]);
B
bellard 已提交
1581
        break;
1582 1583

    OP_32_64(shl):
B
bellard 已提交
1584
        c = SHIFT_SHL;
1585 1586
        goto gen_shift;
    OP_32_64(shr):
B
bellard 已提交
1587
        c = SHIFT_SHR;
1588 1589
        goto gen_shift;
    OP_32_64(sar):
B
bellard 已提交
1590
        c = SHIFT_SAR;
1591 1592
        goto gen_shift;
    OP_32_64(rotl):
1593
        c = SHIFT_ROL;
1594 1595
        goto gen_shift;
    OP_32_64(rotr):
1596
        c = SHIFT_ROR;
1597 1598 1599 1600
        goto gen_shift;
    gen_shift:
        if (const_args[2]) {
            tcg_out_shifti(s, c + rexw, args[0], args[2]);
1601
        } else {
1602
            tcg_out_modrm(s, OPC_SHIFT_cl + rexw, c, args[0]);
1603
        }
B
bellard 已提交
1604
        break;
1605

B
bellard 已提交
1606
    case INDEX_op_brcond_i32:
1607 1608
        tcg_out_brcond32(s, args[2], args[0], args[1], const_args[1],
                         args[3], 0);
B
bellard 已提交
1609
        break;
1610 1611 1612
    case INDEX_op_setcond_i32:
        tcg_out_setcond32(s, args[3], args[0], args[1],
                          args[2], const_args[2]);
B
bellard 已提交
1613 1614
        break;

1615
    OP_32_64(bswap16):
1616
        tcg_out_rolw_8(s, args[0]);
A
aurel32 已提交
1617
        break;
1618
    OP_32_64(bswap32):
1619
        tcg_out_bswap32(s, args[0]);
1620 1621
        break;

1622 1623
    OP_32_64(neg):
        tcg_out_modrm(s, OPC_GRP3_Ev + rexw, EXT3_NEG, args[0]);
1624
        break;
1625 1626
    OP_32_64(not):
        tcg_out_modrm(s, OPC_GRP3_Ev + rexw, EXT3_NOT, args[0]);
1627 1628
        break;

1629 1630
    OP_32_64(ext8s):
        tcg_out_ext8s(s, args[0], args[1], rexw);
1631
        break;
1632 1633
    OP_32_64(ext16s):
        tcg_out_ext16s(s, args[0], args[1], rexw);
1634
        break;
1635
    OP_32_64(ext8u):
1636
        tcg_out_ext8u(s, args[0], args[1]);
1637
        break;
1638
    OP_32_64(ext16u):
1639
        tcg_out_ext16u(s, args[0], args[1]);
1640
        break;
1641

B
bellard 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
    case INDEX_op_qemu_ld8u:
        tcg_out_qemu_ld(s, args, 0);
        break;
    case INDEX_op_qemu_ld8s:
        tcg_out_qemu_ld(s, args, 0 | 4);
        break;
    case INDEX_op_qemu_ld16u:
        tcg_out_qemu_ld(s, args, 1);
        break;
    case INDEX_op_qemu_ld16s:
        tcg_out_qemu_ld(s, args, 1 | 4);
        break;
1654 1655 1656
#if TCG_TARGET_REG_BITS == 64
    case INDEX_op_qemu_ld32u:
#endif
1657
    case INDEX_op_qemu_ld32:
B
bellard 已提交
1658 1659 1660 1661 1662
        tcg_out_qemu_ld(s, args, 2);
        break;
    case INDEX_op_qemu_ld64:
        tcg_out_qemu_ld(s, args, 3);
        break;
1663

B
bellard 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
    case INDEX_op_qemu_st8:
        tcg_out_qemu_st(s, args, 0);
        break;
    case INDEX_op_qemu_st16:
        tcg_out_qemu_st(s, args, 1);
        break;
    case INDEX_op_qemu_st32:
        tcg_out_qemu_st(s, args, 2);
        break;
    case INDEX_op_qemu_st64:
        tcg_out_qemu_st(s, args, 3);
        break;

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
#if TCG_TARGET_REG_BITS == 32
    case INDEX_op_brcond2_i32:
        tcg_out_brcond2(s, args, const_args, 0);
        break;
    case INDEX_op_setcond2_i32:
        tcg_out_setcond2(s, args, const_args);
        break;
    case INDEX_op_mulu2_i32:
        tcg_out_modrm(s, OPC_GRP3_Ev, EXT3_MUL, args[3]);
        break;
    case INDEX_op_add2_i32:
        if (const_args[4]) {
            tgen_arithi(s, ARITH_ADD, args[0], args[4], 1);
        } else {
            tgen_arithr(s, ARITH_ADD, args[0], args[4]);
        }
        if (const_args[5]) {
            tgen_arithi(s, ARITH_ADC, args[1], args[5], 1);
        } else {
            tgen_arithr(s, ARITH_ADC, args[1], args[5]);
        }
        break;
    case INDEX_op_sub2_i32:
        if (const_args[4]) {
            tgen_arithi(s, ARITH_SUB, args[0], args[4], 1);
        } else {
            tgen_arithr(s, ARITH_SUB, args[0], args[4]);
        }
        if (const_args[5]) {
            tgen_arithi(s, ARITH_SBB, args[1], args[5], 1);
        } else {
            tgen_arithr(s, ARITH_SBB, args[1], args[5]);
        }
        break;
#else /* TCG_TARGET_REG_BITS == 64 */
    case INDEX_op_movi_i64:
        tcg_out_movi(s, TCG_TYPE_I64, args[0], args[1]);
        break;
    case INDEX_op_ld32s_i64:
        tcg_out_modrm_offset(s, OPC_MOVSLQ, args[0], args[1], args[2]);
        break;
    case INDEX_op_ld_i64:
        tcg_out_ld(s, TCG_TYPE_I64, args[0], args[1], args[2]);
        break;
    case INDEX_op_st_i64:
        tcg_out_st(s, TCG_TYPE_I64, args[0], args[1], args[2]);
        break;
    case INDEX_op_qemu_ld32s:
        tcg_out_qemu_ld(s, args, 2 | 4);
        break;

    case INDEX_op_brcond_i64:
        tcg_out_brcond64(s, args[2], args[0], args[1], const_args[1],
                         args[3], 0);
        break;
    case INDEX_op_setcond_i64:
        tcg_out_setcond64(s, args[3], args[0], args[1],
                          args[2], const_args[2]);
        break;

    case INDEX_op_bswap64_i64:
        tcg_out_bswap64(s, args[0]);
        break;
    case INDEX_op_ext32u_i64:
        tcg_out_ext32u(s, args[0], args[1]);
        break;
    case INDEX_op_ext32s_i64:
        tcg_out_ext32s(s, args[0], args[1]);
        break;
#endif

B
bellard 已提交
1748 1749 1750
    default:
        tcg_abort();
    }
1751 1752

#undef OP_32_64
B
bellard 已提交
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
}

static const TCGTargetOpDef x86_op_defs[] = {
    { INDEX_op_exit_tb, { } },
    { INDEX_op_goto_tb, { } },
    { INDEX_op_call, { "ri" } },
    { INDEX_op_jmp, { "ri" } },
    { INDEX_op_br, { } },
    { INDEX_op_mov_i32, { "r", "r" } },
    { INDEX_op_movi_i32, { "r" } },
    { INDEX_op_ld8u_i32, { "r", "r" } },
    { INDEX_op_ld8s_i32, { "r", "r" } },
    { INDEX_op_ld16u_i32, { "r", "r" } },
    { INDEX_op_ld16s_i32, { "r", "r" } },
    { INDEX_op_ld_i32, { "r", "r" } },
    { INDEX_op_st8_i32, { "q", "r" } },
    { INDEX_op_st16_i32, { "r", "r" } },
    { INDEX_op_st_i32, { "r", "r" } },

1772
    { INDEX_op_add_i32, { "r", "r", "ri" } },
B
bellard 已提交
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
    { INDEX_op_sub_i32, { "r", "0", "ri" } },
    { INDEX_op_mul_i32, { "r", "0", "ri" } },
    { INDEX_op_div2_i32, { "a", "d", "0", "1", "r" } },
    { INDEX_op_divu2_i32, { "a", "d", "0", "1", "r" } },
    { INDEX_op_and_i32, { "r", "0", "ri" } },
    { INDEX_op_or_i32, { "r", "0", "ri" } },
    { INDEX_op_xor_i32, { "r", "0", "ri" } },

    { INDEX_op_shl_i32, { "r", "0", "ci" } },
    { INDEX_op_shr_i32, { "r", "0", "ci" } },
    { INDEX_op_sar_i32, { "r", "0", "ci" } },
1784 1785
    { INDEX_op_rotl_i32, { "r", "0", "ci" } },
    { INDEX_op_rotr_i32, { "r", "0", "ci" } },
B
bellard 已提交
1786 1787 1788

    { INDEX_op_brcond_i32, { "r", "ri" } },

A
aurel32 已提交
1789
    { INDEX_op_bswap16_i32, { "r", "0" } },
A
aurel32 已提交
1790
    { INDEX_op_bswap32_i32, { "r", "0" } },
1791 1792 1793 1794 1795 1796 1797

    { INDEX_op_neg_i32, { "r", "0" } },

    { INDEX_op_not_i32, { "r", "0" } },

    { INDEX_op_ext8s_i32, { "r", "q" } },
    { INDEX_op_ext16s_i32, { "r", "r" } },
1798 1799
    { INDEX_op_ext8u_i32, { "r", "q" } },
    { INDEX_op_ext16u_i32, { "r", "r" } },
1800

R
Richard Henderson 已提交
1801
    { INDEX_op_setcond_i32, { "q", "r", "ri" } },
1802 1803 1804 1805 1806 1807

#if TCG_TARGET_REG_BITS == 32
    { INDEX_op_mulu2_i32, { "a", "d", "a", "r" } },
    { INDEX_op_add2_i32, { "r", "r", "0", "1", "ri", "ri" } },
    { INDEX_op_sub2_i32, { "r", "r", "0", "1", "ri", "ri" } },
    { INDEX_op_brcond2_i32, { "r", "r", "ri", "ri" } },
R
Richard Henderson 已提交
1808
    { INDEX_op_setcond2_i32, { "r", "r", "r", "ri", "ri" } },
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
#else
    { INDEX_op_mov_i64, { "r", "r" } },
    { INDEX_op_movi_i64, { "r" } },
    { INDEX_op_ld8u_i64, { "r", "r" } },
    { INDEX_op_ld8s_i64, { "r", "r" } },
    { INDEX_op_ld16u_i64, { "r", "r" } },
    { INDEX_op_ld16s_i64, { "r", "r" } },
    { INDEX_op_ld32u_i64, { "r", "r" } },
    { INDEX_op_ld32s_i64, { "r", "r" } },
    { INDEX_op_ld_i64, { "r", "r" } },
    { INDEX_op_st8_i64, { "r", "r" } },
    { INDEX_op_st16_i64, { "r", "r" } },
    { INDEX_op_st32_i64, { "r", "r" } },
    { INDEX_op_st_i64, { "r", "r" } },

    { INDEX_op_add_i64, { "r", "0", "re" } },
    { INDEX_op_mul_i64, { "r", "0", "re" } },
    { INDEX_op_div2_i64, { "a", "d", "0", "1", "r" } },
    { INDEX_op_divu2_i64, { "a", "d", "0", "1", "r" } },
    { INDEX_op_sub_i64, { "r", "0", "re" } },
    { INDEX_op_and_i64, { "r", "0", "reZ" } },
    { INDEX_op_or_i64, { "r", "0", "re" } },
    { INDEX_op_xor_i64, { "r", "0", "re" } },

    { INDEX_op_shl_i64, { "r", "0", "ci" } },
    { INDEX_op_shr_i64, { "r", "0", "ci" } },
    { INDEX_op_sar_i64, { "r", "0", "ci" } },
    { INDEX_op_rotl_i64, { "r", "0", "ci" } },
    { INDEX_op_rotr_i64, { "r", "0", "ci" } },

    { INDEX_op_brcond_i64, { "r", "re" } },
    { INDEX_op_setcond_i64, { "r", "r", "re" } },

    { INDEX_op_bswap16_i64, { "r", "0" } },
    { INDEX_op_bswap32_i64, { "r", "0" } },
    { INDEX_op_bswap64_i64, { "r", "0" } },
    { INDEX_op_neg_i64, { "r", "0" } },
    { INDEX_op_not_i64, { "r", "0" } },

    { INDEX_op_ext8s_i64, { "r", "r" } },
    { INDEX_op_ext16s_i64, { "r", "r" } },
    { INDEX_op_ext32s_i64, { "r", "r" } },
    { INDEX_op_ext8u_i64, { "r", "r" } },
    { INDEX_op_ext16u_i64, { "r", "r" } },
    { INDEX_op_ext32u_i64, { "r", "r" } },
#endif
R
Richard Henderson 已提交
1855

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
#if TCG_TARGET_REG_BITS == 64
    { INDEX_op_qemu_ld8u, { "r", "L" } },
    { INDEX_op_qemu_ld8s, { "r", "L" } },
    { INDEX_op_qemu_ld16u, { "r", "L" } },
    { INDEX_op_qemu_ld16s, { "r", "L" } },
    { INDEX_op_qemu_ld32, { "r", "L" } },
    { INDEX_op_qemu_ld32u, { "r", "L" } },
    { INDEX_op_qemu_ld32s, { "r", "L" } },
    { INDEX_op_qemu_ld64, { "r", "L" } },

    { INDEX_op_qemu_st8, { "L", "L" } },
    { INDEX_op_qemu_st16, { "L", "L" } },
    { INDEX_op_qemu_st32, { "L", "L" } },
    { INDEX_op_qemu_st64, { "L", "L" } },
#elif TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
B
bellard 已提交
1871 1872 1873 1874
    { INDEX_op_qemu_ld8u, { "r", "L" } },
    { INDEX_op_qemu_ld8s, { "r", "L" } },
    { INDEX_op_qemu_ld16u, { "r", "L" } },
    { INDEX_op_qemu_ld16s, { "r", "L" } },
1875
    { INDEX_op_qemu_ld32, { "r", "L" } },
B
bellard 已提交
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
    { INDEX_op_qemu_ld64, { "r", "r", "L" } },

    { INDEX_op_qemu_st8, { "cb", "L" } },
    { INDEX_op_qemu_st16, { "L", "L" } },
    { INDEX_op_qemu_st32, { "L", "L" } },
    { INDEX_op_qemu_st64, { "L", "L", "L" } },
#else
    { INDEX_op_qemu_ld8u, { "r", "L", "L" } },
    { INDEX_op_qemu_ld8s, { "r", "L", "L" } },
    { INDEX_op_qemu_ld16u, { "r", "L", "L" } },
    { INDEX_op_qemu_ld16s, { "r", "L", "L" } },
1887
    { INDEX_op_qemu_ld32, { "r", "L", "L" } },
B
bellard 已提交
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
    { INDEX_op_qemu_ld64, { "r", "r", "L", "L" } },

    { INDEX_op_qemu_st8, { "cb", "L", "L" } },
    { INDEX_op_qemu_st16, { "L", "L", "L" } },
    { INDEX_op_qemu_st32, { "L", "L", "L" } },
    { INDEX_op_qemu_st64, { "L", "L", "L", "L" } },
#endif
    { -1 },
};

1898
static int tcg_target_callee_save_regs[] = {
1899 1900 1901 1902 1903 1904 1905 1906 1907
#if TCG_TARGET_REG_BITS == 64
    TCG_REG_RBP,
    TCG_REG_RBX,
    TCG_REG_R12,
    TCG_REG_R13,
    /* TCG_REG_R14, */ /* Currently used for the global env. */
    TCG_REG_R15,
#else
    /* TCG_REG_EBP, */ /* Currently used for the global env. */
1908 1909 1910
    TCG_REG_EBX,
    TCG_REG_ESI,
    TCG_REG_EDI,
1911
#endif
1912 1913 1914
};

/* Generate global QEMU prologue and epilogue code */
1915
static void tcg_target_qemu_prologue(TCGContext *s)
1916 1917
{
    int i, frame_size, push_size, stack_addend;
1918

1919
    /* TB prologue */
1920 1921 1922

    /* Save all callee saved registers.  */
    for (i = 0; i < ARRAY_SIZE(tcg_target_callee_save_regs); i++) {
1923 1924
        tcg_out_push(s, tcg_target_callee_save_regs[i]);
    }
1925 1926 1927 1928 1929

    /* Reserve some stack space.  */
    push_size = 1 + ARRAY_SIZE(tcg_target_callee_save_regs);
    push_size *= TCG_TARGET_REG_BITS / 8;

1930
    frame_size = push_size + TCG_STATIC_CALL_ARGS_SIZE;
1931
    frame_size = (frame_size + TCG_TARGET_STACK_ALIGN - 1) &
1932 1933 1934 1935
        ~(TCG_TARGET_STACK_ALIGN - 1);
    stack_addend = frame_size - push_size;
    tcg_out_addi(s, TCG_REG_ESP, -stack_addend);

1936 1937
    /* jmp *tb.  */
    tcg_out_modrm(s, OPC_GRP5, EXT5_JMPN_Ev, tcg_target_call_iarg_regs[0]);
1938

1939 1940
    /* TB epilogue */
    tb_ret_addr = s->code_ptr;
1941

1942
    tcg_out_addi(s, TCG_REG_ESP, stack_addend);
1943 1944

    for (i = ARRAY_SIZE(tcg_target_callee_save_regs) - 1; i >= 0; i--) {
1945 1946
        tcg_out_pop(s, tcg_target_callee_save_regs[i]);
    }
1947
    tcg_out_opc(s, OPC_RET, 0, 0, 0);
1948 1949
}

1950
static void tcg_target_init(TCGContext *s)
B
bellard 已提交
1951
{
P
Paul Brook 已提交
1952
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
1953 1954 1955
    /* fail safe */
    if ((1 << CPU_TLB_ENTRY_BITS) != sizeof(CPUTLBEntry))
        tcg_abort();
P
Paul Brook 已提交
1956
#endif
B
bellard 已提交
1957

1958 1959 1960 1961 1962 1963
    if (TCG_TARGET_REG_BITS == 64) {
        tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I32], 0, 0xffff);
        tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I64], 0, 0xffff);
    } else {
        tcg_regset_set32(tcg_target_available_regs[TCG_TYPE_I32], 0, 0xff);
    }
1964 1965 1966 1967 1968

    tcg_regset_clear(tcg_target_call_clobber_regs);
    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EAX);
    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_EDX);
    tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_ECX);
1969 1970 1971 1972 1973 1974 1975 1976
    if (TCG_TARGET_REG_BITS == 64) {
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_RDI);
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_RSI);
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R8);
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R9);
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R10);
        tcg_regset_set_reg(tcg_target_call_clobber_regs, TCG_REG_R11);
    }
1977

B
bellard 已提交
1978 1979 1980 1981 1982
    tcg_regset_clear(s->reserved_regs);
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_ESP);

    tcg_add_target_add_op_defs(x86_op_defs);
}