helper2.c 32.2 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 *  i386 helpers (without register variable usage)
 * 
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>
#include <assert.h>

#include "cpu.h"
#include "exec-all.h"

//#define DEBUG_MMU

33 34 35
#ifdef USE_CODE_COPY
#include <asm/ldt.h>
#include <linux/unistd.h>
B
bellard 已提交
36
#include <linux/version.h>
37

B
bellard 已提交
38 39 40 41
int modify_ldt(int func, void *ptr, unsigned long bytecount)
{
	return syscall(__NR_modify_ldt, func, ptr, bytecount);
}
B
bellard 已提交
42 43 44

#if LINUX_VERSION_CODE >= KERNEL_VERSION(2, 5, 66)
#define modify_ldt_ldt_s user_desc
45
#endif
B
bellard 已提交
46
#endif /* USE_CODE_COPY */
47

B
bellard 已提交
48 49 50 51 52
CPUX86State *cpu_x86_init(void)
{
    CPUX86State *env;
    static int inited;

B
bellard 已提交
53
    env = qemu_mallocz(sizeof(CPUX86State));
B
bellard 已提交
54 55
    if (!env)
        return NULL;
B
bellard 已提交
56 57
    cpu_exec_init(env);

B
bellard 已提交
58 59 60 61 62 63 64 65 66
    /* init various static tables */
    if (!inited) {
        inited = 1;
        optimize_flags_init();
    }
#ifdef USE_CODE_COPY
    /* testing code for code copy case */
    {
        struct modify_ldt_ldt_s ldt;
B
bellard 已提交
67

B
bellard 已提交
68 69 70 71 72 73 74 75 76 77 78 79 80 81
        ldt.entry_number = 1;
        ldt.base_addr = (unsigned long)env;
        ldt.limit = (sizeof(CPUState) + 0xfff) >> 12;
        ldt.seg_32bit = 1;
        ldt.contents = MODIFY_LDT_CONTENTS_DATA;
        ldt.read_exec_only = 0;
        ldt.limit_in_pages = 1;
        ldt.seg_not_present = 0;
        ldt.useable = 1;
        modify_ldt(1, &ldt, sizeof(ldt)); /* write ldt entry */
        
        asm volatile ("movl %0, %%fs" : : "r" ((1 << 3) | 7));
    }
#endif
B
bellard 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
    {
        int family, model, stepping;
#ifdef TARGET_X86_64
        env->cpuid_vendor1 = 0x68747541; /* "Auth" */
        env->cpuid_vendor2 = 0x69746e65; /* "enti" */
        env->cpuid_vendor3 = 0x444d4163; /* "cAMD" */
        family = 6;
        model = 2;
        stepping = 3;
#else
        env->cpuid_vendor1 = 0x756e6547; /* "Genu" */
        env->cpuid_vendor2 = 0x49656e69; /* "ineI" */
        env->cpuid_vendor3 = 0x6c65746e; /* "ntel" */
#if 0
        /* pentium 75-200 */
        family = 5;
        model = 2;
        stepping = 11;
#else
        /* pentium pro */
        family = 6;
B
bellard 已提交
103
        model = 3;
B
bellard 已提交
104 105 106
        stepping = 3;
#endif
#endif
B
bellard 已提交
107
        env->cpuid_level = 2;
B
bellard 已提交
108 109 110
        env->cpuid_version = (family << 8) | (model << 4) | stepping;
        env->cpuid_features = (CPUID_FP87 | CPUID_DE | CPUID_PSE |
                               CPUID_TSC | CPUID_MSR | CPUID_MCE |
111 112 113
                               CPUID_CX8 | CPUID_PGE | CPUID_CMOV |
                               CPUID_PAT);
        env->pat = 0x0007040600070406ULL;
B
bellard 已提交
114
        env->cpuid_ext_features = CPUID_EXT_SSE3;
B
bellard 已提交
115
        env->cpuid_features |= CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | CPUID_PAE | CPUID_SEP;
B
bellard 已提交
116
        env->cpuid_features |= CPUID_APIC;
B
bellard 已提交
117 118 119 120 121 122 123 124 125 126 127 128 129
        env->cpuid_xlevel = 0;
        {
            const char *model_id = "QEMU Virtual CPU version " QEMU_VERSION;
            int c, len, i;
            len = strlen(model_id);
            for(i = 0; i < 48; i++) {
                if (i >= len)
                    c = '\0';
                else
                    c = model_id[i];
                env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
            }
        }
B
bellard 已提交
130 131
#ifdef TARGET_X86_64
        /* currently not enabled for std i386 because not fully tested */
B
bellard 已提交
132
        env->cpuid_ext2_features = (env->cpuid_features & 0x0183F3FF);
B
bellard 已提交
133
        env->cpuid_ext2_features |= CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX;
B
bellard 已提交
134
        env->cpuid_xlevel = 0x80000008;
135 136 137

        /* these features are needed for Win64 and aren't fully implemented */
        env->cpuid_features |= CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA;
B
bellard 已提交
138 139
#endif
    }
B
bellard 已提交
140
    cpu_reset(env);
B
bellard 已提交
141 142 143
#ifdef USE_KQEMU
    kqemu_init(env);
#endif
B
bellard 已提交
144 145 146 147 148 149 150 151 152
    return env;
}

/* NOTE: must be called outside the CPU execute loop */
void cpu_reset(CPUX86State *env)
{
    int i;

    memset(env, 0, offsetof(CPUX86State, breakpoints));
153 154

    tlb_flush(env, 1);
B
bellard 已提交
155 156 157

    /* init to reset state */

B
bellard 已提交
158 159 160
#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
161 162 163 164 165 166 167 168 169 170 171

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = 0xffffffff;
    
    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK;
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK;
    
B
bellard 已提交
172 173 174 175 176 177
    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff, 0); 
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff, 0);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff, 0);
178 179 180 181 182 183 184 185 186 187
    
    env->eip = 0xfff0;
    env->regs[R_EDX] = 0x600; /* indicate P6 processor */
    
    env->eflags = 0x2;
    
    /* FPU init */
    for(i = 0;i < 8; i++)
        env->fptags[i] = 1;
    env->fpuc = 0x37f;
B
bellard 已提交
188 189

    env->mxcsr = 0x1f80;
B
bellard 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202
}

void cpu_x86_close(CPUX86State *env)
{
    free(env);
}

/***********************************************************/
/* x86 debug */

static const char *cc_op_str[] = {
    "DYNAMIC",
    "EFLAGS",
B
bellard 已提交
203

204 205 206
    "MULB",
    "MULW",
    "MULL",
B
bellard 已提交
207 208
    "MULQ",

B
bellard 已提交
209 210 211
    "ADDB",
    "ADDW",
    "ADDL",
B
bellard 已提交
212 213
    "ADDQ",

B
bellard 已提交
214 215 216
    "ADCB",
    "ADCW",
    "ADCL",
B
bellard 已提交
217 218
    "ADCQ",

B
bellard 已提交
219 220 221
    "SUBB",
    "SUBW",
    "SUBL",
B
bellard 已提交
222 223
    "SUBQ",

B
bellard 已提交
224 225 226
    "SBBB",
    "SBBW",
    "SBBL",
B
bellard 已提交
227 228
    "SBBQ",

B
bellard 已提交
229 230 231
    "LOGICB",
    "LOGICW",
    "LOGICL",
B
bellard 已提交
232 233
    "LOGICQ",

B
bellard 已提交
234 235 236
    "INCB",
    "INCW",
    "INCL",
B
bellard 已提交
237 238
    "INCQ",

B
bellard 已提交
239 240 241
    "DECB",
    "DECW",
    "DECL",
B
bellard 已提交
242 243
    "DECQ",

B
bellard 已提交
244 245 246
    "SHLB",
    "SHLW",
    "SHLL",
B
bellard 已提交
247 248
    "SHLQ",

B
bellard 已提交
249 250 251
    "SARB",
    "SARW",
    "SARL",
B
bellard 已提交
252
    "SARQ",
B
bellard 已提交
253 254
};

B
bellard 已提交
255 256 257
void cpu_dump_state(CPUState *env, FILE *f, 
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                    int flags)
B
bellard 已提交
258
{
B
bellard 已提交
259
    int eflags, i, nb;
B
bellard 已提交
260
    char cc_op_name[32];
B
bellard 已提交
261
    static const char *seg_name[6] = { "ES", "CS", "SS", "DS", "FS", "GS" };
B
bellard 已提交
262 263

    eflags = env->eflags;
B
bellard 已提交
264 265 266 267 268 269 270
#ifdef TARGET_X86_64
    if (env->hflags & HF_CS64_MASK) {
        cpu_fprintf(f, 
                    "RAX=%016llx RBX=%016llx RCX=%016llx RDX=%016llx\n"
                    "RSI=%016llx RDI=%016llx RBP=%016llx RSP=%016llx\n"
                    "R8 =%016llx R9 =%016llx R10=%016llx R11=%016llx\n"
                    "R12=%016llx R13=%016llx R14=%016llx R15=%016llx\n"
B
bellard 已提交
271
                    "RIP=%016llx RFL=%08x [%c%c%c%c%c%c%c] CPL=%d II=%d A20=%d HLT=%d\n",
B
bellard 已提交
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
                    env->regs[R_EAX], 
                    env->regs[R_EBX], 
                    env->regs[R_ECX], 
                    env->regs[R_EDX], 
                    env->regs[R_ESI], 
                    env->regs[R_EDI], 
                    env->regs[R_EBP], 
                    env->regs[R_ESP], 
                    env->regs[8], 
                    env->regs[9], 
                    env->regs[10], 
                    env->regs[11], 
                    env->regs[12], 
                    env->regs[13], 
                    env->regs[14], 
                    env->regs[15], 
                    env->eip, eflags,
                    eflags & DF_MASK ? 'D' : '-',
                    eflags & CC_O ? 'O' : '-',
                    eflags & CC_S ? 'S' : '-',
                    eflags & CC_Z ? 'Z' : '-',
                    eflags & CC_A ? 'A' : '-',
                    eflags & CC_P ? 'P' : '-',
                    eflags & CC_C ? 'C' : '-',
                    env->hflags & HF_CPL_MASK, 
                    (env->hflags >> HF_INHIBIT_IRQ_SHIFT) & 1,
B
bellard 已提交
298 299
                    (env->a20_mask >> 20) & 1,
                    (env->hflags >> HF_HALTED_SHIFT) & 1);
B
bellard 已提交
300 301 302 303 304
    } else 
#endif
    {
        cpu_fprintf(f, "EAX=%08x EBX=%08x ECX=%08x EDX=%08x\n"
                    "ESI=%08x EDI=%08x EBP=%08x ESP=%08x\n"
B
bellard 已提交
305
                    "EIP=%08x EFL=%08x [%c%c%c%c%c%c%c] CPL=%d II=%d A20=%d HLT=%d\n",
B
bellard 已提交
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
                    (uint32_t)env->regs[R_EAX], 
                    (uint32_t)env->regs[R_EBX], 
                    (uint32_t)env->regs[R_ECX], 
                    (uint32_t)env->regs[R_EDX], 
                    (uint32_t)env->regs[R_ESI], 
                    (uint32_t)env->regs[R_EDI], 
                    (uint32_t)env->regs[R_EBP], 
                    (uint32_t)env->regs[R_ESP], 
                    (uint32_t)env->eip, eflags,
                    eflags & DF_MASK ? 'D' : '-',
                    eflags & CC_O ? 'O' : '-',
                    eflags & CC_S ? 'S' : '-',
                    eflags & CC_Z ? 'Z' : '-',
                    eflags & CC_A ? 'A' : '-',
                    eflags & CC_P ? 'P' : '-',
                    eflags & CC_C ? 'C' : '-',
                    env->hflags & HF_CPL_MASK, 
                    (env->hflags >> HF_INHIBIT_IRQ_SHIFT) & 1,
B
bellard 已提交
324 325
                    (env->a20_mask >> 20) & 1,
                    (env->hflags >> HF_HALTED_SHIFT) & 1);
B
bellard 已提交
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
    }

#ifdef TARGET_X86_64
    if (env->hflags & HF_LMA_MASK) {
        for(i = 0; i < 6; i++) {
            SegmentCache *sc = &env->segs[i];
            cpu_fprintf(f, "%s =%04x %016llx %08x %08x\n",
                        seg_name[i],
                        sc->selector,
                        sc->base,
                        sc->limit,
                        sc->flags);
        }
        cpu_fprintf(f, "LDT=%04x %016llx %08x %08x\n",
                    env->ldt.selector,
                    env->ldt.base,
                    env->ldt.limit,
                    env->ldt.flags);
        cpu_fprintf(f, "TR =%04x %016llx %08x %08x\n",
                    env->tr.selector,
                    env->tr.base,
                    env->tr.limit,
                    env->tr.flags);
        cpu_fprintf(f, "GDT=     %016llx %08x\n",
                    env->gdt.base, env->gdt.limit);
        cpu_fprintf(f, "IDT=     %016llx %08x\n",
                    env->idt.base, env->idt.limit);
        cpu_fprintf(f, "CR0=%08x CR2=%016llx CR3=%016llx CR4=%08x\n",
                    (uint32_t)env->cr[0], 
                    env->cr[2], 
                    env->cr[3], 
                    (uint32_t)env->cr[4]);
    } else
#endif
    {
        for(i = 0; i < 6; i++) {
            SegmentCache *sc = &env->segs[i];
            cpu_fprintf(f, "%s =%04x %08x %08x %08x\n",
                        seg_name[i],
                        sc->selector,
                        (uint32_t)sc->base,
                        sc->limit,
                        sc->flags);
        }
        cpu_fprintf(f, "LDT=%04x %08x %08x %08x\n",
                    env->ldt.selector,
                    (uint32_t)env->ldt.base,
                    env->ldt.limit,
                    env->ldt.flags);
        cpu_fprintf(f, "TR =%04x %08x %08x %08x\n",
                    env->tr.selector,
                    (uint32_t)env->tr.base,
                    env->tr.limit,
                    env->tr.flags);
        cpu_fprintf(f, "GDT=     %08x %08x\n",
                    (uint32_t)env->gdt.base, env->gdt.limit);
        cpu_fprintf(f, "IDT=     %08x %08x\n",
                    (uint32_t)env->idt.base, env->idt.limit);
        cpu_fprintf(f, "CR0=%08x CR2=%08x CR3=%08x CR4=%08x\n",
                    (uint32_t)env->cr[0], 
                    (uint32_t)env->cr[2], 
                    (uint32_t)env->cr[3], 
                    (uint32_t)env->cr[4]);
B
bellard 已提交
389
    }
B
bellard 已提交
390 391
    if (flags & X86_DUMP_CCOP) {
        if ((unsigned)env->cc_op < CC_OP_NB)
B
bellard 已提交
392
            snprintf(cc_op_name, sizeof(cc_op_name), "%s", cc_op_str[env->cc_op]);
B
bellard 已提交
393 394
        else
            snprintf(cc_op_name, sizeof(cc_op_name), "[%d]", env->cc_op);
B
bellard 已提交
395 396 397 398 399 400 401 402 403 404 405 406
#ifdef TARGET_X86_64
        if (env->hflags & HF_CS64_MASK) {
            cpu_fprintf(f, "CCS=%016llx CCD=%016llx CCO=%-8s\n",
                        env->cc_src, env->cc_dst, 
                        cc_op_name);
        } else 
#endif
        {
            cpu_fprintf(f, "CCS=%08x CCD=%08x CCO=%-8s\n",
                        (uint32_t)env->cc_src, (uint32_t)env->cc_dst, 
                        cc_op_name);
        }
B
bellard 已提交
407 408
    }
    if (flags & X86_DUMP_FPU) {
B
bellard 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
        int fptag;
        fptag = 0;
        for(i = 0; i < 8; i++) {
            fptag |= ((!env->fptags[i]) << i);
        }
        cpu_fprintf(f, "FCW=%04x FSW=%04x [ST=%d] FTW=%02x MXCSR=%08x\n",
                    env->fpuc,
                    (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11,
                    env->fpstt,
                    fptag,
                    env->mxcsr);
        for(i=0;i<8;i++) {
#if defined(USE_X86LDOUBLE)
            union {
                long double d;
                struct {
                    uint64_t lower;
                    uint16_t upper;
                } l;
            } tmp;
            tmp.d = env->fpregs[i].d;
            cpu_fprintf(f, "FPR%d=%016llx %04x",
                        i, tmp.l.lower, tmp.l.upper);
#else
            cpu_fprintf(f, "FPR%d=%016llx",
                        i, env->fpregs[i].mmx.q);
#endif
            if ((i & 1) == 1)
                cpu_fprintf(f, "\n");
            else
                cpu_fprintf(f, " ");
        }
        if (env->hflags & HF_CS64_MASK) 
            nb = 16;
        else
            nb = 8;
        for(i=0;i<nb;i++) {
            cpu_fprintf(f, "XMM%02d=%08x%08x%08x%08x",
                        i, 
                        env->xmm_regs[i].XMM_L(3),
                        env->xmm_regs[i].XMM_L(2),
                        env->xmm_regs[i].XMM_L(1),
                        env->xmm_regs[i].XMM_L(0));
            if ((i & 1) == 1)
                cpu_fprintf(f, "\n");
            else
                cpu_fprintf(f, " ");
        }
B
bellard 已提交
457 458 459 460 461 462 463
    }
}

/***********************************************************/
/* x86 mmu */
/* XXX: add PGE support */

B
bellard 已提交
464 465 466
void cpu_x86_set_a20(CPUX86State *env, int a20_state)
{
    a20_state = (a20_state != 0);
467
    if (a20_state != ((env->a20_mask >> 20) & 1)) {
468 469 470
#if defined(DEBUG_MMU)
        printf("A20 update: a20=%d\n", a20_state);
#endif
B
a20 fix  
bellard 已提交
471 472
        /* if the cpu is currently executing code, we must unlink it and
           all the potentially executing TB */
473
        cpu_interrupt(env, CPU_INTERRUPT_EXITTB);
B
a20 fix  
bellard 已提交
474

B
bellard 已提交
475 476
        /* when a20 is changed, all the MMU mappings are invalid, so
           we must flush everything */
477 478
        tlb_flush(env, 1);
        env->a20_mask = 0xffefffff | (a20_state << 20);
B
bellard 已提交
479 480 481
    }
}

482
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0)
B
bellard 已提交
483
{
484
    int pe_state;
B
bellard 已提交
485

486
#if defined(DEBUG_MMU)
487
    printf("CR0 update: CR0=0x%08x\n", new_cr0);
B
bellard 已提交
488
#endif
489 490 491
    if ((new_cr0 & (CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK)) !=
        (env->cr[0] & (CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK))) {
        tlb_flush(env, 1);
B
bellard 已提交
492
    }
B
bellard 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510

#ifdef TARGET_X86_64
    if (!(env->cr[0] & CR0_PG_MASK) && (new_cr0 & CR0_PG_MASK) &&
        (env->efer & MSR_EFER_LME)) {
        /* enter in long mode */
        /* XXX: generate an exception */
        if (!(env->cr[4] & CR4_PAE_MASK))
            return;
        env->efer |= MSR_EFER_LMA;
        env->hflags |= HF_LMA_MASK;
    } else if ((env->cr[0] & CR0_PG_MASK) && !(new_cr0 & CR0_PG_MASK) &&
               (env->efer & MSR_EFER_LMA)) {
        /* exit long mode */
        env->efer &= ~MSR_EFER_LMA;
        env->hflags &= ~(HF_LMA_MASK | HF_CS64_MASK);
        env->eip &= 0xffffffff;
    }
#endif
B
bellard 已提交
511
    env->cr[0] = new_cr0 | CR0_ET_MASK;
512
    
513 514 515 516 517
    /* update PE flag in hidden flags */
    pe_state = (env->cr[0] & CR0_PE_MASK);
    env->hflags = (env->hflags & ~HF_PE_MASK) | (pe_state << HF_PE_SHIFT);
    /* ensure that ADDSEG is always set in real mode */
    env->hflags |= ((pe_state ^ 1) << HF_ADDSEG_SHIFT);
518 519 520
    /* update FPU flags */
    env->hflags = (env->hflags & ~(HF_MP_MASK | HF_EM_MASK | HF_TS_MASK)) |
        ((new_cr0 << (HF_MP_SHIFT - 1)) & (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK));
B
bellard 已提交
521 522
}

B
bellard 已提交
523 524
/* XXX: in legacy PAE mode, generate a GPF if reserved bits are set in
   the PDPT */
B
bellard 已提交
525
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3)
B
bellard 已提交
526
{
527
    env->cr[3] = new_cr3;
B
bellard 已提交
528 529
    if (env->cr[0] & CR0_PG_MASK) {
#if defined(DEBUG_MMU)
B
bellard 已提交
530
        printf("CR3 update: CR3=" TARGET_FMT_lx "\n", new_cr3);
B
bellard 已提交
531
#endif
532
        tlb_flush(env, 0);
B
bellard 已提交
533 534 535
    }
}

536
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4)
B
bellard 已提交
537
{
538
#if defined(DEBUG_MMU)
B
bellard 已提交
539
    printf("CR4 update: CR4=%08x\n", (uint32_t)env->cr[4]);
540 541 542 543 544
#endif
    if ((new_cr4 & (CR4_PGE_MASK | CR4_PAE_MASK | CR4_PSE_MASK)) !=
        (env->cr[4] & (CR4_PGE_MASK | CR4_PAE_MASK | CR4_PSE_MASK))) {
        tlb_flush(env, 1);
    }
B
bellard 已提交
545 546 547 548 549 550 551 552
    /* SSE handling */
    if (!(env->cpuid_features & CPUID_SSE))
        new_cr4 &= ~CR4_OSFXSR_MASK;
    if (new_cr4 & CR4_OSFXSR_MASK)
        env->hflags |= HF_OSFXSR_MASK;
    else
        env->hflags &= ~HF_OSFXSR_MASK;

553
    env->cr[4] = new_cr4;
B
bellard 已提交
554 555 556
}

/* XXX: also flush 4MB pages */
557
void cpu_x86_flush_tlb(CPUX86State *env, target_ulong addr)
B
bellard 已提交
558 559 560 561
{
    tlb_flush_page(env, addr);
}

B
bellard 已提交
562
#if defined(CONFIG_USER_ONLY) 
B
bellard 已提交
563

B
bellard 已提交
564 565
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr, 
                             int is_write, int is_user, int is_softmmu)
B
bellard 已提交
566
{
B
bellard 已提交
567 568 569 570 571
    /* user mode only emulation */
    is_write &= 1;
    env->cr[2] = addr;
    env->error_code = (is_write << PG_ERROR_W_BIT);
    env->error_code |= PG_ERROR_U_MASK;
B
bellard 已提交
572
    env->exception_index = EXCP0E_PAGE;
B
bellard 已提交
573
    return 1;
B
bellard 已提交
574 575
}

B
bellard 已提交
576
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
B
bellard 已提交
577
{
B
bellard 已提交
578
    return addr;
B
bellard 已提交
579 580
}

B
bellard 已提交
581 582
#else

B
bellard 已提交
583 584
#define PHYS_ADDR_MASK 0xfffff000

B
bellard 已提交
585 586 587 588 589 590
/* return value:
   -1 = cannot handle fault 
   0  = nothing more to do 
   1  = generate PF fault
   2  = soft MMU activation required for this block
*/
B
bellard 已提交
591
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr, 
B
bellard 已提交
592
                             int is_write1, int is_user, int is_softmmu)
B
bellard 已提交
593
{
B
bellard 已提交
594
    uint64_t ptep, pte;
B
bellard 已提交
595
    uint32_t pdpe_addr, pde_addr, pte_addr;
B
bellard 已提交
596
    int error_code, is_dirty, prot, page_size, ret, is_write;
B
bellard 已提交
597 598
    unsigned long paddr, page_offset;
    target_ulong vaddr, virt_addr;
B
bellard 已提交
599
    
600
#if defined(DEBUG_MMU)
B
bellard 已提交
601
    printf("MMU fault: addr=" TARGET_FMT_lx " w=%d u=%d eip=" TARGET_FMT_lx "\n", 
B
bellard 已提交
602
           addr, is_write1, is_user, env->eip);
B
bellard 已提交
603
#endif
B
bellard 已提交
604
    is_write = is_write1 & 1;
B
bellard 已提交
605
    
B
bellard 已提交
606 607
    if (!(env->cr[0] & CR0_PG_MASK)) {
        pte = addr;
B
bellard 已提交
608
        virt_addr = addr & TARGET_PAGE_MASK;
B
bellard 已提交
609
        prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
B
bellard 已提交
610 611 612 613
        page_size = 4096;
        goto do_mapping;
    }

B
bellard 已提交
614
    if (env->cr[4] & CR4_PAE_MASK) {
B
bellard 已提交
615 616
        uint64_t pde, pdpe;

B
bellard 已提交
617 618 619
        /* XXX: we only use 32 bit physical addresses */
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK) {
B
bellard 已提交
620 621
            uint32_t pml4e_addr;
            uint64_t pml4e;
B
bellard 已提交
622 623 624 625 626
            int32_t sext;

            /* test virtual address sign extension */
            sext = (int64_t)addr >> 47;
            if (sext != 0 && sext != -1) {
B
bellard 已提交
627 628 629
                env->error_code = 0;
                env->exception_index = EXCP0D_GPF;
                return 1;
B
bellard 已提交
630 631 632 633
            }
            
            pml4e_addr = ((env->cr[3] & ~0xfff) + (((addr >> 39) & 0x1ff) << 3)) & 
                env->a20_mask;
B
bellard 已提交
634
            pml4e = ldq_phys(pml4e_addr);
B
bellard 已提交
635 636 637 638
            if (!(pml4e & PG_PRESENT_MASK)) {
                error_code = 0;
                goto do_fault;
            }
B
bellard 已提交
639 640 641 642
            if (!(env->efer & MSR_EFER_NXE) && (pml4e & PG_NX_MASK)) {
                error_code = PG_ERROR_RSVD_MASK;
                goto do_fault;
            }
B
bellard 已提交
643 644
            if (!(pml4e & PG_ACCESSED_MASK)) {
                pml4e |= PG_ACCESSED_MASK;
B
bellard 已提交
645
                stl_phys_notdirty(pml4e_addr, pml4e);
B
bellard 已提交
646
            }
B
bellard 已提交
647 648
            ptep = pml4e ^ PG_NX_MASK;
            pdpe_addr = ((pml4e & PHYS_ADDR_MASK) + (((addr >> 30) & 0x1ff) << 3)) & 
B
bellard 已提交
649
                env->a20_mask;
B
bellard 已提交
650
            pdpe = ldq_phys(pdpe_addr);
B
bellard 已提交
651 652 653 654
            if (!(pdpe & PG_PRESENT_MASK)) {
                error_code = 0;
                goto do_fault;
            }
B
bellard 已提交
655 656 657 658 659
            if (!(env->efer & MSR_EFER_NXE) && (pdpe & PG_NX_MASK)) {
                error_code = PG_ERROR_RSVD_MASK;
                goto do_fault;
            }
            ptep &= pdpe ^ PG_NX_MASK;
B
bellard 已提交
660 661
            if (!(pdpe & PG_ACCESSED_MASK)) {
                pdpe |= PG_ACCESSED_MASK;
B
bellard 已提交
662
                stl_phys_notdirty(pdpe_addr, pdpe);
B
bellard 已提交
663
            }
B
bellard 已提交
664
        } else
B
bellard 已提交
665 666
#endif
        {
B
bellard 已提交
667
            /* XXX: load them when cr3 is loaded ? */
B
bellard 已提交
668 669
            pdpe_addr = ((env->cr[3] & ~0x1f) + ((addr >> 30) << 3)) & 
                env->a20_mask;
B
bellard 已提交
670
            pdpe = ldq_phys(pdpe_addr);
B
bellard 已提交
671 672 673 674
            if (!(pdpe & PG_PRESENT_MASK)) {
                error_code = 0;
                goto do_fault;
            }
B
bellard 已提交
675
            ptep = PG_NX_MASK | PG_USER_MASK | PG_RW_MASK;
676
        }
B
bellard 已提交
677

B
bellard 已提交
678
        pde_addr = ((pdpe & PHYS_ADDR_MASK) + (((addr >> 21) & 0x1ff) << 3)) &
B
bellard 已提交
679
            env->a20_mask;
B
bellard 已提交
680
        pde = ldq_phys(pde_addr);
B
bellard 已提交
681 682 683
        if (!(pde & PG_PRESENT_MASK)) {
            error_code = 0;
            goto do_fault;
B
bellard 已提交
684
        }
B
bellard 已提交
685 686 687 688 689
        if (!(env->efer & MSR_EFER_NXE) && (pde & PG_NX_MASK)) {
            error_code = PG_ERROR_RSVD_MASK;
            goto do_fault;
        }
        ptep &= pde ^ PG_NX_MASK;
B
bellard 已提交
690 691 692
        if (pde & PG_PSE_MASK) {
            /* 2 MB page */
            page_size = 2048 * 1024;
B
bellard 已提交
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
            ptep ^= PG_NX_MASK;
            if ((ptep & PG_NX_MASK) && is_write1 == 2)
                goto do_fault_protect;
            if (is_user) {
                if (!(ptep & PG_USER_MASK))
                    goto do_fault_protect;
                if (is_write && !(ptep & PG_RW_MASK))
                    goto do_fault_protect;
            } else {
                if ((env->cr[0] & CR0_WP_MASK) && 
                    is_write && !(ptep & PG_RW_MASK)) 
                    goto do_fault_protect;
            }
            is_dirty = is_write && !(pde & PG_DIRTY_MASK);
            if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
                pde |= PG_ACCESSED_MASK;
                if (is_dirty)
                    pde |= PG_DIRTY_MASK;
                stl_phys_notdirty(pde_addr, pde);
            }
            /* align to page_size */
            pte = pde & ((PHYS_ADDR_MASK & ~(page_size - 1)) | 0xfff); 
            virt_addr = addr & ~(page_size - 1);
B
bellard 已提交
716 717 718 719
        } else {
            /* 4 KB page */
            if (!(pde & PG_ACCESSED_MASK)) {
                pde |= PG_ACCESSED_MASK;
B
bellard 已提交
720
                stl_phys_notdirty(pde_addr, pde);
B
bellard 已提交
721
            }
B
bellard 已提交
722
            pte_addr = ((pde & PHYS_ADDR_MASK) + (((addr >> 12) & 0x1ff) << 3)) &
B
bellard 已提交
723
                env->a20_mask;
B
bellard 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
            pte = ldq_phys(pte_addr);
            if (!(pte & PG_PRESENT_MASK)) {
                error_code = 0;
                goto do_fault;
            }
            if (!(env->efer & MSR_EFER_NXE) && (pte & PG_NX_MASK)) {
                error_code = PG_ERROR_RSVD_MASK;
                goto do_fault;
            }
            /* combine pde and pte nx, user and rw protections */
            ptep &= pte ^ PG_NX_MASK;
            ptep ^= PG_NX_MASK;
            if ((ptep & PG_NX_MASK) && is_write1 == 2)
                goto do_fault_protect; 
            if (is_user) {
                if (!(ptep & PG_USER_MASK))
                    goto do_fault_protect;
                if (is_write && !(ptep & PG_RW_MASK))
                    goto do_fault_protect;
            } else {
                if ((env->cr[0] & CR0_WP_MASK) &&
                    is_write && !(ptep & PG_RW_MASK)) 
                    goto do_fault_protect;
            }
            is_dirty = is_write && !(pte & PG_DIRTY_MASK);
            if (!(pte & PG_ACCESSED_MASK) || is_dirty) {
                pte |= PG_ACCESSED_MASK;
                if (is_dirty)
                    pte |= PG_DIRTY_MASK;
                stl_phys_notdirty(pte_addr, pte);
            }
            page_size = 4096;
            virt_addr = addr & ~0xfff;
            pte = pte & (PHYS_ADDR_MASK | 0xfff);
B
bellard 已提交
758
        }
B
bellard 已提交
759
    } else {
B
bellard 已提交
760 761
        uint32_t pde;

B
bellard 已提交
762
        /* page directory entry */
B
bellard 已提交
763 764
        pde_addr = ((env->cr[3] & ~0xfff) + ((addr >> 20) & ~3)) & 
            env->a20_mask;
B
bellard 已提交
765
        pde = ldl_phys(pde_addr);
B
bellard 已提交
766
        if (!(pde & PG_PRESENT_MASK)) {
B
bellard 已提交
767 768 769
            error_code = 0;
            goto do_fault;
        }
B
bellard 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
        /* if PSE bit is set, then we use a 4MB page */
        if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) {
            page_size = 4096 * 1024;
            if (is_user) {
                if (!(pde & PG_USER_MASK))
                    goto do_fault_protect;
                if (is_write && !(pde & PG_RW_MASK))
                    goto do_fault_protect;
            } else {
                if ((env->cr[0] & CR0_WP_MASK) && 
                    is_write && !(pde & PG_RW_MASK)) 
                    goto do_fault_protect;
            }
            is_dirty = is_write && !(pde & PG_DIRTY_MASK);
            if (!(pde & PG_ACCESSED_MASK) || is_dirty) {
                pde |= PG_ACCESSED_MASK;
                if (is_dirty)
                    pde |= PG_DIRTY_MASK;
B
bellard 已提交
788
                stl_phys_notdirty(pde_addr, pde);
B
bellard 已提交
789 790 791 792 793
            }
        
            pte = pde & ~( (page_size - 1) & ~0xfff); /* align to page_size */
            ptep = pte;
            virt_addr = addr & ~(page_size - 1);
B
bellard 已提交
794
        } else {
B
bellard 已提交
795 796
            if (!(pde & PG_ACCESSED_MASK)) {
                pde |= PG_ACCESSED_MASK;
B
bellard 已提交
797
                stl_phys_notdirty(pde_addr, pde);
B
bellard 已提交
798 799 800 801 802
            }

            /* page directory entry */
            pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & 
                env->a20_mask;
B
bellard 已提交
803
            pte = ldl_phys(pte_addr);
B
bellard 已提交
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
            if (!(pte & PG_PRESENT_MASK)) {
                error_code = 0;
                goto do_fault;
            }
            /* combine pde and pte user and rw protections */
            ptep = pte & pde;
            if (is_user) {
                if (!(ptep & PG_USER_MASK))
                    goto do_fault_protect;
                if (is_write && !(ptep & PG_RW_MASK))
                    goto do_fault_protect;
            } else {
                if ((env->cr[0] & CR0_WP_MASK) &&
                    is_write && !(ptep & PG_RW_MASK)) 
                    goto do_fault_protect;
            }
            is_dirty = is_write && !(pte & PG_DIRTY_MASK);
            if (!(pte & PG_ACCESSED_MASK) || is_dirty) {
                pte |= PG_ACCESSED_MASK;
                if (is_dirty)
                    pte |= PG_DIRTY_MASK;
B
bellard 已提交
825
                stl_phys_notdirty(pte_addr, pte);
B
bellard 已提交
826 827 828
            }
            page_size = 4096;
            virt_addr = addr & ~0xfff;
B
bellard 已提交
829
        }
B
bellard 已提交
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
    }
    /* the page can be put in the TLB */
    prot = PAGE_READ;
    if (!(ptep & PG_NX_MASK))
        prot |= PAGE_EXEC;
    if (pte & PG_DIRTY_MASK) {
        /* only set write access if already dirty... otherwise wait
           for dirty access */
        if (is_user) {
            if (ptep & PG_RW_MASK)
                prot |= PAGE_WRITE;
        } else {
            if (!(env->cr[0] & CR0_WP_MASK) ||
                (ptep & PG_RW_MASK))
                prot |= PAGE_WRITE;
845
        }
B
bellard 已提交
846 847
    }
 do_mapping:
848
    pte = pte & env->a20_mask;
B
bellard 已提交
849

850 851 852 853 854 855
    /* Even if 4MB pages, we map only one 4KB page in the cache to
       avoid filling it too fast */
    page_offset = (addr & TARGET_PAGE_MASK) & (page_size - 1);
    paddr = (pte & TARGET_PAGE_MASK) + page_offset;
    vaddr = virt_addr + page_offset;
    
B
bellard 已提交
856
    ret = tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu);
B
bellard 已提交
857 858 859 860 861
    return ret;
 do_fault_protect:
    error_code = PG_ERROR_P_MASK;
 do_fault:
    env->cr[2] = addr;
B
bellard 已提交
862
    error_code |= (is_write << PG_ERROR_W_BIT);
B
bellard 已提交
863
    if (is_user)
B
bellard 已提交
864 865 866 867 868 869
        error_code |= PG_ERROR_U_MASK;
    if (is_write1 == 2 && 
        (env->efer & MSR_EFER_NXE) && 
        (env->cr[4] & CR4_PAE_MASK))
        error_code |= PG_ERROR_I_D_MASK;
    env->error_code = error_code;
B
bellard 已提交
870
    env->exception_index = EXCP0E_PAGE;
B
bellard 已提交
871 872
    return 1;
}
873 874 875

target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
{
876
    uint32_t pde_addr, pte_addr;
877 878
    uint32_t pde, pte, paddr, page_offset, page_size;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
    if (env->cr[4] & CR4_PAE_MASK) {
        uint32_t pdpe_addr, pde_addr, pte_addr;
        uint32_t pdpe;

        /* XXX: we only use 32 bit physical addresses */
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK) {
            uint32_t pml4e_addr, pml4e;
            int32_t sext;

            /* test virtual address sign extension */
            sext = (int64_t)addr >> 47;
            if (sext != 0 && sext != -1)
                return -1;
            
            pml4e_addr = ((env->cr[3] & ~0xfff) + (((addr >> 39) & 0x1ff) << 3)) & 
                env->a20_mask;
B
bellard 已提交
896
            pml4e = ldl_phys(pml4e_addr);
897 898 899 900 901
            if (!(pml4e & PG_PRESENT_MASK))
                return -1;
            
            pdpe_addr = ((pml4e & ~0xfff) + (((addr >> 30) & 0x1ff) << 3)) & 
                env->a20_mask;
B
bellard 已提交
902
            pdpe = ldl_phys(pdpe_addr);
903 904 905 906 907 908 909
            if (!(pdpe & PG_PRESENT_MASK))
                return -1;
        } else 
#endif
        {
            pdpe_addr = ((env->cr[3] & ~0x1f) + ((addr >> 30) << 3)) & 
                env->a20_mask;
B
bellard 已提交
910
            pdpe = ldl_phys(pdpe_addr);
911 912 913 914 915 916
            if (!(pdpe & PG_PRESENT_MASK))
                return -1;
        }

        pde_addr = ((pdpe & ~0xfff) + (((addr >> 21) & 0x1ff) << 3)) &
            env->a20_mask;
B
bellard 已提交
917
        pde = ldl_phys(pde_addr);
918
        if (!(pde & PG_PRESENT_MASK)) {
919
            return -1;
920 921 922 923 924 925 926 927 928 929
        }
        if (pde & PG_PSE_MASK) {
            /* 2 MB page */
            page_size = 2048 * 1024;
            pte = pde & ~( (page_size - 1) & ~0xfff); /* align to page_size */
        } else {
            /* 4 KB page */
            pte_addr = ((pde & ~0xfff) + (((addr >> 12) & 0x1ff) << 3)) &
                env->a20_mask;
            page_size = 4096;
B
bellard 已提交
930
            pte = ldl_phys(pte_addr);
931 932 933 934 935
        }
    } else {
        if (!(env->cr[0] & CR0_PG_MASK)) {
            pte = addr;
            page_size = 4096;
936 937
        } else {
            /* page directory entry */
938
            pde_addr = ((env->cr[3] & ~0xfff) + ((addr >> 20) & ~3)) & env->a20_mask;
B
bellard 已提交
939
            pde = ldl_phys(pde_addr);
940
            if (!(pde & PG_PRESENT_MASK)) 
941
                return -1;
942 943 944 945 946 947
            if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) {
                pte = pde & ~0x003ff000; /* align to 4MB */
                page_size = 4096 * 1024;
            } else {
                /* page directory entry */
                pte_addr = ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & env->a20_mask;
B
bellard 已提交
948
                pte = ldl_phys(pte_addr);
949 950 951 952
                if (!(pte & PG_PRESENT_MASK))
                    return -1;
                page_size = 4096;
            }
953
        }
954
        pte = pte & env->a20_mask;
955
    }
956

957 958 959 960
    page_offset = (addr & TARGET_PAGE_MASK) & (page_size - 1);
    paddr = (pte & TARGET_PAGE_MASK) + page_offset;
    return paddr;
}
B
bellard 已提交
961
#endif /* !CONFIG_USER_ONLY */
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997

#if defined(USE_CODE_COPY)
struct fpstate {
    uint16_t fpuc;
    uint16_t dummy1;
    uint16_t fpus;
    uint16_t dummy2;
    uint16_t fptag;
    uint16_t dummy3;

    uint32_t fpip;
    uint32_t fpcs;
    uint32_t fpoo;
    uint32_t fpos;
    uint8_t fpregs1[8 * 10];
};

void restore_native_fp_state(CPUState *env)
{
    int fptag, i, j;
    struct fpstate fp1, *fp = &fp1;
    
    fp->fpuc = env->fpuc;
    fp->fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
    fptag = 0;
    for (i=7; i>=0; i--) {
	fptag <<= 2;
	if (env->fptags[i]) {
            fptag |= 3;
        } else {
            /* the FPU automatically computes it */
        }
    }
    fp->fptag = fptag;
    j = env->fpstt;
    for(i = 0;i < 8; i++) {
B
bellard 已提交
998
        memcpy(&fp->fpregs1[i * 10], &env->fpregs[j].d, 10);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
        j = (j + 1) & 7;
    }
    asm volatile ("frstor %0" : "=m" (*fp));
    env->native_fp_regs = 1;
}
 
void save_native_fp_state(CPUState *env)
{
    int fptag, i, j;
    uint16_t fpuc;
    struct fpstate fp1, *fp = &fp1;

    asm volatile ("fsave %0" : : "m" (*fp));
    env->fpuc = fp->fpuc;
    env->fpstt = (fp->fpus >> 11) & 7;
    env->fpus = fp->fpus & ~0x3800;
    fptag = fp->fptag;
    for(i = 0;i < 8; i++) {
        env->fptags[i] = ((fptag & 3) == 3);
        fptag >>= 2;
    }
    j = env->fpstt;
    for(i = 0;i < 8; i++) {
B
bellard 已提交
1022
        memcpy(&env->fpregs[j].d, &fp->fpregs1[i * 10], 10);
1023 1024 1025 1026 1027 1028 1029 1030 1031
        j = (j + 1) & 7;
    }
    /* we must restore the default rounding state */
    /* XXX: we do not restore the exception state */
    fpuc = 0x037f | (env->fpuc & (3 << 10));
    asm volatile("fldcw %0" : : "m" (fpuc));
    env->native_fp_regs = 0;
}
#endif